1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.rocket.RVCDecoder 23import xiangshan._ 24import xiangshan.cache.mmu._ 25import xiangshan.frontend.icache._ 26import utils._ 27import utility._ 28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 29import utility.ChiselDB 30 31trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{ 32 def mmioBusWidth = 64 33 def mmioBusBytes = mmioBusWidth / 8 34 def maxInstrLen = 32 35} 36 37trait HasIFUConst extends HasXSParameter{ 38 def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 39 def fetchQueueSize = 2 40 41 def getBasicBlockIdx( pc: UInt, start: UInt ): UInt = { 42 val byteOffset = pc - start 43 (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits) 44 } 45} 46 47class IfuToFtqIO(implicit p:Parameters) extends XSBundle { 48 val pdWb = Valid(new PredecodeWritebackBundle) 49} 50 51class FtqInterface(implicit p: Parameters) extends XSBundle { 52 val fromFtq = Flipped(new FtqToIfuIO) 53 val toFtq = new IfuToFtqIO 54} 55 56class UncacheInterface(implicit p: Parameters) extends XSBundle { 57 val fromUncache = Flipped(DecoupledIO(new InsUncacheResp)) 58 val toUncache = DecoupledIO( new InsUncacheReq ) 59} 60 61class NewIFUIO(implicit p: Parameters) extends XSBundle { 62 val ftqInter = new FtqInterface 63 val icacheInter = Flipped(new IFUICacheIO) 64 val icacheStop = Output(Bool()) 65 val icachePerfInfo = Input(new ICachePerfInfo) 66 val toIbuffer = Decoupled(new FetchToIBuffer) 67 val uncacheInter = new UncacheInterface 68 val frontendTrigger = Flipped(new FrontendTdataDistributeIO) 69 val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo))) 70 val iTLBInter = new TlbRequestIO 71 val pmp = new ICachePMPBundle 72 val mmioCommitRead = new mmioCommitRead 73} 74 75// record the situation in which fallThruAddr falls into 76// the middle of an RVI inst 77class LastHalfInfo(implicit p: Parameters) extends XSBundle { 78 val valid = Bool() 79 val middlePC = UInt(VAddrBits.W) 80 def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr 81} 82 83class IfuToPreDecode(implicit p: Parameters) extends XSBundle { 84 val data = if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W)) 85 val frontendTrigger = new FrontendTdataDistributeIO 86 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 87} 88 89 90class IfuToPredChecker(implicit p: Parameters) extends XSBundle { 91 val ftqOffset = Valid(UInt(log2Ceil(PredictWidth).W)) 92 val jumpOffset = Vec(PredictWidth, UInt(XLEN.W)) 93 val target = UInt(VAddrBits.W) 94 val instrRange = Vec(PredictWidth, Bool()) 95 val instrValid = Vec(PredictWidth, Bool()) 96 val pds = Vec(PredictWidth, new PreDecodeInfo) 97 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 98} 99 100class FetchToIBufferDB extends Bundle { 101 val start_addr = UInt(39.W) 102 val instr_count = UInt(32.W) 103 val exception = Bool() 104 val is_cache_hit = Bool() 105} 106 107class IfuWbToFtqDB extends Bundle { 108 val start_addr = UInt(39.W) 109 val is_miss_pred = Bool() 110 val miss_pred_offset = UInt(32.W) 111 val checkJalFault = Bool() 112 val checkRetFault = Bool() 113 val checkTargetFault = Bool() 114 val checkNotCFIFault = Bool() 115 val checkInvalidTaken = Bool() 116} 117 118class NewIFU(implicit p: Parameters) extends XSModule 119 with HasICacheParameters 120 with HasIFUConst 121 with HasPdConst 122 with HasCircularQueuePtrHelper 123 with HasPerfEvents 124{ 125 val io = IO(new NewIFUIO) 126 val (toFtq, fromFtq) = (io.ftqInter.toFtq, io.ftqInter.fromFtq) 127 val fromICache = io.icacheInter.resp 128 val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache) 129 130 def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits) 131 132 def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U 133 134 def numOfStage = 3 135 require(numOfStage > 1, "BPU numOfStage must be greater than 1") 136 val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle)))) 137 // bubble events in IFU, only happen in stage 1 138 val icacheMissBubble = Wire(Bool()) 139 val itlbMissBubble =Wire(Bool()) 140 141 // only driven by clock, not valid-ready 142 topdown_stages(0) := fromFtq.req.bits.topdown_info 143 for (i <- 1 until numOfStage) { 144 topdown_stages(i) := topdown_stages(i - 1) 145 } 146 when (icacheMissBubble) { 147 topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B 148 } 149 when (itlbMissBubble) { 150 topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B 151 } 152 io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1) 153 when (fromFtq.topdown_redirect.valid) { 154 // only redirect from backend, IFU redirect itself is handled elsewhere 155 when (fromFtq.topdown_redirect.bits.debugIsCtrl) { 156 /* 157 for (i <- 0 until numOfStage) { 158 topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 159 } 160 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 161 */ 162 when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) { 163 for (i <- 0 until numOfStage) { 164 topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 165 } 166 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B 167 } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) { 168 for (i <- 0 until numOfStage) { 169 topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B 170 } 171 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B 172 } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) { 173 for (i <- 0 until numOfStage) { 174 topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B 175 } 176 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B 177 } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) { 178 for (i <- 0 until numOfStage) { 179 topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 180 } 181 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 182 } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) { 183 for (i <- 0 until numOfStage) { 184 topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B 185 } 186 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B 187 } 188 } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) { 189 for (i <- 0 until numOfStage) { 190 topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 191 } 192 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 193 } .otherwise { 194 for (i <- 0 until numOfStage) { 195 topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 196 } 197 io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 198 } 199 } 200 201 class TlbExept(implicit p: Parameters) extends XSBundle{ 202 val pageFault = Bool() 203 val accessFault = Bool() 204 val mmio = Bool() 205 } 206 207 val preDecoder = Module(new PreDecode) 208 209 val predChecker = Module(new PredChecker) 210 val frontendTrigger = Module(new FrontendTrigger) 211 val (checkerIn, checkerOutStage1, checkerOutStage2) = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out) 212 213 io.iTLBInter.req_kill := false.B 214 io.iTLBInter.resp.ready := true.B 215 216 /** 217 ****************************************************************************** 218 * IFU Stage 0 219 * - send cacheline fetch request to ICacheMainPipe 220 ****************************************************************************** 221 */ 222 223 val f0_valid = fromFtq.req.valid 224 val f0_ftq_req = fromFtq.req.bits 225 val f0_doubleLine = fromFtq.req.bits.crossCacheline 226 val f0_vSetIdx = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart)) 227 val f0_fire = fromFtq.req.fire 228 229 val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B) 230 val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B) 231 232 from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) || 233 fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx) 234 235 val wb_redirect , mmio_redirect, backend_redirect= WireInit(false.B) 236 val f3_wb_not_flush = WireInit(false.B) 237 238 backend_redirect := fromFtq.redirect.valid 239 f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush) 240 f2_flush := backend_redirect || mmio_redirect || wb_redirect 241 f1_flush := f2_flush || from_bpu_f1_flush 242 f0_flush := f1_flush || from_bpu_f0_flush 243 244 val f1_ready, f2_ready, f3_ready = WireInit(false.B) 245 246 fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady 247 248 249 when (wb_redirect) { 250 when (f3_wb_not_flush) { 251 topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B 252 } 253 for (i <- 0 until numOfStage - 1) { 254 topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 255 } 256 } 257 258 /** <PERF> f0 fetch bubble */ 259 260 XSPerfAccumulate("fetch_bubble_ftq_not_valid", !fromFtq.req.valid && fromFtq.req.ready ) 261 // XSPerfAccumulate("fetch_bubble_pipe_stall", f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready ) 262 // XSPerfAccumulate("fetch_bubble_icache_0_busy", f0_valid && !toICache(0).ready ) 263 // XSPerfAccumulate("fetch_bubble_icache_1_busy", f0_valid && !toICache(1).ready ) 264 XSPerfAccumulate("fetch_flush_backend_redirect", backend_redirect ) 265 XSPerfAccumulate("fetch_flush_wb_redirect", wb_redirect ) 266 XSPerfAccumulate("fetch_flush_bpu_f1_flush", from_bpu_f1_flush ) 267 XSPerfAccumulate("fetch_flush_bpu_f0_flush", from_bpu_f0_flush ) 268 269 270 /** 271 ****************************************************************************** 272 * IFU Stage 1 273 * - calculate pc/half_pc/cut_ptr for every instruction 274 ****************************************************************************** 275 */ 276 277 val f1_valid = RegInit(false.B) 278 val f1_ftq_req = RegEnable(f0_ftq_req, f0_fire) 279 // val f1_situation = RegEnable(f0_situation, f0_fire) 280 val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire) 281 val f1_vSetIdx = RegEnable(f0_vSetIdx, f0_fire) 282 val f1_fire = f1_valid && f2_ready 283 284 f1_ready := f1_fire || !f1_valid 285 286 from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid 287 // from_bpu_f1_flush := false.B 288 289 when(f1_flush) {f1_valid := false.B} 290 .elsewhen(f0_fire && !f0_flush) {f1_valid := true.B} 291 .elsewhen(f1_fire) {f1_valid := false.B} 292 293 val f1_pc_adder_cut_point = (VAddrBits/2) - 1 // equal lower_result overflow bit 294 val f1_pc_high = f1_ftq_req.startAddr(VAddrBits-1,f1_pc_adder_cut_point) 295 val f1_pc_high_plus1 = f1_pc_high + 1.U 296 297 val f1_pc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + (i * 2).U)) // cat with overflow bit 298 val f1_pc = VecInit(f1_pc_lower_result.map{ i => 299 Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))}) 300 301 val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit 302 val f1_half_snpc = VecInit(f1_half_snpc_lower_result.map{i => 303 Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))}) 304 305 if (env.FPGAPlatform){ 306 val f1_pc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U)) 307 val f1_half_snpc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U)) 308 309 XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail") 310 XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail") 311 } 312 313 val f1_cut_ptr = if(HasCExtension) VecInit((0 until PredictWidth + 1).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 1)) + i.U )) 314 else VecInit((0 until PredictWidth).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 2)) + i.U )) 315 316 /** 317 ****************************************************************************** 318 * IFU Stage 2 319 * - icache response data (latched for pipeline stop) 320 * - generate exceprion bits for every instruciton (page fault/access fault/mmio) 321 * - generate predicted instruction range (1 means this instruciton is in this fetch packet) 322 * - cut data from cachlines to packet instruction code 323 * - instruction predecode and RVC expand 324 ****************************************************************************** 325 */ 326 327 val icacheRespAllValid = WireInit(false.B) 328 329 val f2_valid = RegInit(false.B) 330 val f2_ftq_req = RegEnable(f1_ftq_req, f1_fire) 331 // val f2_situation = RegEnable(f1_situation, f1_fire) 332 val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire) 333 val f2_vSetIdx = RegEnable(f1_vSetIdx, f1_fire) 334 val f2_fire = f2_valid && f3_ready && icacheRespAllValid 335 336 f2_ready := f2_fire || !f2_valid 337 //TODO: addr compare may be timing critical 338 val f2_icache_all_resp_wire = fromICache(0).valid && (fromICache(0).bits.vaddr === f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr === f2_ftq_req.nextlineStart)) || !f2_doubleLine) 339 val f2_icache_all_resp_reg = RegInit(false.B) 340 341 icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire 342 343 icacheMissBubble := io.icacheInter.topdownIcacheMiss 344 itlbMissBubble := io.icacheInter.topdownItlbMiss 345 346 io.icacheStop := !f3_ready 347 348 when(f2_flush) {f2_icache_all_resp_reg := false.B} 349 .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B} 350 .elsewhen(f2_fire && f2_icache_all_resp_reg) {f2_icache_all_resp_reg := false.B} 351 352 when(f2_flush) {f2_valid := false.B} 353 .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B } 354 .elsewhen(f2_fire) {f2_valid := false.B} 355 356 val f2_except_pf = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault)) 357 val f2_except_af = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault)) 358 val f2_mmio = fromICache(0).bits.tlbExcp.mmio && !fromICache(0).bits.tlbExcp.accessFault && 359 !fromICache(0).bits.tlbExcp.pageFault 360 361 val f2_pc = RegEnable(f1_pc, f1_fire) 362 val f2_half_snpc = RegEnable(f1_half_snpc, f1_fire) 363 val f2_cut_ptr = RegEnable(f1_cut_ptr, f1_fire) 364 365 val f2_resend_vaddr = RegEnable(f1_ftq_req.startAddr + 2.U, f1_fire) 366 367 def isNextLine(pc: UInt, startAddr: UInt) = { 368 startAddr(blockOffBits) ^ pc(blockOffBits) 369 } 370 371 def isLastInLine(pc: UInt) = { 372 pc(blockOffBits - 1, 0) === "b111110".U 373 } 374 375 val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth))) 376 val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits 377 val f2_ftr_range = Fill(PredictWidth, f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr) 378 val f2_instr_range = f2_jump_range & f2_ftr_range 379 val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_pf(1)))) 380 val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1)))) 381 382 val f2_paddrs = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr)) 383 val f2_perf_info = io.icachePerfInfo 384 385 def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={ 386 require(HasCExtension) 387 // if(HasCExtension){ 388 val result = Wire(Vec(PredictWidth + 1, UInt(16.W))) 389 val dataVec = cacheline.asTypeOf(Vec(blockBytes/2, UInt(16.W))) //32 16-bit data vector 390 (0 until PredictWidth + 1).foreach( i => 391 result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1 392 ) 393 result 394 // } else { 395 // val result = Wire(Vec(PredictWidth, UInt(32.W)) ) 396 // val dataVec = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W))) 397 // (0 until PredictWidth).foreach( i => 398 // result(i) := dataVec(cutPtr(i)) 399 // ) 400 // result 401 // } 402 } 403 404 val f2_cache_response_data = fromICache.map(_.bits.data) 405 val f2_data_2_cacheline = Cat(f2_cache_response_data(1), f2_cache_response_data(0)) 406 407 val f2_cut_data = cut(f2_data_2_cacheline, f2_cut_ptr) 408 409 /** predecode (include RVC expander) */ 410 // preDecoderRegIn.data := f2_reg_cut_data 411 // preDecoderRegInIn.frontendTrigger := io.frontendTrigger 412 // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable 413 // preDecoderRegIn.pc := f2_pc 414 415 val preDecoderIn = preDecoder.io.in 416 preDecoderIn.data := f2_cut_data 417 preDecoderIn.frontendTrigger := io.frontendTrigger 418 preDecoderIn.pc := f2_pc 419 val preDecoderOut = preDecoder.io.out 420 421 //val f2_expd_instr = preDecoderOut.expInstr 422 val f2_instr = preDecoderOut.instr 423 val f2_pd = preDecoderOut.pd 424 val f2_jump_offset = preDecoderOut.jumpOffset 425 val f2_hasHalfValid = preDecoderOut.hasHalfValid 426 val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine && f2_except_pf(1) && !f2_pd(i).isRVC )) 427 428 XSPerfAccumulate("fetch_bubble_icache_not_resp", f2_valid && !icacheRespAllValid ) 429 430 431 /** 432 ****************************************************************************** 433 * IFU Stage 3 434 * - handle MMIO instruciton 435 * -send request to Uncache fetch Unit 436 * -every packet include 1 MMIO instruction 437 * -MMIO instructions will stop fetch pipeline until commiting from RoB 438 * -flush to snpc (send ifu_redirect to Ftq) 439 * - Ibuffer enqueue 440 * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault) 441 * - handle last half RVI instruction 442 ****************************************************************************** 443 */ 444 445 val f3_valid = RegInit(false.B) 446 val f3_ftq_req = RegEnable(f2_ftq_req, f2_fire) 447 // val f3_situation = RegEnable(f2_situation, f2_fire) 448 val f3_doubleLine = RegEnable(f2_doubleLine, f2_fire) 449 val f3_fire = io.toIbuffer.fire 450 451 f3_ready := f3_fire || !f3_valid 452 453 val f3_cut_data = RegEnable(f2_cut_data, f2_fire) 454 455 val f3_except_pf = RegEnable(f2_except_pf, f2_fire) 456 val f3_except_af = RegEnable(f2_except_af, f2_fire) 457 val f3_mmio = RegEnable(f2_mmio , f2_fire) 458 459 //val f3_expd_instr = RegEnable(f2_expd_instr, f2_fire) 460 val f3_instr = RegEnable(f2_instr, f2_fire) 461 val f3_expd_instr = VecInit((0 until PredictWidth).map{ i => 462 val expander = Module(new RVCExpander) 463 expander.io.in := f3_instr(i) 464 expander.io.out.bits 465 }) 466 467 val f3_pd_wire = RegEnable(f2_pd, f2_fire) 468 val f3_pd = WireInit(f3_pd_wire) 469 val f3_jump_offset = RegEnable(f2_jump_offset, f2_fire) 470 val f3_af_vec = RegEnable(f2_af_vec, f2_fire) 471 val f3_pf_vec = RegEnable(f2_pf_vec , f2_fire) 472 val f3_pc = RegEnable(f2_pc, f2_fire) 473 val f3_half_snpc = RegEnable(f2_half_snpc, f2_fire) 474 val f3_instr_range = RegEnable(f2_instr_range, f2_fire) 475 val f3_foldpc = RegEnable(f2_foldpc, f2_fire) 476 val f3_crossPageFault = RegEnable(f2_crossPageFault, f2_fire) 477 val f3_hasHalfValid = RegEnable(f2_hasHalfValid, f2_fire) 478 val f3_except = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i)}) 479 val f3_has_except = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_)) 480 val f3_pAddrs = RegEnable(f2_paddrs, f2_fire) 481 val f3_resend_vaddr = RegEnable(f2_resend_vaddr, f2_fire) 482 483 // Expand 1 bit to prevent overflow when assert 484 val f3_ftq_req_startAddr = Cat(0.U(1.W), f3_ftq_req.startAddr) 485 val f3_ftq_req_nextStartAddr = Cat(0.U(1.W), f3_ftq_req.nextStartAddr) 486 // brType, isCall and isRet generation is delayed to f3 stage 487 val f3Predecoder = Module(new F3Predecoder) 488 489 f3Predecoder.io.in.instr := f3_instr 490 491 f3_pd.zipWithIndex.map{ case (pd,i) => 492 pd.brType := f3Predecoder.io.out.pd(i).brType 493 pd.isCall := f3Predecoder.io.out.pd(i).isCall 494 pd.isRet := f3Predecoder.io.out.pd(i).isRet 495 } 496 497 val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_) 498 XSError(f3_valid && f3PdDiff, "f3 pd diff") 499 500 when(f3_valid && !f3_ftq_req.ftqOffset.valid){ 501 assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!") 502 } 503 504 /*** MMIO State Machine***/ 505 val f3_mmio_data = Reg(Vec(2, UInt(16.W))) 506 val mmio_is_RVC = RegInit(false.B) 507 val mmio_resend_addr =RegInit(0.U(PAddrBits.W)) 508 val mmio_resend_af = RegInit(false.B) 509 val mmio_resend_pf = RegInit(false.B) 510 511 //last instuction finish 512 val is_first_instr = RegInit(true.B) 513 io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx + 1.U) 514 515 val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11) 516 val mmio_state = RegInit(m_idle) 517 518 val f3_req_is_mmio = f3_mmio && f3_valid 519 val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx && commit.bits.ftqOffset === 0.U}).asUInt.orR 520 val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited 521 522 val f3_mmio_to_commit = f3_req_is_mmio && mmio_state === m_waitCommit 523 val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit) 524 val f3_mmio_can_go = f3_mmio_to_commit && !f3_mmio_to_commit_next 525 526 val fromFtqRedirectReg = RegNext(fromFtq.redirect,init = 0.U.asTypeOf(fromFtq.redirect)) 527 val mmioF3Flush = RegNext(f3_flush,init = false.B) 528 val f3_ftq_flush_self = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level) 529 val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx) 530 531 val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older 532 533 when(is_first_instr && mmio_commit){ 534 is_first_instr := false.B 535 } 536 537 when(f3_flush && !f3_req_is_mmio) {f3_valid := false.B} 538 .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush) {f3_valid := false.B} 539 .elsewhen(f2_fire && !f2_flush ) {f3_valid := true.B } 540 .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio) {f3_valid := false.B} 541 .elsewhen{f3_req_is_mmio && f3_mmio_req_commit} {f3_valid := false.B} 542 543 val f3_mmio_use_seq_pc = RegInit(false.B) 544 545 val (redirect_ftqIdx, redirect_ftqOffset) = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset) 546 val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U 547 548 when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio) { f3_mmio_use_seq_pc := true.B } 549 .elsewhen(redirect_mmio_req) { f3_mmio_use_seq_pc := false.B } 550 551 f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid) 552 553 // mmio state machine 554 switch(mmio_state){ 555 is(m_idle){ 556 when(f3_req_is_mmio){ 557 mmio_state := m_waitLastCmt 558 } 559 } 560 561 is(m_waitLastCmt){ 562 when(is_first_instr){ 563 mmio_state := m_sendReq 564 }.otherwise{ 565 mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt) 566 } 567 } 568 569 is(m_sendReq){ 570 mmio_state := Mux(toUncache.fire, m_waitResp, m_sendReq ) 571 } 572 573 is(m_waitResp){ 574 when(fromUncache.fire){ 575 val isRVC = fromUncache.bits.data(1,0) =/= 3.U 576 val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U 577 mmio_state := Mux(needResend, m_sendTLB , m_waitCommit) 578 579 mmio_is_RVC := isRVC 580 f3_mmio_data(0) := fromUncache.bits.data(15,0) 581 f3_mmio_data(1) := fromUncache.bits.data(31,16) 582 } 583 } 584 585 is(m_sendTLB){ 586 when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){ 587 mmio_state := m_tlbResp 588 } 589 } 590 591 is(m_tlbResp){ 592 val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr || 593 io.iTLBInter.resp.bits.excp(0).af.instr 594 mmio_state := Mux(tlbExept,m_waitCommit,m_sendPMP) 595 mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0) 596 mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr 597 mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr 598 } 599 600 is(m_sendPMP){ 601 val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio 602 mmio_state := Mux(pmpExcpAF, m_waitCommit , m_resendReq) 603 mmio_resend_af := pmpExcpAF 604 } 605 606 is(m_resendReq){ 607 mmio_state := Mux(toUncache.fire, m_waitResendResp, m_resendReq ) 608 } 609 610 is(m_waitResendResp){ 611 when(fromUncache.fire){ 612 mmio_state := m_waitCommit 613 f3_mmio_data(1) := fromUncache.bits.data(15,0) 614 } 615 } 616 617 is(m_waitCommit){ 618 when(mmio_commit){ 619 mmio_state := m_commited 620 } 621 } 622 623 //normal mmio instruction 624 is(m_commited){ 625 mmio_state := m_idle 626 mmio_is_RVC := false.B 627 mmio_resend_addr := 0.U 628 } 629 } 630 631 // Exception or flush by older branch prediction 632 // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect 633 when(f3_ftq_flush_self || f3_ftq_flush_by_older) { 634 mmio_state := m_idle 635 mmio_is_RVC := false.B 636 mmio_resend_addr := 0.U 637 mmio_resend_af := false.B 638 f3_mmio_data.map(_ := 0.U) 639 } 640 641 toUncache.valid := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio 642 toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0)) 643 fromUncache.ready := true.B 644 645 io.iTLBInter.req.valid := (mmio_state === m_sendTLB) && f3_req_is_mmio 646 io.iTLBInter.req.bits.size := 3.U 647 io.iTLBInter.req.bits.vaddr := f3_resend_vaddr 648 io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr 649 650 io.iTLBInter.req.bits.kill := false.B // IFU use itlb for mmio, doesn't need sync, set it to false 651 io.iTLBInter.req.bits.cmd := TlbCmd.exec 652 io.iTLBInter.req.bits.memidx := DontCare 653 io.iTLBInter.req.bits.debug.robIdx := DontCare 654 io.iTLBInter.req.bits.no_translate := false.B 655 io.iTLBInter.req.bits.debug.isFirstIssue := DontCare 656 657 io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio 658 io.pmp.req.bits.addr := mmio_resend_addr 659 io.pmp.req.bits.size := 3.U 660 io.pmp.req.bits.cmd := TlbCmd.exec 661 662 val f3_lastHalf = RegInit(0.U.asTypeOf(new LastHalfInfo)) 663 664 val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt 665 val f3_mmio_range = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B)) 666 val f3_instr_valid = Wire(Vec(PredictWidth, Bool())) 667 668 /*** prediction result check ***/ 669 checkerIn.ftqOffset := f3_ftq_req.ftqOffset 670 checkerIn.jumpOffset := f3_jump_offset 671 checkerIn.target := f3_ftq_req.nextStartAddr 672 checkerIn.instrRange := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 673 checkerIn.instrValid := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool())) 674 checkerIn.pds := f3_pd 675 checkerIn.pc := f3_pc 676 677 /*** handle half RVI in the last 2 Bytes ***/ 678 679 def hasLastHalf(idx: UInt) = { 680 //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio 681 !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio 682 } 683 684 val f3_last_validIdx = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange) 685 686 val f3_hasLastHalf = hasLastHalf((PredictWidth - 1).U) 687 val f3_false_lastHalf = hasLastHalf(f3_last_validIdx) 688 val f3_false_snpc = f3_half_snpc(f3_last_validIdx) 689 690 val f3_lastHalf_mask = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt 691 val f3_lastHalf_disable = RegInit(false.B) 692 693 when(f3_flush || (f3_fire && f3_lastHalf_disable)){ 694 f3_lastHalf_disable := false.B 695 } 696 697 when (f3_flush) { 698 f3_lastHalf.valid := false.B 699 }.elsewhen (f3_fire) { 700 f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable 701 f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr 702 } 703 704 f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid))) 705 706 /*** frontend Trigger ***/ 707 frontendTrigger.io.pds := f3_pd 708 frontendTrigger.io.pc := f3_pc 709 frontendTrigger.io.data := f3_cut_data 710 711 frontendTrigger.io.frontendTrigger := io.frontendTrigger 712 713 val f3_triggered = frontendTrigger.io.triggered 714 715 /*** send to Ibuffer ***/ 716 717 io.toIbuffer.valid := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush 718 io.toIbuffer.bits.instrs := f3_expd_instr 719 io.toIbuffer.bits.valid := f3_instr_valid.asUInt 720 io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt 721 io.toIbuffer.bits.pd := f3_pd 722 io.toIbuffer.bits.ftqPtr := f3_ftq_req.ftqIdx 723 io.toIbuffer.bits.pc := f3_pc 724 io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio} 725 io.toIbuffer.bits.foldpc := f3_foldpc 726 io.toIbuffer.bits.ipf := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF}) 727 io.toIbuffer.bits.acf := f3_af_vec 728 io.toIbuffer.bits.crossPageIPFFix := f3_crossPageFault 729 io.toIbuffer.bits.triggered := f3_triggered 730 731 when(f3_lastHalf.valid){ 732 io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask 733 io.toIbuffer.bits.valid := f3_lastHalf_mask & f3_instr_valid.asUInt 734 } 735 736 737 738 //Write back to Ftq 739 val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush) 740 val finishFetchMaskReg = RegNext(f3_cache_fetch) 741 742 val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 743 val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))) 744 f3_mmio_missOffset.valid := f3_req_is_mmio 745 f3_mmio_missOffset.bits := 0.U 746 747 // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return 748 // When backend redirect, mmio_state reset after 1 cycle. 749 // In this case, mask .valid to avoid overriding backend redirect 750 mmioFlushWb.valid := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && 751 f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older) 752 mmioFlushWb.bits.pc := f3_pc 753 mmioFlushWb.bits.pd := f3_pd 754 mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := f3_mmio_range(i)} 755 mmioFlushWb.bits.ftqIdx := f3_ftq_req.ftqIdx 756 mmioFlushWb.bits.ftqOffset := f3_ftq_req.ftqOffset.bits 757 mmioFlushWb.bits.misOffset := f3_mmio_missOffset 758 mmioFlushWb.bits.cfiOffset := DontCare 759 mmioFlushWb.bits.target := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U) 760 mmioFlushWb.bits.jalTarget := DontCare 761 mmioFlushWb.bits.instrRange := f3_mmio_range 762 763 /** external predecode for MMIO instruction */ 764 when(f3_req_is_mmio){ 765 val inst = Cat(f3_mmio_data(1), f3_mmio_data(0)) 766 val currentIsRVC = isRVC(inst) 767 768 val brType::isCall::isRet::Nil = brInfo(inst) 769 val jalOffset = jal_offset(inst, currentIsRVC) 770 val brOffset = br_offset(inst, currentIsRVC) 771 772 io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, useAddiForMv = true).decode.bits 773 774 775 io.toIbuffer.bits.pd(0).valid := true.B 776 io.toIbuffer.bits.pd(0).isRVC := currentIsRVC 777 io.toIbuffer.bits.pd(0).brType := brType 778 io.toIbuffer.bits.pd(0).isCall := isCall 779 io.toIbuffer.bits.pd(0).isRet := isRet 780 781 io.toIbuffer.bits.acf(0) := mmio_resend_af 782 io.toIbuffer.bits.ipf(0) := mmio_resend_pf 783 io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf 784 785 io.toIbuffer.bits.enqEnable := f3_mmio_range.asUInt 786 787 mmioFlushWb.bits.pd(0).valid := true.B 788 mmioFlushWb.bits.pd(0).isRVC := currentIsRVC 789 mmioFlushWb.bits.pd(0).brType := brType 790 mmioFlushWb.bits.pd(0).isCall := isCall 791 mmioFlushWb.bits.pd(0).isRet := isRet 792 } 793 794 mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && f3_mmio_use_seq_pc) 795 796 XSPerfAccumulate("fetch_bubble_ibuffer_not_ready", io.toIbuffer.valid && !io.toIbuffer.ready ) 797 798 799 /** 800 ****************************************************************************** 801 * IFU Write Back Stage 802 * - write back predecode information to Ftq to update 803 * - redirect if found fault prediction 804 * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction) 805 ****************************************************************************** 806 */ 807 808 val wb_valid = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush) 809 val wb_ftq_req = RegNext(f3_ftq_req) 810 811 val wb_check_result_stage1 = RegNext(checkerOutStage1) 812 val wb_check_result_stage2 = checkerOutStage2 813 val wb_instr_range = RegNext(io.toIbuffer.bits.enqEnable) 814 val wb_pc = RegNext(f3_pc) 815 val wb_pd = RegNext(f3_pd) 816 val wb_instr_valid = RegNext(f3_instr_valid) 817 818 /* false hit lastHalf */ 819 val wb_lastIdx = RegNext(f3_last_validIdx) 820 val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U 821 val wb_false_target = RegNext(f3_false_snpc) 822 823 val wb_half_flush = wb_false_lastHalf 824 val wb_half_target = wb_false_target 825 826 /* false oversize */ 827 val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last && wb_pd.last.isRVC 828 val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC 829 val lastTaken = wb_check_result_stage1.fixedTaken.last 830 831 f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid 832 833 /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls, 834 * we set a flag to notify f3 that the last half flag need not to be set. 835 */ 836 //f3_fire is after wb_valid 837 when(wb_valid && RegNext(f3_hasLastHalf,init = false.B) 838 && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire && !RegNext(f3_fire,init = false.B) && !f3_flush 839 ){ 840 f3_lastHalf_disable := true.B 841 } 842 843 //wb_valid and f3_fire are in same cycle 844 when(wb_valid && RegNext(f3_hasLastHalf,init = false.B) 845 && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire 846 ){ 847 f3_lastHalf.valid := false.B 848 } 849 850 val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 851 val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal })) 852 val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred) 853 checkFlushWb.valid := wb_valid 854 checkFlushWb.bits.pc := wb_pc 855 checkFlushWb.bits.pd := wb_pd 856 checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)} 857 checkFlushWb.bits.ftqIdx := wb_ftq_req.ftqIdx 858 checkFlushWb.bits.ftqOffset := wb_ftq_req.ftqOffset.bits 859 checkFlushWb.bits.misOffset.valid := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush 860 checkFlushWb.bits.misOffset.bits := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)) 861 checkFlushWb.bits.cfiOffset.valid := ParallelOR(wb_check_result_stage1.fixedTaken) 862 checkFlushWb.bits.cfiOffset.bits := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken) 863 checkFlushWb.bits.target := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx)) 864 checkFlushWb.bits.jalTarget := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx) 865 checkFlushWb.bits.instrRange := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 866 867 toFtq.pdWb := Mux(wb_valid, checkFlushWb, mmioFlushWb) 868 869 wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid 870 871 /*write back flush type*/ 872 val checkFaultType = wb_check_result_stage2.faultType 873 val checkJalFault = wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_) 874 val checkRetFault = wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_) 875 val checkTargetFault = wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_) 876 val checkNotCFIFault = wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_) 877 val checkInvalidTaken = wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_) 878 879 880 XSPerfAccumulate("predecode_flush_jalFault", checkJalFault ) 881 XSPerfAccumulate("predecode_flush_retFault", checkRetFault ) 882 XSPerfAccumulate("predecode_flush_targetFault", checkTargetFault ) 883 XSPerfAccumulate("predecode_flush_notCFIFault", checkNotCFIFault ) 884 XSPerfAccumulate("predecode_flush_incalidTakenFault", checkInvalidTaken ) 885 886 when(checkRetFault){ 887 XSDebug("startAddr:%x nextstartAddr:%x taken:%d takenIdx:%d\n", 888 wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits) 889 } 890 891 892 /** performance counter */ 893 val f3_perf_info = RegEnable(f2_perf_info, f2_fire) 894 val f3_req_0 = io.toIbuffer.fire 895 val f3_req_1 = io.toIbuffer.fire && f3_doubleLine 896 val f3_hit_0 = io.toIbuffer.fire && f3_perf_info.bank_hit(0) 897 val f3_hit_1 = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1) 898 val f3_hit = f3_perf_info.hit 899 val perfEvents = Seq( 900 ("frontendFlush ", wb_redirect ), 901 ("ifu_req ", io.toIbuffer.fire ), 902 ("ifu_miss ", io.toIbuffer.fire && !f3_perf_info.hit ), 903 ("ifu_req_cacheline_0 ", f3_req_0 ), 904 ("ifu_req_cacheline_1 ", f3_req_1 ), 905 ("ifu_req_cacheline_0_hit ", f3_hit_1 ), 906 ("ifu_req_cacheline_1_hit ", f3_hit_1 ), 907 ("only_0_hit ", f3_perf_info.only_0_hit && io.toIbuffer.fire ), 908 ("only_0_miss ", f3_perf_info.only_0_miss && io.toIbuffer.fire ), 909 ("hit_0_hit_1 ", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire ), 910 ("hit_0_miss_1 ", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire ), 911 ("miss_0_hit_1 ", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire ), 912 ("miss_0_miss_1 ", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire ), 913 ) 914 generatePerfEvent() 915 916 XSPerfAccumulate("ifu_req", io.toIbuffer.fire ) 917 XSPerfAccumulate("ifu_miss", io.toIbuffer.fire && !f3_hit ) 918 XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0 ) 919 XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1 ) 920 XSPerfAccumulate("ifu_req_cacheline_0_hit", f3_hit_0 ) 921 XSPerfAccumulate("ifu_req_cacheline_1_hit", f3_hit_1 ) 922 XSPerfAccumulate("frontendFlush", wb_redirect ) 923 XSPerfAccumulate("only_0_hit", f3_perf_info.only_0_hit && io.toIbuffer.fire ) 924 XSPerfAccumulate("only_0_miss", f3_perf_info.only_0_miss && io.toIbuffer.fire ) 925 XSPerfAccumulate("hit_0_hit_1", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire ) 926 XSPerfAccumulate("hit_0_miss_1", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire ) 927 XSPerfAccumulate("miss_0_hit_1", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire ) 928 XSPerfAccumulate("miss_0_miss_1", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire ) 929 XSPerfAccumulate("hit_0_except_1", f3_perf_info.hit_0_except_1 && io.toIbuffer.fire ) 930 XSPerfAccumulate("miss_0_except_1", f3_perf_info.miss_0_except_1 && io.toIbuffer.fire ) 931 XSPerfAccumulate("except_0", f3_perf_info.except_0 && io.toIbuffer.fire ) 932 XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1) 933 934 val isWriteFetchToIBufferTable = WireInit(Constantin.createRecord("isWriteFetchToIBufferTable" + p(XSCoreParamsKey).HartId.toString)) 935 val isWriteIfuWbToFtqTable = WireInit(Constantin.createRecord("isWriteIfuWbToFtqTable" + p(XSCoreParamsKey).HartId.toString)) 936 val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB) 937 val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB) 938 939 val fetchIBufferDumpData = Wire(new FetchToIBufferDB) 940 fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr 941 fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable) 942 fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire) 943 fetchIBufferDumpData.is_cache_hit := f3_hit 944 945 val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB) 946 ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr 947 ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid 948 ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits 949 ifuWbToFtqDumpData.checkJalFault := checkJalFault 950 ifuWbToFtqDumpData.checkRetFault := checkRetFault 951 ifuWbToFtqDumpData.checkTargetFault := checkTargetFault 952 ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault 953 ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken 954 955 fetchToIBufferTable.log( 956 data = fetchIBufferDumpData, 957 en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire, 958 site = "IFU" + p(XSCoreParamsKey).HartId.toString, 959 clock = clock, 960 reset = reset 961 ) 962 ifuWbToFtqTable.log( 963 data = ifuWbToFtqDumpData, 964 en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid, 965 site = "IFU" + p(XSCoreParamsKey).HartId.toString, 966 clock = clock, 967 reset = reset 968 ) 969 970} 971