1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18 19import chisel3._ 20import chisel3.util._ 21import org.chipsalliance.cde.config.Parameters 22import scala.{Tuple2 => &} 23import scala.math.min 24import utility._ 25import utils._ 26import xiangshan._ 27 28trait HasSCParameter extends TageParams {} 29 30class SCReq(implicit p: Parameters) extends TageReq 31 32abstract class SCBundle(implicit p: Parameters) extends TageBundle with HasSCParameter {} 33abstract class SCModule(implicit p: Parameters) extends TageModule with HasSCParameter {} 34 35class SCMeta(val ntables: Int)(implicit p: Parameters) extends XSBundle with HasSCParameter { 36 val scPreds = Vec(numBr, Bool()) 37 // Suppose ctrbits of all tables are identical 38 val ctrs = Vec(numBr, Vec(ntables, SInt(SCCtrBits.W))) 39} 40 41class SCResp(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 42 val ctrs = Vec(numBr, Vec(2, SInt(ctrBits.W))) 43} 44 45class SCUpdate(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 46 val pc = UInt(VAddrBits.W) 47 val ghist = UInt(HistoryLength.W) 48 val mask = Vec(numBr, Bool()) 49 val oldCtrs = Vec(numBr, SInt(ctrBits.W)) 50 val tagePreds = Vec(numBr, Bool()) 51 val takens = Vec(numBr, Bool()) 52} 53 54class SCTableIO(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 55 val req = Input(Valid(new SCReq)) 56 val resp = Output(new SCResp(ctrBits)) 57 val update = Input(new SCUpdate(ctrBits)) 58} 59 60class SCTable(val nRows: Int, val ctrBits: Int, val histLen: Int)(implicit p: Parameters) 61 extends SCModule with HasFoldedHistory { 62 val io = IO(new SCTableIO(ctrBits)) 63 64 // val table = Module(new SRAMTemplate(SInt(ctrBits.W), set=nRows, way=2*TageBanks, shouldReset=true, holdRead=true, singlePort=false)) 65 val table = Module(new SRAMTemplate( 66 SInt(ctrBits.W), 67 set = nRows, 68 way = 2 * TageBanks, 69 shouldReset = true, 70 holdRead = true, 71 singlePort = false, 72 bypassWrite = true 73 )) 74 75 // def getIdx(hist: UInt, pc: UInt) = { 76 // (compute_folded_ghist(hist, log2Ceil(nRows)) ^ (pc >> instOffsetBits))(log2Ceil(nRows)-1,0) 77 // } 78 79 val idxFhInfo = (histLen, min(log2Ceil(nRows), histLen)) 80 81 def getFoldedHistoryInfo = Set(idxFhInfo).filter(_._1 > 0) 82 83 def getIdx(pc: UInt, allFh: AllFoldedHistories) = 84 if (histLen > 0) { 85 val idx_fh = allFh.getHistWithInfo(idxFhInfo).folded_hist 86 // require(idx_fh.getWidth == log2Ceil(nRows)) 87 ((pc >> instOffsetBits) ^ idx_fh)(log2Ceil(nRows) - 1, 0) 88 } else { 89 (pc >> instOffsetBits)(log2Ceil(nRows) - 1, 0) 90 } 91 92 def ctrUpdate(ctr: SInt, cond: Bool): SInt = signedSatUpdate(ctr, ctrBits, cond) 93 94 val s0_idx = getIdx(io.req.bits.pc, io.req.bits.folded_hist) 95 val s1_idx = RegEnable(s0_idx, io.req.valid) 96 97 val s1_pc = RegEnable(io.req.bits.pc, io.req.fire) 98 val s1_unhashed_idx = s1_pc >> instOffsetBits 99 100 table.io.r.req.valid := io.req.valid 101 table.io.r.req.bits.setIdx := s0_idx 102 103 val update_wdata = Wire(Vec(numBr, SInt(ctrBits.W))) // correspond to physical bridx 104 val update_wdata_packed = VecInit(update_wdata.map(Seq.fill(2)(_)).reduce(_ ++ _)) 105 val updateWayMask = Wire(Vec(2 * numBr, Bool())) // correspond to physical bridx 106 107 val update_unhashed_idx = io.update.pc >> instOffsetBits 108 for (pi <- 0 until numBr) { 109 updateWayMask(2 * pi) := Seq.tabulate(numBr)(li => 110 io.update.mask(li) && get_phy_br_idx(update_unhashed_idx, li) === pi.U && !io.update.tagePreds(li) 111 ).reduce(_ || _) 112 updateWayMask(2 * pi + 1) := Seq.tabulate(numBr)(li => 113 io.update.mask(li) && get_phy_br_idx(update_unhashed_idx, li) === pi.U && io.update.tagePreds(li) 114 ).reduce(_ || _) 115 } 116 117 val update_folded_hist = WireInit(0.U.asTypeOf(new AllFoldedHistories(foldedGHistInfos))) 118 if (histLen > 0) { 119 update_folded_hist.getHistWithInfo(idxFhInfo).folded_hist := compute_folded_ghist(io.update.ghist, log2Ceil(nRows)) 120 } 121 val update_idx = getIdx(io.update.pc, update_folded_hist) 122 123 // SCTable dual port SRAM reads and writes to the same address processing 124 val conflict_buffer_valid = RegInit(false.B) 125 val conflict_buffer_data = RegInit(0.U.asTypeOf(update_wdata_packed)) 126 val conflict_buffer_idx = RegInit(0.U.asTypeOf(update_idx)) 127 val conflict_buffer_waymask = RegInit(0.U.asTypeOf(updateWayMask)) 128 129 val write_conflict = update_idx === s0_idx && io.update.mask.reduce(_ || _) && io.req.valid 130 val can_write = (conflict_buffer_idx =/= s0_idx || !io.req.valid) && conflict_buffer_valid 131 132 when(write_conflict) { 133 conflict_buffer_valid := true.B 134 conflict_buffer_data := update_wdata_packed 135 conflict_buffer_idx := update_idx 136 conflict_buffer_waymask := updateWayMask 137 } 138 when(can_write) { 139 conflict_buffer_valid := false.B 140 } 141 142 // Using buffer data for prediction 143 val use_conflict_data = conflict_buffer_valid && conflict_buffer_idx === s1_idx 144 val conflict_data_bypass = conflict_buffer_data.zip(conflict_buffer_waymask).map { case (data, mask) => 145 Mux(mask, data, 0.U.asTypeOf(data)) 146 } 147 val conflict_prediction_data = conflict_data_bypass.sliding(2, 2).toSeq.map(VecInit(_)) 148 val per_br_ctrs_unshuffled = table.io.r.resp.data.sliding(2, 2).toSeq.map(VecInit(_)) 149 val per_br_ctrs = VecInit((0 until numBr).map(i => 150 Mux1H( 151 UIntToOH(get_phy_br_idx(s1_unhashed_idx, i), numBr), 152 per_br_ctrs_unshuffled 153 ) 154 )) 155 val conflict_br_ctrs = VecInit((0 until numBr).map(i => 156 Mux1H( 157 UIntToOH(get_phy_br_idx(s1_unhashed_idx, i), numBr), 158 conflict_prediction_data 159 ) 160 )) 161 162 io.resp.ctrs := Mux(use_conflict_data, conflict_br_ctrs, per_br_ctrs) 163 164 table.io.w.apply( 165 valid = (io.update.mask.reduce(_ || _) && !write_conflict) || can_write, 166 data = Mux(can_write, conflict_buffer_data, update_wdata_packed), 167 setIdx = Mux(can_write, conflict_buffer_idx, update_idx), 168 waymask = Mux(can_write, conflict_buffer_waymask.asUInt, updateWayMask.asUInt) 169 ) 170 171 val wrBypassEntries = 16 172 173 // let it corresponds to logical brIdx 174 val wrbypasses = Seq.fill(numBr)(Module(new WrBypass(SInt(ctrBits.W), wrBypassEntries, log2Ceil(nRows), numWays = 2))) 175 176 for (pi <- 0 until numBr) { 177 val br_lidx = get_lgc_br_idx(update_unhashed_idx, pi.U(log2Ceil(numBr).W)) 178 179 val wrbypass_io = Mux1H(UIntToOH(br_lidx, numBr), wrbypasses.map(_.io)) 180 181 val ctrPos = Mux1H(UIntToOH(br_lidx, numBr), io.update.tagePreds) 182 val bypass_ctr = wrbypass_io.hit_data(ctrPos) 183 val previous_ctr = Mux1H(UIntToOH(br_lidx, numBr), io.update.oldCtrs) 184 val hit_and_valid = wrbypass_io.hit && bypass_ctr.valid 185 val oldCtr = Mux(hit_and_valid, bypass_ctr.bits, previous_ctr) 186 val taken = Mux1H(UIntToOH(br_lidx, numBr), io.update.takens) 187 update_wdata(pi) := ctrUpdate(oldCtr, taken) 188 } 189 190 val per_br_update_wdata_packed = update_wdata_packed.sliding(2, 2).map(VecInit(_)).toSeq 191 val per_br_update_way_mask = updateWayMask.sliding(2, 2).map(VecInit(_)).toSeq 192 for (li <- 0 until numBr) { 193 val wrbypass = wrbypasses(li) 194 val br_pidx = get_phy_br_idx(update_unhashed_idx, li) 195 wrbypass.io.wen := io.update.mask(li) 196 wrbypass.io.write_idx := update_idx 197 wrbypass.io.write_data := Mux1H(UIntToOH(br_pidx, numBr), per_br_update_wdata_packed) 198 wrbypass.io.write_way_mask.map(_ := Mux1H(UIntToOH(br_pidx, numBr), per_br_update_way_mask)) 199 } 200 201 val u = io.update 202 XSDebug( 203 io.req.valid, 204 p"scTableReq: pc=0x${Hexadecimal(io.req.bits.pc)}, " + 205 p"s0_idx=${s0_idx}\n" 206 ) 207 XSDebug( 208 RegNext(io.req.valid), 209 p"scTableResp: s1_idx=${s1_idx}," + 210 p"ctr:${io.resp.ctrs}\n" 211 ) 212 XSDebug( 213 io.update.mask.reduce(_ || _), 214 p"update Table: pc:${Hexadecimal(u.pc)}, " + 215 p"tageTakens:${u.tagePreds}, taken:${u.takens}, oldCtr:${u.oldCtrs}\n" 216 ) 217} 218 219class SCThreshold(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 220 val ctr = UInt(ctrBits.W) 221 def satPos(ctr: UInt = this.ctr) = ctr === ((1.U << ctrBits) - 1.U) 222 def satNeg(ctr: UInt = this.ctr) = ctr === 0.U 223 def neutralVal = (1 << (ctrBits - 1)).U 224 val thres = UInt(8.W) 225 def initVal = 6.U 226 def minThres = 6.U 227 def maxThres = 31.U 228 def update(cause: Bool): SCThreshold = { 229 val res = Wire(new SCThreshold(this.ctrBits)) 230 val newCtr = satUpdate(this.ctr, this.ctrBits, cause) 231 val newThres = Mux( 232 res.satPos(newCtr) && this.thres <= maxThres, 233 this.thres + 2.U, 234 Mux(res.satNeg(newCtr) && this.thres >= minThres, this.thres - 2.U, this.thres) 235 ) 236 res.thres := newThres 237 res.ctr := Mux(res.satPos(newCtr) || res.satNeg(newCtr), res.neutralVal, newCtr) 238 // XSDebug(true.B, p"scThres Update: cause${cause} newCtr ${newCtr} newThres ${newThres}\n") 239 res 240 } 241} 242 243object SCThreshold { 244 def apply(bits: Int)(implicit p: Parameters) = { 245 val t = Wire(new SCThreshold(ctrBits = bits)) 246 t.ctr := t.neutralVal 247 t.thres := t.initVal 248 t 249 } 250} 251 252trait HasSC extends HasSCParameter with HasPerfEvents { this: Tage => 253 val update_on_mispred, update_on_unconf = WireInit(0.U.asTypeOf(Vec(TageBanks, Bool()))) 254 var sc_fh_info = Set[FoldedHistoryInfo]() 255 if (EnableSC) { 256 val scTables = SCTableInfos.map { 257 case (nRows, ctrBits, histLen) => { 258 val t = Module(new SCTable(nRows / TageBanks, ctrBits, histLen)) 259 val req = t.io.req 260 req.valid := io.s0_fire(3) 261 req.bits.pc := s0_pc_dup(3) 262 req.bits.folded_hist := io.in.bits.folded_hist(3) 263 req.bits.ghist := DontCare 264 if (!EnableSC) { t.io.update := DontCare } 265 t 266 } 267 } 268 sc_fh_info = scTables.map(_.getFoldedHistoryInfo).reduce(_ ++ _).toSet 269 270 val scThresholds = List.fill(TageBanks)(RegInit(SCThreshold(5))) 271 val useThresholds = VecInit(scThresholds map (_.thres)) 272 273 def sign(x: SInt) = x(x.getWidth - 1) 274 def pos(x: SInt) = !sign(x) 275 def neg(x: SInt) = sign(x) 276 277 def aboveThreshold(scSum: SInt, tagePvdr: SInt, threshold: UInt): Bool = { 278 val signedThres = threshold.zext 279 val totalSum = scSum +& tagePvdr 280 (scSum > signedThres - tagePvdr) && pos(totalSum) || 281 (scSum < -signedThres - tagePvdr) && neg(totalSum) 282 } 283 val updateThresholds = VecInit(useThresholds map (t => (t << 3) +& 21.U)) 284 285 val s1_scResps = VecInit(scTables.map(t => t.io.resp)) 286 287 val scUpdateMask = WireInit(0.U.asTypeOf(Vec(numBr, Vec(SCNTables, Bool())))) 288 val scUpdateTagePreds = Wire(Vec(TageBanks, Bool())) 289 val scUpdateTakens = Wire(Vec(TageBanks, Bool())) 290 val scUpdateOldCtrs = Wire(Vec(numBr, Vec(SCNTables, SInt(SCCtrBits.W)))) 291 scUpdateTagePreds := DontCare 292 scUpdateTakens := DontCare 293 scUpdateOldCtrs := DontCare 294 295 val updateSCMeta = updateMeta.scMeta.get 296 297 val s2_sc_used, s2_conf, s2_unconf, s2_agree, s2_disagree = 298 WireInit(0.U.asTypeOf(Vec(TageBanks, Bool()))) 299 val update_sc_used, update_conf, update_unconf, update_agree, update_disagree = 300 WireInit(0.U.asTypeOf(Vec(TageBanks, Bool()))) 301 val sc_misp_tage_corr, sc_corr_tage_misp = 302 WireInit(0.U.asTypeOf(Vec(TageBanks, Bool()))) 303 304 // for sc ctrs 305 def getCentered(ctr: SInt): SInt = Cat(ctr, 1.U(1.W)).asSInt 306 // for tage ctrs, (2*(ctr-4)+1)*8 307 def getPvdrCentered(ctr: UInt): SInt = Cat(ctr ^ (1 << (TageCtrBits - 1)).U, 1.U(1.W), 0.U(3.W)).asSInt 308 309 val scMeta = resp_meta.scMeta.get 310 scMeta := DontCare 311 for (w <- 0 until TageBanks) { 312 // do summation in s2 313 val s1_scTableSums = VecInit( 314 (0 to 1) map { i => 315 ParallelSingedExpandingAdd(s1_scResps map (r => getCentered(r.ctrs(w)(i)))) // TODO: rewrite with wallace tree 316 } 317 ) 318 val s2_scTableSums = RegEnable(s1_scTableSums, io.s1_fire(3)) 319 val s2_tagePrvdCtrCentered = getPvdrCentered(RegEnable(s1_providerResps(w).ctr, io.s1_fire(3))) 320 val s2_totalSums = s2_scTableSums.map(_ +& s2_tagePrvdCtrCentered) 321 val s2_sumAboveThresholds = 322 VecInit((0 to 1).map(i => aboveThreshold(s2_scTableSums(i), s2_tagePrvdCtrCentered, useThresholds(w)))) 323 val s2_scPreds = VecInit(s2_totalSums.map(_ >= 0.S)) 324 325 val s2_scResps = VecInit(RegEnable(s1_scResps, io.s1_fire(3)).map(_.ctrs(w))) 326 val s2_scCtrs = VecInit(s2_scResps.map(_(s2_tageTakens_dup(3)(w).asUInt))) 327 val s2_chooseBit = s2_tageTakens_dup(3)(w) 328 329 val s2_pred = 330 Mux(s2_provideds(w) && s2_sumAboveThresholds(s2_chooseBit), s2_scPreds(s2_chooseBit), s2_tageTakens_dup(3)(w)) 331 332 val s3_disagree = RegEnable(s2_disagree, io.s2_fire(3)) 333 io.out.last_stage_spec_info.sc_disagree.map(_ := s3_disagree) 334 335 scMeta.scPreds(w) := RegEnable(s2_scPreds(s2_chooseBit), io.s2_fire(3)) 336 scMeta.ctrs(w) := RegEnable(s2_scCtrs, io.s2_fire(3)) 337 338 when(s2_provideds(w)) { 339 s2_sc_used(w) := true.B 340 s2_unconf(w) := !s2_sumAboveThresholds(s2_chooseBit) 341 s2_conf(w) := s2_sumAboveThresholds(s2_chooseBit) 342 // Use prediction from Statistical Corrector 343 XSDebug(p"---------tage_bank_${w} provided so that sc used---------\n") 344 when(s2_sumAboveThresholds(s2_chooseBit)) { 345 val pred = s2_scPreds(s2_chooseBit) 346 val debug_pc = Cat(debug_pc_s2, w.U, 0.U(instOffsetBits.W)) 347 s2_agree(w) := s2_tageTakens_dup(3)(w) === pred 348 s2_disagree(w) := s2_tageTakens_dup(3)(w) =/= pred 349 // fit to always-taken condition 350 // io.out.s2.full_pred.br_taken_mask(w) := pred 351 XSDebug(p"pc(${Hexadecimal(debug_pc)}) SC(${w.U}) overriden pred to ${pred}\n") 352 } 353 } 354 355 val s3_pred_dup = io.s2_fire.map(f => RegEnable(s2_pred, f)) 356 val sc_enable_dup = dup(RegNext(io.ctrl.sc_enable)) 357 for ( 358 sc_enable & fp & s3_pred <- 359 sc_enable_dup zip io.out.s3.full_pred zip s3_pred_dup 360 ) { 361 when(sc_enable) { 362 fp.br_taken_mask(w) := s3_pred 363 } 364 } 365 366 val updateTageMeta = updateMeta 367 when(updateValids(w) && updateTageMeta.providers(w).valid) { 368 val scPred = updateSCMeta.scPreds(w) 369 val tagePred = updateTageMeta.takens(w) 370 val taken = update.br_taken_mask(w) 371 val scOldCtrs = updateSCMeta.ctrs(w) 372 val pvdrCtr = updateTageMeta.providerResps(w).ctr 373 val tableSum = ParallelSingedExpandingAdd(scOldCtrs.map(getCentered)) 374 val totalSumAbs = (tableSum +& getPvdrCentered(pvdrCtr)).abs.asUInt 375 val updateThres = updateThresholds(w) 376 val sumAboveThreshold = aboveThreshold(tableSum, getPvdrCentered(pvdrCtr), updateThres) 377 scUpdateTagePreds(w) := tagePred 378 scUpdateTakens(w) := taken 379 (scUpdateOldCtrs(w) zip scOldCtrs).foreach { case (t, c) => t := c } 380 381 update_sc_used(w) := true.B 382 update_unconf(w) := !sumAboveThreshold 383 update_conf(w) := sumAboveThreshold 384 update_agree(w) := scPred === tagePred 385 update_disagree(w) := scPred =/= tagePred 386 sc_corr_tage_misp(w) := scPred === taken && tagePred =/= taken && update_conf(w) 387 sc_misp_tage_corr(w) := scPred =/= taken && tagePred === taken && update_conf(w) 388 389 val thres = useThresholds(w) 390 when(scPred =/= tagePred && totalSumAbs >= thres - 4.U && totalSumAbs <= thres - 2.U) { 391 val newThres = scThresholds(w).update(scPred =/= taken) 392 scThresholds(w) := newThres 393 XSDebug(p"scThres $w update: old ${useThresholds(w)} --> new ${newThres.thres}\n") 394 } 395 396 when(scPred =/= taken || !sumAboveThreshold) { 397 scUpdateMask(w).foreach(_ := true.B) 398 XSDebug( 399 tableSum < 0.S, 400 p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " + 401 p"scSum(-${tableSum.abs}), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n" 402 ) 403 XSDebug( 404 tableSum >= 0.S, 405 p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " + 406 p"scSum(+${tableSum.abs}), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n" 407 ) 408 XSDebug(p"bank(${w}), update: sc: ${updateSCMeta}\n") 409 update_on_mispred(w) := scPred =/= taken 410 update_on_unconf(w) := scPred === taken 411 } 412 } 413 } 414 415 val realWens = scUpdateMask.transpose.map(v => v.reduce(_ | _)) 416 for (b <- 0 until TageBanks) { 417 for (i <- 0 until SCNTables) { 418 val realWen = realWens(i) 419 scTables(i).io.update.mask(b) := RegNext(scUpdateMask(b)(i)) 420 scTables(i).io.update.tagePreds(b) := RegEnable(scUpdateTagePreds(b), realWen) 421 scTables(i).io.update.takens(b) := RegEnable(scUpdateTakens(b), realWen) 422 scTables(i).io.update.oldCtrs(b) := RegEnable(scUpdateOldCtrs(b)(i), realWen) 423 scTables(i).io.update.pc := RegEnable(update.pc, realWen) 424 scTables(i).io.update.ghist := RegEnable(io.update.bits.ghist, realWen) 425 } 426 } 427 428 tage_perf("sc_conf", PopCount(s2_conf), PopCount(update_conf)) 429 tage_perf("sc_unconf", PopCount(s2_unconf), PopCount(update_unconf)) 430 tage_perf("sc_agree", PopCount(s2_agree), PopCount(update_agree)) 431 tage_perf("sc_disagree", PopCount(s2_disagree), PopCount(update_disagree)) 432 tage_perf("sc_used", PopCount(s2_sc_used), PopCount(update_sc_used)) 433 XSPerfAccumulate("sc_update_on_mispred", PopCount(update_on_mispred)) 434 XSPerfAccumulate("sc_update_on_unconf", PopCount(update_on_unconf)) 435 XSPerfAccumulate("sc_mispred_but_tage_correct", PopCount(sc_misp_tage_corr)) 436 XSPerfAccumulate("sc_correct_and_tage_wrong", PopCount(sc_corr_tage_misp)) 437 438 } 439 440 override def getFoldedHistoryInfo = Some(tage_fh_info ++ sc_fh_info) 441 442 override val perfEvents = Seq( 443 ("tage_tht_hit ", PopCount(updateMeta.providers.map(_.valid))), 444 ("sc_update_on_mispred ", PopCount(update_on_mispred)), 445 ("sc_update_on_unconf ", PopCount(update_on_unconf)) 446 ) 447 generatePerfEvent() 448} 449