xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICache.scala (revision b92f84459b67a53e82d79920469d5fd6d21aad5e)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage  xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chisel3._
207f37d55fSTang Haojinimport chisel3.util._
217f37d55fSTang Haojinimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp}
221d8f4dcbSJayimport freechips.rocketchip.tilelink._
231d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase
247f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField}
257f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters
263c02ee8fSwakafaimport utility._
277f37d55fSTang Haojinimport utils._
287f37d55fSTang Haojinimport xiangshan._
297f37d55fSTang Haojinimport xiangshan.cache._
307f37d55fSTang Haojinimport xiangshan.cache.mmu.TlbRequestIO
317f37d55fSTang Haojinimport xiangshan.frontend._
32a61a35e0Sssszwicimport firrtl.ir.Block
33*b92f8445Sssszwicimport firrtl.options.DoNotTerminateOnExit
341d8f4dcbSJay
351d8f4dcbSJaycase class ICacheParameters(
361d8f4dcbSJay    nSets: Int = 256,
3776b0dfefSGuokai Chen    nWays: Int = 4,
381d8f4dcbSJay    rowBits: Int = 64,
391d8f4dcbSJay    nTLBEntries: Int = 32,
401d8f4dcbSJay    tagECC: Option[String] = None,
411d8f4dcbSJay    dataECC: Option[String] = None,
421d8f4dcbSJay    replacer: Option[String] = Some("random"),
43*b92f8445Sssszwic
44*b92f8445Sssszwic    PortNumber: Int = 2,
45*b92f8445Sssszwic    nFetchMshr: Int = 4,
46*b92f8445Sssszwic    nPrefetchMshr: Int = 10,
47*b92f8445Sssszwic    nWayLookupSize: Int = 32,
48*b92f8445Sssszwic    DataCodeUnit: Int = 64,
49*b92f8445Sssszwic    ICacheDataBanks: Int = 8,
50*b92f8445Sssszwic    ICacheDataSRAMWidth: Int = 66,
51*b92f8445Sssszwic    // TODO: hard code, need delete
52*b92f8445Sssszwic    partWayNum: Int = 4,
5358c354d0Sssszwic
541d8f4dcbSJay    nMMIOs: Int = 1,
551d8f4dcbSJay    blockBytes: Int = 64
561d8f4dcbSJay)extends L1CacheParameters {
571d8f4dcbSJay
581d8f4dcbSJay  val setBytes = nSets * blockBytes
59cb93f2f2Sguohongyu  val aliasBitsOpt = DCacheParameters().aliasBitsOpt //if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
601d8f4dcbSJay  val reqFields: Seq[BundleFieldBase] = Seq(
61d2b20d1aSTang Haojin    PrefetchField(),
62d2b20d1aSTang Haojin    ReqSourceField()
631d8f4dcbSJay  ) ++ aliasBitsOpt.map(AliasField)
6415ee59e4Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
651d8f4dcbSJay  def tagCode: Code = Code.fromString(tagECC)
661d8f4dcbSJay  def dataCode: Code = Code.fromString(dataECC)
671d8f4dcbSJay  def replacement = ReplacementPolicy.fromString(replacer,nWays,nSets)
681d8f4dcbSJay}
691d8f4dcbSJay
701d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst{
711d8f4dcbSJay  val cacheParams = icacheParameters
721d8f4dcbSJay
73*b92f8445Sssszwic  def ICacheSets            = cacheParams.nSets
74*b92f8445Sssszwic  def ICacheWays            = cacheParams.nWays
75*b92f8445Sssszwic  def PortNumber            = cacheParams.PortNumber
76*b92f8445Sssszwic  def nFetchMshr            = cacheParams.nFetchMshr
77*b92f8445Sssszwic  def nPrefetchMshr         = cacheParams.nPrefetchMshr
78*b92f8445Sssszwic  def nWayLookupSize        = cacheParams.nWayLookupSize
79*b92f8445Sssszwic  def DataCodeUnit          = cacheParams.DataCodeUnit
80*b92f8445Sssszwic  def ICacheDataBanks       = cacheParams.ICacheDataBanks
81*b92f8445Sssszwic  def ICacheDataSRAMWidth   = cacheParams.ICacheDataSRAMWidth
82*b92f8445Sssszwic  def partWayNum            = cacheParams.partWayNum
83*b92f8445Sssszwic
84*b92f8445Sssszwic  def ICacheDataBits        = blockBits / ICacheDataBanks
85*b92f8445Sssszwic  def ICacheCodeBits        = math.ceil(ICacheDataBits / DataCodeUnit).toInt
86*b92f8445Sssszwic  def ICacheEntryBits       = ICacheDataBits + ICacheCodeBits
87*b92f8445Sssszwic  def ICacheBankVisitNum    = 32 * 8 / ICacheDataBits + 1
881d8f4dcbSJay  def highestIdxBit         = log2Ceil(nSets) - 1
891d8f4dcbSJay
90*b92f8445Sssszwic  require((ICacheDataBanks >= 2) && isPow2(ICacheDataBanks))
91*b92f8445Sssszwic  require(ICacheDataSRAMWidth >= ICacheEntryBits)
92*b92f8445Sssszwic  require(isPow2(ICacheSets), s"nSets($ICacheSets) must be pow2")
93*b92f8445Sssszwic  require(isPow2(ICacheWays), s"nWays($ICacheWays) must be pow2")
941d8f4dcbSJay
95adc7b752SJenius  def getBits(num: Int) = log2Ceil(num).W
96adc7b752SJenius
972a25dbb4SJay  def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = {
982a25dbb4SJay    val valid  = RegInit(false.B)
992a25dbb4SJay    when(thisFlush)                    {valid  := false.B}
1002a25dbb4SJay      .elsewhen(lastFire && !lastFlush)  {valid  := true.B}
1012a25dbb4SJay      .elsewhen(thisFire)                 {valid  := false.B}
1022a25dbb4SJay    valid
1032a25dbb4SJay  }
1042a25dbb4SJay
1052a25dbb4SJay  def ResultHoldBypass[T<:Data](data: T, valid: Bool): T = {
1062a25dbb4SJay    Mux(valid, data, RegEnable(data, valid))
1072a25dbb4SJay  }
1082a25dbb4SJay
109*b92f8445Sssszwic  def ResultHoldBypass[T <: Data](data: T, init: T, valid: Bool): T = {
110*b92f8445Sssszwic    Mux(valid, data, RegEnable(data, init, valid))
111*b92f8445Sssszwic  }
112*b92f8445Sssszwic
113b1ded4e8Sguohongyu  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={
114b1ded4e8Sguohongyu    val bit = RegInit(false.B)
115b1ded4e8Sguohongyu    when(flush)                   { bit := false.B  }
116b1ded4e8Sguohongyu      .elsewhen(valid && !release)  { bit := true.B   }
117b1ded4e8Sguohongyu      .elsewhen(release)            { bit := false.B  }
118b1ded4e8Sguohongyu    bit || valid
119b1ded4e8Sguohongyu  }
120b1ded4e8Sguohongyu
1215470b21eSguohongyu  def blockCounter(block: Bool, flush: Bool, threshold: Int): Bool = {
1225470b21eSguohongyu    val counter = RegInit(0.U(log2Up(threshold + 1).W))
1235470b21eSguohongyu    when (block) { counter := counter + 1.U }
1245470b21eSguohongyu    when (flush) { counter := 0.U}
1255470b21eSguohongyu    counter > threshold.U
1265470b21eSguohongyu  }
1275470b21eSguohongyu
12858c354d0Sssszwic  def InitQueue[T <: Data](entry: T, size: Int): Vec[T] ={
12958c354d0Sssszwic    return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType))))
13058c354d0Sssszwic  }
13158c354d0Sssszwic
132*b92f8445Sssszwic  def encode(data: UInt): UInt = {
133*b92f8445Sssszwic    val datas = data.asTypeOf(Vec(ICacheCodeBits, UInt((ICacheDataBits / ICacheCodeBits).W)))
134*b92f8445Sssszwic    val codes = VecInit(datas.map(cacheParams.dataCode.encode(_) >> (ICacheDataBits / ICacheCodeBits)))
135*b92f8445Sssszwic    codes.asTypeOf(UInt(ICacheCodeBits.W))
136*b92f8445Sssszwic  }
13758c354d0Sssszwic
138*b92f8445Sssszwic  def getBankSel(blkOffset: UInt, valid: Bool = true.B): Vec[UInt] = {
139*b92f8445Sssszwic    val bankIdxLow  = Cat(0.U(1.W), blkOffset) >> log2Ceil(blockBytes/ICacheDataBanks)
140*b92f8445Sssszwic    val bankIdxHigh = (Cat(0.U(1.W), blkOffset) + 32.U) >> log2Ceil(blockBytes/ICacheDataBanks)
141*b92f8445Sssszwic    val bankSel = VecInit((0 until ICacheDataBanks * 2).map(i => (i.U >= bankIdxLow) && (i.U <= bankIdxHigh)))
142*b92f8445Sssszwic    assert(!valid || PopCount(bankSel) === ICacheBankVisitNum.U, "The number of bank visits must be %d, but bankSel=0x%x", ICacheBankVisitNum.U, bankSel.asUInt)
143*b92f8445Sssszwic    bankSel.asTypeOf(UInt((ICacheDataBanks * 2).W)).asTypeOf(Vec(2, UInt(ICacheDataBanks.W)))
144*b92f8445Sssszwic  }
145*b92f8445Sssszwic
146*b92f8445Sssszwic  def getLineSel(blkOffset: UInt)(implicit p: Parameters): Vec[Bool] = {
147*b92f8445Sssszwic    val bankIdxLow  = blkOffset >> log2Ceil(blockBytes/ICacheDataBanks)
148*b92f8445Sssszwic    val lineSel = VecInit((0 until ICacheDataBanks).map(i => i.U < bankIdxLow))
149*b92f8445Sssszwic    lineSel
150*b92f8445Sssszwic  }
151*b92f8445Sssszwic
152*b92f8445Sssszwic  def getBlkAddr(addr: UInt) = addr >> blockOffBits
153*b92f8445Sssszwic  def getPhyTagFromBlk(addr: UInt) = addr >> (pgUntagBits - blockOffBits)
154*b92f8445Sssszwic  def getIdxFromBlk(addr: UInt) = addr(idxBits - 1, 0)
155*b92f8445Sssszwic  def get_paddr_from_ptag(vaddr: UInt, ptag: UInt) = Cat(ptag, vaddr(pgUntagBits - 1, 0))
1561d8f4dcbSJay}
1571d8f4dcbSJay
1581d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle
1591d8f4dcbSJay  with HasICacheParameters
1601d8f4dcbSJay
1611d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule
1621d8f4dcbSJay  with HasICacheParameters
1631d8f4dcbSJay
1641d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule
1651d8f4dcbSJay  with HasICacheParameters
1661d8f4dcbSJay
1671d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle {
1681d8f4dcbSJay  val tag = UInt(tagBits.W)
1691d8f4dcbSJay}
1701d8f4dcbSJay
1711d8f4dcbSJayobject ICacheMetadata {
1724da04e5bSguohongyu  def apply(tag: Bits)(implicit p: Parameters) = {
1739442775eSguohongyu    val meta = Wire(new ICacheMetadata)
1741d8f4dcbSJay    meta.tag := tag
1751d8f4dcbSJay    meta
1761d8f4dcbSJay  }
1771d8f4dcbSJay}
1781d8f4dcbSJay
1791d8f4dcbSJay
1801d8f4dcbSJayclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray
1811d8f4dcbSJay{
1824da04e5bSguohongyu  def onReset = ICacheMetadata(0.U)
1831d8f4dcbSJay  val metaBits = onReset.getWidth
1841d8f4dcbSJay  val metaEntryBits = cacheParams.tagCode.width(metaBits)
1851d8f4dcbSJay
1861d8f4dcbSJay  val io=IO{new Bundle{
1871d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheMetaWriteBundle))
188afed18b5SJenius    val read     = Flipped(DecoupledIO(new ICacheReadBundle))
1891d8f4dcbSJay    val readResp = Output(new ICacheMetaRespBundle)
1902a6078bfSguohongyu    val fencei   = Input(Bool())
1911d8f4dcbSJay  }}
1921d8f4dcbSJay
193afed18b5SJenius  io.read.ready := !io.write.valid
194afed18b5SJenius
195afed18b5SJenius  val port_0_read_0 = io.read.valid  && !io.read.bits.vSetIdx(0)(0)
196afed18b5SJenius  val port_0_read_1 = io.read.valid  &&  io.read.bits.vSetIdx(0)(0)
197afed18b5SJenius  val port_1_read_1  = io.read.valid &&  io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
198afed18b5SJenius  val port_1_read_0  = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
199afed18b5SJenius
200*b92f8445Sssszwic  val port_0_read_0_reg = RegEnable(port_0_read_0, 0.U.asTypeOf(port_0_read_0), io.read.fire)
201*b92f8445Sssszwic  val port_0_read_1_reg = RegEnable(port_0_read_1, 0.U.asTypeOf(port_0_read_1), io.read.fire)
202*b92f8445Sssszwic  val port_1_read_1_reg = RegEnable(port_1_read_1, 0.U.asTypeOf(port_1_read_1), io.read.fire)
203*b92f8445Sssszwic  val port_1_read_0_reg = RegEnable(port_1_read_0, 0.U.asTypeOf(port_1_read_0), io.read.fire)
204afed18b5SJenius
205afed18b5SJenius  val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
206afed18b5SJenius  val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
207afed18b5SJenius  val bank_idx   = Seq(bank_0_idx, bank_1_idx)
208afed18b5SJenius
209afed18b5SJenius  val write_bank_0 = io.write.valid && !io.write.bits.bankIdx
210afed18b5SJenius  val write_bank_1 = io.write.valid &&  io.write.bits.bankIdx
2111d8f4dcbSJay
2121d8f4dcbSJay  val write_meta_bits = Wire(UInt(metaEntryBits.W))
2131d8f4dcbSJay
214afed18b5SJenius  val tagArrays = (0 until 2) map { bank =>
215afed18b5SJenius    val tagArray = Module(new SRAMTemplate(
2161d8f4dcbSJay      UInt(metaEntryBits.W),
217afed18b5SJenius      set=nSets/2,
218afed18b5SJenius      way=nWays,
219afed18b5SJenius      shouldReset = true,
220afed18b5SJenius      holdRead = true,
221afed18b5SJenius      singlePort = true
2221d8f4dcbSJay    ))
2231d8f4dcbSJay
224afed18b5SJenius    //meta connection
225afed18b5SJenius    if(bank == 0) {
226afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0
227afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1))
228afed18b5SJenius      tagArray.io.w.req.valid := write_bank_0
229afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
230afed18b5SJenius    }
231afed18b5SJenius    else {
232afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1
233afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1))
234afed18b5SJenius      tagArray.io.w.req.valid := write_bank_1
235afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
236afed18b5SJenius    }
2371d8f4dcbSJay
2381d8f4dcbSJay    tagArray
2391d8f4dcbSJay  }
240b37bce8eSJinYue
241*b92f8445Sssszwic  val read_set_idx_next = RegEnable(io.read.bits.vSetIdx, 0.U.asTypeOf(io.read.bits.vSetIdx), io.read.fire)
2429442775eSguohongyu  val valid_array = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W))))
24360672d5eSguohongyu  val valid_metas = Wire(Vec(PortNumber, Vec(nWays, Bool())))
24460672d5eSguohongyu  // valid read
24560672d5eSguohongyu  (0 until PortNumber).foreach( i =>
24660672d5eSguohongyu    (0 until nWays).foreach( way =>
24760672d5eSguohongyu      valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i))
24860672d5eSguohongyu    ))
24960672d5eSguohongyu  io.readResp.entryValid := valid_metas
25060672d5eSguohongyu
2512a6078bfSguohongyu  io.read.ready := !io.write.valid && !io.fencei && tagArrays.map(_.io.r.req.ready).reduce(_&&_)
252afed18b5SJenius
253afed18b5SJenius  //Parity Decode
2540c70648eSEaston Man  val read_fire_delay1 = RegNext(io.read.fire, init = false.B)
2550c70648eSEaston Man  val read_fire_delay2 = RegNext(read_fire_delay1, init = false.B)
2561d8f4dcbSJay  val read_metas = Wire(Vec(2,Vec(nWays,new ICacheMetadata())))
257afed18b5SJenius  for((tagArray,i) <- tagArrays.zipWithIndex){
258afed18b5SJenius    val read_meta_bits = tagArray.io.r.resp.asTypeOf(Vec(nWays,UInt(metaEntryBits.W)))
2591d8f4dcbSJay    val read_meta_decoded = read_meta_bits.map{ way_bits => cacheParams.tagCode.decode(way_bits)}
2601d8f4dcbSJay    val read_meta_wrong = read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.error}
2611d8f4dcbSJay    val read_meta_corrected = VecInit(read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.corrected})
262afed18b5SJenius    read_metas(i) := read_meta_corrected.asTypeOf(Vec(nWays,new ICacheMetadata()))
263*b92f8445Sssszwic    (0 until nWays).foreach{ w => io.readResp.errors(i)(w) := RegEnable(read_meta_wrong(w), 0.U.asTypeOf(read_meta_wrong(w)), read_fire_delay1) && read_fire_delay2}
264*b92f8445Sssszwic  }
265*b92f8445Sssszwic
266*b92f8445Sssszwic  // TEST: force ECC to fail by setting errors to true.B
267*b92f8445Sssszwic  if (ICacheForceMetaECCError) {
268*b92f8445Sssszwic    (0 until PortNumber).foreach( p =>
269*b92f8445Sssszwic      (0 until nWays).foreach( w =>
270*b92f8445Sssszwic        io.readResp.errors(p)(w) := true.B
271*b92f8445Sssszwic      )
272*b92f8445Sssszwic    )
2731d8f4dcbSJay  }
274afed18b5SJenius
275afed18b5SJenius  //Parity Encode
276afed18b5SJenius  val write = io.write.bits
2774da04e5bSguohongyu  write_meta_bits := cacheParams.tagCode.encode(ICacheMetadata(tag = write.phyTag).asUInt)
278afed18b5SJenius
27960672d5eSguohongyu  // valid write
28060672d5eSguohongyu  val way_num = OHToUInt(io.write.bits.waymask)
28160672d5eSguohongyu  when (io.write.valid) {
2829442775eSguohongyu    valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B)
28360672d5eSguohongyu  }
2841d8f4dcbSJay
2859442775eSguohongyu  XSPerfAccumulate("meta_refill_num", io.write.valid)
2869442775eSguohongyu
2871d8f4dcbSJay  io.readResp.metaData <> DontCare
2881d8f4dcbSJay  when(port_0_read_0_reg){
2891d8f4dcbSJay    io.readResp.metaData(0) := read_metas(0)
2901d8f4dcbSJay  }.elsewhen(port_0_read_1_reg){
2911d8f4dcbSJay    io.readResp.metaData(0) := read_metas(1)
2921d8f4dcbSJay  }
2931d8f4dcbSJay
2941d8f4dcbSJay  when(port_1_read_0_reg){
2951d8f4dcbSJay    io.readResp.metaData(1) := read_metas(0)
2961d8f4dcbSJay  }.elsewhen(port_1_read_1_reg){
2971d8f4dcbSJay    io.readResp.metaData(1) := read_metas(1)
2981d8f4dcbSJay  }
2991d8f4dcbSJay
300afed18b5SJenius
3010c26d810Sguohongyu  io.write.ready := true.B // TODO : has bug ? should be !io.cacheOp.req.valid
3022a6078bfSguohongyu
3032a6078bfSguohongyu  // fencei logic : reset valid_array
3042a6078bfSguohongyu  when (io.fencei) {
3052a6078bfSguohongyu    (0 until nWays).foreach( way =>
3062a6078bfSguohongyu      valid_array(way) := 0.U
3072a6078bfSguohongyu    )
3082a6078bfSguohongyu  }
3091d8f4dcbSJay}
3101d8f4dcbSJay
311*b92f8445Sssszwic// Vec(2,Vec(nWays, Bool()))
312afed18b5SJenius
3131d8f4dcbSJayclass ICacheDataArray(implicit p: Parameters) extends ICacheArray
3141d8f4dcbSJay{
315*b92f8445Sssszwic  class ICacheDataEntry(implicit p: Parameters) extends ICacheBundle {
316*b92f8445Sssszwic    val data = UInt(ICacheDataBits.W)
317*b92f8445Sssszwic    val code = UInt(ICacheCodeBits.W)
318e5f1252bSGuokai Chen  }
319b37bce8eSJinYue
320*b92f8445Sssszwic  object ICacheDataEntry {
321*b92f8445Sssszwic    def apply(data: UInt)(implicit p: Parameters) = {
322*b92f8445Sssszwic      require(data.getWidth == ICacheDataBits)
323*b92f8445Sssszwic      val entry = Wire(new ICacheDataEntry)
324*b92f8445Sssszwic      entry.data := data
325*b92f8445Sssszwic      entry.code := encode(data)
326*b92f8445Sssszwic      entry
327b37bce8eSJinYue    }
328*b92f8445Sssszwic  }
329a61a35e0Sssszwic
3301d8f4dcbSJay  val io=IO{new Bundle{
3311d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheDataWriteBundle))
332*b92f8445Sssszwic    // TODO: fix hard code
333*b92f8445Sssszwic    val read     = Flipped(Vec(4, DecoupledIO(new ICacheReadBundle)))
3341d8f4dcbSJay    val readResp = Output(new ICacheDataRespBundle)
3351d8f4dcbSJay  }}
336*b92f8445Sssszwic
337a61a35e0Sssszwic  /**
338a61a35e0Sssszwic    ******************************************************************************
339a61a35e0Sssszwic    * data array
340a61a35e0Sssszwic    ******************************************************************************
341a61a35e0Sssszwic    */
342*b92f8445Sssszwic  val writeDatas   = io.write.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt(ICacheDataBits.W)))
343*b92f8445Sssszwic  val writeEntries = writeDatas.map(ICacheDataEntry(_).asUInt)
344*b92f8445Sssszwic
345*b92f8445Sssszwic  val bankSel = getBankSel(io.read(0).bits.blkOffset, io.read(0).valid)
346*b92f8445Sssszwic  val lineSel = getLineSel(io.read(0).bits.blkOffset)
347*b92f8445Sssszwic  val waymasks = io.read(0).bits.wayMask
348*b92f8445Sssszwic  val masks = Wire(Vec(nWays, Vec(ICacheDataBanks, Bool())))
349*b92f8445Sssszwic  (0 until nWays).foreach{way =>
350*b92f8445Sssszwic    (0 until ICacheDataBanks).foreach{bank =>
351*b92f8445Sssszwic      masks(way)(bank) := Mux(lineSel(bank), waymasks(1)(way) && bankSel(1)(bank).asBool,
352*b92f8445Sssszwic                                             waymasks(0)(way) && bankSel(0)(bank).asBool)
353*b92f8445Sssszwic    }
354*b92f8445Sssszwic  }
355*b92f8445Sssszwic
356*b92f8445Sssszwic  val dataArrays = (0 until nWays).map{ way =>
357*b92f8445Sssszwic    (0 until ICacheDataBanks).map { bank =>
358*b92f8445Sssszwic      val sramBank = Module(new SRAMTemplateWithFixedWidth(
359*b92f8445Sssszwic        UInt(ICacheEntryBits.W),
360a61a35e0Sssszwic        set=nSets,
361*b92f8445Sssszwic        width=ICacheDataSRAMWidth,
362a61a35e0Sssszwic        shouldReset = true,
363a61a35e0Sssszwic        holdRead = true,
364a61a35e0Sssszwic        singlePort = true
3651d8f4dcbSJay      ))
3661d8f4dcbSJay
367*b92f8445Sssszwic      // read
368*b92f8445Sssszwic      sramBank.io.r.req.valid := io.read(bank % 4).valid && masks(way)(bank)
369*b92f8445Sssszwic      sramBank.io.r.req.bits.apply(setIdx=Mux(lineSel(bank),
370*b92f8445Sssszwic                                              io.read(bank % 4).bits.vSetIdx(1),
371*b92f8445Sssszwic                                              io.read(bank % 4).bits.vSetIdx(0)))
372*b92f8445Sssszwic      // write
373*b92f8445Sssszwic      sramBank.io.w.req.valid := io.write.valid && io.write.bits.waymask(way).asBool
374a61a35e0Sssszwic      sramBank.io.w.req.bits.apply(
375*b92f8445Sssszwic        data    = writeEntries(bank),
376a61a35e0Sssszwic        setIdx  = io.write.bits.virIdx,
377*b92f8445Sssszwic        // waymask is invalid when way of SRAMTemplate <= 1
378*b92f8445Sssszwic        waymask = 0.U
379a61a35e0Sssszwic      )
380a61a35e0Sssszwic      sramBank
381adc7b752SJenius    }
382adc7b752SJenius  }
383adc7b752SJenius
384a61a35e0Sssszwic  /**
385a61a35e0Sssszwic    ******************************************************************************
386a61a35e0Sssszwic    * read logic
387a61a35e0Sssszwic    ******************************************************************************
388a61a35e0Sssszwic    */
389*b92f8445Sssszwic  val masksReg          = RegEnable(masks, 0.U.asTypeOf(masks), io.read(0).valid)
390*b92f8445Sssszwic  val readDataWithCode  = (0 until ICacheDataBanks).map(bank =>
391*b92f8445Sssszwic                            Mux1H(VecInit(masksReg.map(_(bank))).asTypeOf(UInt(nWays.W)),
392*b92f8445Sssszwic                                  dataArrays.map(_(bank).io.r.resp.asUInt)))
393*b92f8445Sssszwic  val readEntries       = readDataWithCode.map(_.asTypeOf(new ICacheDataEntry()))
394*b92f8445Sssszwic  val readDatas         = VecInit(readEntries.map(_.data))
395*b92f8445Sssszwic  val readCodes         = VecInit(readEntries.map(_.code))
39619d62fa1SJenius
397*b92f8445Sssszwic  // TEST: force ECC to fail by setting readCodes to 0
398*b92f8445Sssszwic  if (ICacheForceDataECCError) {
399*b92f8445Sssszwic    readCodes.foreach(_ := 0.U)
400c157cf71SGuokai Chen  }
401c157cf71SGuokai Chen
402a61a35e0Sssszwic  /**
403a61a35e0Sssszwic    ******************************************************************************
404a61a35e0Sssszwic    * IO
405a61a35e0Sssszwic    ******************************************************************************
406a61a35e0Sssszwic    */
407*b92f8445Sssszwic  io.readResp.datas   := readDatas
408*b92f8445Sssszwic  io.readResp.codes   := readCodes
4091d8f4dcbSJay  io.write.ready      := true.B
410*b92f8445Sssszwic  io.read.foreach( _.ready := !io.write.valid)
4111d8f4dcbSJay}
4121d8f4dcbSJay
4131d8f4dcbSJay
414*b92f8445Sssszwicclass ICacheReplacer(implicit p: Parameters) extends ICacheModule {
415*b92f8445Sssszwic  val io = IO(new Bundle {
416*b92f8445Sssszwic    val touch   = Vec(PortNumber, Flipped(ValidIO(new ReplacerTouch)))
417*b92f8445Sssszwic    val victim  = Flipped(new ReplacerVictim)
418*b92f8445Sssszwic  })
419*b92f8445Sssszwic
420*b92f8445Sssszwic  val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber))
421*b92f8445Sssszwic
422*b92f8445Sssszwic  // touch
423*b92f8445Sssszwic  val touch_sets = Seq.fill(PortNumber)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W))))
424*b92f8445Sssszwic  val touch_ways = Seq.fill(PortNumber)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))))
425*b92f8445Sssszwic  (0 until PortNumber).foreach {i =>
426*b92f8445Sssszwic    touch_sets(i)(0)        := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).bits.vSetIdx(highestIdxBit, 1), io.touch(0).bits.vSetIdx(highestIdxBit, 1))
427*b92f8445Sssszwic    touch_ways(i)(0).bits   := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).bits.way, io.touch(0).bits.way)
428*b92f8445Sssszwic    touch_ways(i)(0).valid  := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).valid, io.touch(0).valid)
429*b92f8445Sssszwic  }
430*b92f8445Sssszwic
431*b92f8445Sssszwic  // victim
432*b92f8445Sssszwic  io.victim.way := Mux(io.victim.vSetIdx.bits(0),
433*b92f8445Sssszwic                       replacers(1).way(io.victim.vSetIdx.bits(highestIdxBit, 1)),
434*b92f8445Sssszwic                       replacers(0).way(io.victim.vSetIdx.bits(highestIdxBit, 1)))
435*b92f8445Sssszwic
436*b92f8445Sssszwic  // touch the victim in next cycle
437*b92f8445Sssszwic  val victim_vSetIdx_reg = RegEnable(io.victim.vSetIdx.bits, 0.U.asTypeOf(io.victim.vSetIdx.bits), io.victim.vSetIdx.valid)
438*b92f8445Sssszwic  val victim_way_reg     = RegEnable(io.victim.way,          0.U.asTypeOf(io.victim.way),          io.victim.vSetIdx.valid)
439*b92f8445Sssszwic  (0 until PortNumber).foreach {i =>
440*b92f8445Sssszwic    touch_sets(i)(1)        := victim_vSetIdx_reg(highestIdxBit, 1)
441*b92f8445Sssszwic    touch_ways(i)(1).bits   := victim_way_reg
442*b92f8445Sssszwic    touch_ways(i)(1).valid  := RegNext(io.victim.vSetIdx.valid) && (victim_vSetIdx_reg(0) === i.U)
443*b92f8445Sssszwic  }
444*b92f8445Sssszwic
445*b92f8445Sssszwic  ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)}
446*b92f8445Sssszwic}
447*b92f8445Sssszwic
4481d8f4dcbSJayclass ICacheIO(implicit p: Parameters) extends ICacheBundle
4491d8f4dcbSJay{
450f57f7f2aSYangyu Chen  val hartId      = Input(UInt(hartIdLen.W))
451*b92f8445Sssszwic  val prefetch    = Flipped(new FtqToPrefetchIO)
4521d8f4dcbSJay  val stop        = Input(Bool())
453c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
45450780602SJenius  val toIFU       = Output(Bool())
455*b92f8445Sssszwic  val pmp         = Vec(2 * PortNumber, new ICachePMPBundle)
456*b92f8445Sssszwic  val itlb        = Vec(PortNumber, new TlbRequestIO)
4571d8f4dcbSJay  val perfInfo    = Output(new ICachePerfInfo)
4580184a80eSYanqin Li  val error       = ValidIO(new L1CacheErrorInfo)
459ecccf78fSJay  /* CSR control signal */
460ecccf78fSJay  val csr_pf_enable = Input(Bool())
461ecccf78fSJay  val csr_parity_enable = Input(Bool())
4622a6078bfSguohongyu  val fencei      = Input(Bool())
463*b92f8445Sssszwic  val flush       = Input(Bool())
4641d8f4dcbSJay}
4651d8f4dcbSJay
4661d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters {
46795e60e55STang Haojin  override def shouldBeInlined: Boolean = false
4681d8f4dcbSJay
4691d8f4dcbSJay  val clientParameters = TLMasterPortParameters.v1(
4701d8f4dcbSJay    Seq(TLMasterParameters.v1(
4711d8f4dcbSJay      name = "icache",
472*b92f8445Sssszwic      sourceId = IdRange(0, cacheParams.nFetchMshr + cacheParams.nPrefetchMshr + 1),
4731d8f4dcbSJay    )),
4741d8f4dcbSJay    requestFields = cacheParams.reqFields,
4751d8f4dcbSJay    echoFields = cacheParams.echoFields
4761d8f4dcbSJay  )
4771d8f4dcbSJay
4781d8f4dcbSJay  val clientNode = TLClientNode(Seq(clientParameters))
4791d8f4dcbSJay
4801d8f4dcbSJay  lazy val module = new ICacheImp(this)
4811d8f4dcbSJay}
4821d8f4dcbSJay
4831ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents {
4841d8f4dcbSJay  val io = IO(new ICacheIO)
4851d8f4dcbSJay
4867052722fSJay  println("ICache:")
487*b92f8445Sssszwic  println("  TagECC: "                + cacheParams.tagECC)
488*b92f8445Sssszwic  println("  DataECC: "               + cacheParams.dataECC)
4897052722fSJay  println("  ICacheSets: "            + cacheParams.nSets)
4907052722fSJay  println("  ICacheWays: "            + cacheParams.nWays)
491*b92f8445Sssszwic  println("  PortNumber: "            + cacheParams.PortNumber)
492*b92f8445Sssszwic  println("  nFetchMshr: "            + cacheParams.nFetchMshr)
493*b92f8445Sssszwic  println("  nPrefetchMshr: "         + cacheParams.nPrefetchMshr)
494*b92f8445Sssszwic  println("  nWayLookupSize: "        + cacheParams.nWayLookupSize)
495*b92f8445Sssszwic  println("  DataCodeUnit: "          + cacheParams.DataCodeUnit)
496*b92f8445Sssszwic  println("  ICacheDataBanks: "       + cacheParams.ICacheDataBanks)
497*b92f8445Sssszwic  println("  ICacheDataSRAMWidth: "   + cacheParams.ICacheDataSRAMWidth)
4987052722fSJay
4991d8f4dcbSJay  val (bus, edge) = outer.clientNode.out.head
5001d8f4dcbSJay
5011d8f4dcbSJay  val metaArray         = Module(new ICacheMetaArray)
5021d8f4dcbSJay  val dataArray         = Module(new ICacheDataArray)
5032a25dbb4SJay  val mainPipe          = Module(new ICacheMainPipe)
5041d8f4dcbSJay  val missUnit          = Module(new ICacheMissUnit(edge))
505*b92f8445Sssszwic  val replacer          = Module(new ICacheReplacer)
506*b92f8445Sssszwic  val prefetcher        = Module(new IPrefetchPipe)
507*b92f8445Sssszwic  val wayLookup         = Module(new WayLookup)
5081d8f4dcbSJay
509*b92f8445Sssszwic  dataArray.io.write    <> missUnit.io.data_write
510*b92f8445Sssszwic  dataArray.io.read     <> mainPipe.io.dataArray.toIData
511*b92f8445Sssszwic  dataArray.io.readResp <> mainPipe.io.dataArray.fromIData
512cb6e5d3cSssszwic
513*b92f8445Sssszwic  metaArray.io.fencei   := io.fencei
514*b92f8445Sssszwic  metaArray.io.write    <> missUnit.io.meta_write
515*b92f8445Sssszwic  metaArray.io.read     <> prefetcher.io.metaRead.toIMeta
516*b92f8445Sssszwic  metaArray.io.readResp <> prefetcher.io.metaRead.fromIMeta
517cb6e5d3cSssszwic
518*b92f8445Sssszwic  prefetcher.io.flush             := io.flush
519*b92f8445Sssszwic  prefetcher.io.csr_pf_enable     := io.csr_pf_enable
520*b92f8445Sssszwic  prefetcher.io.ftqReq            <> io.prefetch
521*b92f8445Sssszwic  prefetcher.io.MSHRResp          := missUnit.io.fetch_resp
522fd16c454SJenius
523*b92f8445Sssszwic  missUnit.io.hartId            := io.hartId
524*b92f8445Sssszwic  missUnit.io.fencei            := io.fencei
525*b92f8445Sssszwic  missUnit.io.flush             := io.flush
526*b92f8445Sssszwic  missUnit.io.fetch_req         <> mainPipe.io.mshr.req
527*b92f8445Sssszwic  missUnit.io.prefetch_req      <> prefetcher.io.MSHRReq
528*b92f8445Sssszwic  missUnit.io.mem_grant.valid   := false.B
529*b92f8445Sssszwic  missUnit.io.mem_grant.bits    := DontCare
530*b92f8445Sssszwic  missUnit.io.mem_grant         <> bus.d
531*b92f8445Sssszwic
532*b92f8445Sssszwic  mainPipe.io.flush             := io.flush
533cb6e5d3cSssszwic  mainPipe.io.respStall         := io.stop
534ecccf78fSJay  mainPipe.io.csr_parity_enable := io.csr_parity_enable
535cb6e5d3cSssszwic  mainPipe.io.hartId            := io.hartId
536*b92f8445Sssszwic  mainPipe.io.mshr.resp         := missUnit.io.fetch_resp
537*b92f8445Sssszwic  mainPipe.io.fetch.req         <> io.fetch.req
538*b92f8445Sssszwic  mainPipe.io.wayLookupRead     <> wayLookup.io.read
539*b92f8445Sssszwic
540*b92f8445Sssszwic  wayLookup.io.flush            := io.flush
541*b92f8445Sssszwic  wayLookup.io.write            <> prefetcher.io.wayLookupWrite
542*b92f8445Sssszwic  wayLookup.io.update           := missUnit.io.fetch_resp
543*b92f8445Sssszwic
544*b92f8445Sssszwic  replacer.io.touch   <> mainPipe.io.touch
545*b92f8445Sssszwic  replacer.io.victim  <> missUnit.io.victim
5467052722fSJay
54761e1db30SJay  io.pmp(0) <> mainPipe.io.pmp(0)
54861e1db30SJay  io.pmp(1) <> mainPipe.io.pmp(1)
549*b92f8445Sssszwic  io.pmp(2) <> prefetcher.io.pmp(0)
550*b92f8445Sssszwic  io.pmp(3) <> prefetcher.io.pmp(1)
5517052722fSJay
552*b92f8445Sssszwic  io.itlb(0) <> prefetcher.io.itlb(0)
553*b92f8445Sssszwic  io.itlb(1) <> prefetcher.io.itlb(1)
5547052722fSJay
555cb6e5d3cSssszwic  //notify IFU that Icache pipeline is available
556cb6e5d3cSssszwic  io.toIFU := mainPipe.io.fetch.req.ready
557cb6e5d3cSssszwic  io.perfInfo := mainPipe.io.perfInfo
5581d8f4dcbSJay
559c5c5edaeSJenius  io.fetch.resp              <> mainPipe.io.fetch.resp
560d2b20d1aSTang Haojin  io.fetch.topdownIcacheMiss := mainPipe.io.fetch.topdownIcacheMiss
561d2b20d1aSTang Haojin  io.fetch.topdownItlbMiss   := mainPipe.io.fetch.topdownItlbMiss
562c5c5edaeSJenius
5631d8f4dcbSJay  bus.b.ready := false.B
5641d8f4dcbSJay  bus.c.valid := false.B
5651d8f4dcbSJay  bus.c.bits  := DontCare
5661d8f4dcbSJay  bus.e.valid := false.B
5671d8f4dcbSJay  bus.e.bits  := DontCare
5681d8f4dcbSJay
5691d8f4dcbSJay  bus.a <> missUnit.io.mem_acquire
5701d8f4dcbSJay
57158dbdfc2SJay  //Parity error port
5724da04e5bSguohongyu  val errors = mainPipe.io.errors
573*b92f8445Sssszwic  val errors_valid = errors.map(e => e.valid).reduce(_ | _)
574*b92f8445Sssszwic  io.error.bits <> RegEnable(Mux1H(errors.map(e => e.valid -> e.bits)), 0.U.asTypeOf(errors(0).bits), errors_valid)
575*b92f8445Sssszwic  io.error.valid := RegNext(errors_valid, false.B)
5762a6078bfSguohongyu
5771d8f4dcbSJay  val perfEvents = Seq(
5781d8f4dcbSJay    ("icache_miss_cnt  ", false.B),
5799a128342SHaoyuan Feng    ("icache_miss_penalty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true)),
5801d8f4dcbSJay  )
5811ca0e4f3SYinan Xu  generatePerfEvent()
582adc7b752SJenius}
583adc7b752SJenius
584adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
585adc7b752SJenius  extends ICacheBundle
586adc7b752SJenius{
587adc7b752SJenius  val req = Flipped(Vec(PortNumber, Decoupled(new Bundle{
588adc7b752SJenius    val ridx = UInt((log2Ceil(nSets) - 1).W)
589adc7b752SJenius  })))
590adc7b752SJenius  val resp = Output(new Bundle{
591adc7b752SJenius    val rdata  = Vec(PortNumber,Vec(pWay, gen))
592adc7b752SJenius  })
593adc7b752SJenius}
594adc7b752SJenius
595adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
596adc7b752SJenius  extends ICacheBundle
597adc7b752SJenius{
598adc7b752SJenius  val wdata = gen
599adc7b752SJenius  val widx = UInt((log2Ceil(nSets) - 1).W)
600adc7b752SJenius  val wbankidx = Bool()
601adc7b752SJenius  val wmask = Vec(pWay, Bool())
602adc7b752SJenius}
603adc7b752SJenius
604adc7b752SJeniusclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray
605adc7b752SJenius{
606adc7b752SJenius
607adc7b752SJenius  //including part way data
608adc7b752SJenius  val io = IO{new Bundle {
609adc7b752SJenius    val read      = new  ICachePartWayReadBundle(gen,pWay)
610adc7b752SJenius    val write     = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay)))
611adc7b752SJenius  }}
612adc7b752SJenius
61336638515SEaston Man  io.read.req.map(_.ready := !io.write.valid)
614adc7b752SJenius
615adc7b752SJenius  val srams = (0 until PortNumber) map { bank =>
616adc7b752SJenius    val sramBank = Module(new SRAMTemplate(
61736638515SEaston Man      gen,
618adc7b752SJenius      set=nSets/2,
619adc7b752SJenius      way=pWay,
620adc7b752SJenius      shouldReset = true,
621adc7b752SJenius      holdRead = true,
622adc7b752SJenius      singlePort = true
623adc7b752SJenius    ))
62436638515SEaston Man
625adc7b752SJenius    sramBank.io.r.req.valid := io.read.req(bank).valid
626adc7b752SJenius    sramBank.io.r.req.bits.apply(setIdx= io.read.req(bank).bits.ridx)
62736638515SEaston Man
62836638515SEaston Man    if(bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx
62936638515SEaston Man    else sramBank.io.w.req.valid := io.write.valid && io.write.bits.wbankidx
63036638515SEaston Man    sramBank.io.w.req.bits.apply(data=io.write.bits.wdata, setIdx=io.write.bits.widx, waymask=io.write.bits.wmask.asUInt)
63136638515SEaston Man
632adc7b752SJenius    sramBank
633adc7b752SJenius  }
634adc7b752SJenius
63536638515SEaston Man  io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_&&_))
636adc7b752SJenius
63736638515SEaston Man  io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay,gen))))
63836638515SEaston Man
6391d8f4dcbSJay}
640*b92f8445Sssszwic
641*b92f8445Sssszwic// Automatically partition the SRAM based on the width of the data and the desired width.
642*b92f8445Sssszwic// final SRAM width = width * way
643*b92f8445Sssszwicclass SRAMTemplateWithFixedWidth[T <: Data]
644*b92f8445Sssszwic(
645*b92f8445Sssszwic  gen: T, set: Int, width: Int, way: Int = 1,
646*b92f8445Sssszwic  shouldReset: Boolean = false, holdRead: Boolean = false,
647*b92f8445Sssszwic  singlePort: Boolean = false, bypassWrite: Boolean = false
648*b92f8445Sssszwic) extends Module {
649*b92f8445Sssszwic
650*b92f8445Sssszwic  val dataBits  = gen.getWidth
651*b92f8445Sssszwic  val bankNum = math.ceil(dataBits.toDouble / width.toDouble).toInt
652*b92f8445Sssszwic  val totalBits = bankNum * width
653*b92f8445Sssszwic
654*b92f8445Sssszwic  val io = IO(new Bundle {
655*b92f8445Sssszwic    val r = Flipped(new SRAMReadBus(gen, set, way))
656*b92f8445Sssszwic    val w = Flipped(new SRAMWriteBus(gen, set, way))
657*b92f8445Sssszwic  })
658*b92f8445Sssszwic
659*b92f8445Sssszwic  val wordType   = UInt(width.W)
660*b92f8445Sssszwic  val writeDatas = (0 until bankNum).map(bank =>
661*b92f8445Sssszwic    VecInit((0 until way).map(i =>
662*b92f8445Sssszwic      io.w.req.bits.data(i).asTypeOf(UInt(totalBits.W)).asTypeOf(Vec(bankNum, wordType))(bank)
663*b92f8445Sssszwic    ))
664*b92f8445Sssszwic  )
665*b92f8445Sssszwic
666*b92f8445Sssszwic  val srams = (0 until bankNum) map { bank =>
667*b92f8445Sssszwic    val sramBank = Module(new SRAMTemplate(
668*b92f8445Sssszwic      wordType,
669*b92f8445Sssszwic      set=set,
670*b92f8445Sssszwic      way=way,
671*b92f8445Sssszwic      shouldReset = shouldReset,
672*b92f8445Sssszwic      holdRead = holdRead,
673*b92f8445Sssszwic      singlePort = singlePort,
674*b92f8445Sssszwic      bypassWrite = bypassWrite,
675*b92f8445Sssszwic    ))
676*b92f8445Sssszwic    // read req
677*b92f8445Sssszwic    sramBank.io.r.req.valid       := io.r.req.valid
678*b92f8445Sssszwic    sramBank.io.r.req.bits.setIdx := io.r.req.bits.setIdx
679*b92f8445Sssszwic
680*b92f8445Sssszwic    // write req
681*b92f8445Sssszwic    sramBank.io.w.req.valid       := io.w.req.valid
682*b92f8445Sssszwic    sramBank.io.w.req.bits.setIdx := io.w.req.bits.setIdx
683*b92f8445Sssszwic    sramBank.io.w.req.bits.data   := writeDatas(bank)
684*b92f8445Sssszwic    sramBank.io.w.req.bits.waymask.map(_ := io.w.req.bits.waymask.get)
685*b92f8445Sssszwic
686*b92f8445Sssszwic    sramBank
687*b92f8445Sssszwic  }
688*b92f8445Sssszwic
689*b92f8445Sssszwic  io.r.req.ready := !io.w.req.valid
690*b92f8445Sssszwic  (0 until way).foreach{i =>
691*b92f8445Sssszwic    io.r.resp.data(i) := VecInit((0 until bankNum).map(bank =>
692*b92f8445Sssszwic                           srams(bank).io.r.resp.data(i)
693*b92f8445Sssszwic                         )).asTypeOf(UInt(totalBits.W))(dataBits-1, 0).asTypeOf(gen.cloneType)
694*b92f8445Sssszwic  }
695*b92f8445Sssszwic
696*b92f8445Sssszwic  io.r.req.ready := srams.head.io.r.req.ready
697*b92f8445Sssszwic  io.w.req.ready := srams.head.io.w.req.ready
698*b92f8445Sssszwic}