xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision efee2982bb0c50eebcb83376a7b42d5bda26b5a1)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan._
25import xiangshan.ExceptionNO._
26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput, connectSamePort}
27import xiangshan.backend.fu.PMPRespBundle
28import xiangshan.backend.fu.FuConfig._
29import xiangshan.backend.fu.FuType
30import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
31import xiangshan.backend.rob.RobPtr
32import xiangshan.backend.ctrlblock.DebugLsInfoBundle
33import xiangshan.backend.fu.NewCSR._
34import xiangshan.backend.fu.util.SdtrigExt
35import xiangshan.mem.mdp._
36import xiangshan.mem.Bundles._
37import xiangshan.cache._
38import xiangshan.cache.wpu.ReplayCarry
39import xiangshan.cache.mmu._
40
41class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
42  with HasDCacheParameters
43  with HasTlbConst
44{
45  // mshr refill index
46  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
47  // get full data from store queue and sbuffer
48  val full_fwd        = Bool()
49  // wait for data from store inst's store queue index
50  val data_inv_sq_idx = new SqPtr
51  // wait for address from store queue index
52  val addr_inv_sq_idx = new SqPtr
53  // replay carry
54  val rep_carry       = new ReplayCarry(nWays)
55  // data in last beat
56  val last_beat       = Bool()
57  // replay cause
58  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
59  // performance debug information
60  val debug           = new PerfDebugInfo
61  // tlb hint
62  val tlb_id          = UInt(log2Up(loadfiltersize).W)
63  val tlb_full        = Bool()
64
65  // alias
66  def mem_amb       = cause(LoadReplayCauses.C_MA)
67  def tlb_miss      = cause(LoadReplayCauses.C_TM)
68  def fwd_fail      = cause(LoadReplayCauses.C_FF)
69  def dcache_rep    = cause(LoadReplayCauses.C_DR)
70  def dcache_miss   = cause(LoadReplayCauses.C_DM)
71  def wpu_fail      = cause(LoadReplayCauses.C_WF)
72  def bank_conflict = cause(LoadReplayCauses.C_BC)
73  def rar_nack      = cause(LoadReplayCauses.C_RAR)
74  def raw_nack      = cause(LoadReplayCauses.C_RAW)
75  def misalign_nack = cause(LoadReplayCauses.C_MF)
76  def nuke          = cause(LoadReplayCauses.C_NK)
77  def need_rep      = cause.asUInt.orR
78}
79
80
81class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
82  // ldu -> lsq UncacheBuffer
83  val ldin            = DecoupledIO(new LqWriteBundle)
84  // uncache-mmio -> ldu
85  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
86  val ld_raw_data     = Input(new LoadDataFromLQBundle)
87  // uncache-nc -> ldu
88  val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle))
89  // storequeue -> ldu
90  val forward         = new PipeLoadForwardQueryIO
91  // ldu -> lsq LQRAW
92  val stld_nuke_query = new LoadNukeQueryIO
93  // ldu -> lsq LQRAR
94  val ldld_nuke_query = new LoadNukeQueryIO
95  // lq -> ldu for misalign
96  val lqDeqPtr = Input(new LqPtr)
97}
98
99class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
100  val valid      = Bool()
101  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
102  val dly_ld_err = Bool()
103}
104
105class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
106  val tdata2      = Input(UInt(64.W))
107  val matchType   = Input(UInt(2.W))
108  val tEnable     = Input(Bool()) // timing is calculated before this
109  val addrHit     = Output(Bool())
110}
111
112class LoadUnit(implicit p: Parameters) extends XSModule
113  with HasLoadHelper
114  with HasPerfEvents
115  with HasDCacheParameters
116  with HasCircularQueuePtrHelper
117  with HasVLSUParameters
118  with SdtrigExt
119{
120  val io = IO(new Bundle() {
121    // control
122    val redirect      = Flipped(ValidIO(new Redirect))
123    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
124
125    // int issue path
126    val ldin          = Flipped(Decoupled(new MemExuInput))
127    val ldout         = Decoupled(new MemExuOutput)
128
129    // vec issue path
130    val vecldin = Flipped(Decoupled(new VecPipeBundle))
131    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
132
133    // misalignBuffer issue path
134    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
135    val misalign_ldout = Valid(new LqWriteBundle)
136
137    // data path
138    val tlb           = new TlbRequestIO(2)
139    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
140    val dcache        = new DCacheLoadIO
141    val sbuffer       = new LoadForwardQueryIO
142    val ubuffer       = new LoadForwardQueryIO
143    val lsq           = new LoadToLsqIO
144    val tl_d_channel  = Input(new DcacheToLduForwardIO)
145    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
146   // val refill        = Flipped(ValidIO(new Refill))
147    val l2_hint       = Input(Valid(new L2ToL1Hint))
148    val tlb_hint      = Flipped(new TlbHintReq)
149    // fast wakeup
150    // TODO: implement vector fast wakeup
151    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
152
153    // trigger
154    val fromCsrTrigger = Input(new CsrTriggerBundle)
155
156    // prefetch
157    val prefetch_train            = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to sms
158    val prefetch_train_l1         = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to stream & stride
159    // speculative for gated control
160    val s1_prefetch_spec = Output(Bool())
161    val s2_prefetch_spec = Output(Bool())
162
163    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
164    val canAcceptLowConfPrefetch  = Output(Bool())
165    val canAcceptHighConfPrefetch = Output(Bool())
166
167    // ifetchPrefetch
168    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
169
170    // load to load fast path
171    val l2l_fwd_in    = Input(new LoadToLoadIO)
172    val l2l_fwd_out   = Output(new LoadToLoadIO)
173
174    val ld_fast_match    = Input(Bool())
175    val ld_fast_fuOpType = Input(UInt())
176    val ld_fast_imm      = Input(UInt(12.W))
177
178    // rs feedback
179    val wakeup = ValidIO(new DynInst)
180    val feedback_fast = ValidIO(new RSFeedback) // stage 2
181    val feedback_slow = ValidIO(new RSFeedback) // stage 3
182    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
183
184    // load ecc error
185    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
186
187    // schedule error query
188    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryBundle)))
189
190    // queue-based replay
191    val replay       = Flipped(Decoupled(new LsPipelineBundle))
192    val lq_rep_full  = Input(Bool())
193
194    // misc
195    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
196
197    // Load fast replay path
198    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
199    val fast_rep_out = Decoupled(new LqWriteBundle)
200
201    // to misalign buffer
202    val misalign_enq = new MisalignBufferEnqIO
203    val misalign_allow_spec = Input(Bool())
204
205    // Load RAR rollback
206    val rollback = Valid(new Redirect)
207
208    // perf
209    val debug_ls         = Output(new DebugLsInfoBundle)
210    val lsTopdownInfo    = Output(new LsTopdownInfo)
211    val correctMissTrain = Input(Bool())
212  })
213
214
215  PerfCCT.updateInstPos(io.ldin.bits.uop.debug_seqNum, PerfCCT.InstPos.AtFU.id.U, io.ldin.valid, clock, reset)
216
217  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
218
219  // Pipeline
220  // --------------------------------------------------------------------------------
221  // stage 0
222  // --------------------------------------------------------------------------------
223  // generate addr, use addr to query DCache and DTLB
224  val s0_valid         = Wire(Bool())
225  val s0_mmio_select   = Wire(Bool())
226  val s0_nc_select     = Wire(Bool())
227  val s0_misalign_select= Wire(Bool())
228  val s0_kill          = Wire(Bool())
229  val s0_can_go        = s1_ready
230  val s0_fire          = s0_valid && s0_can_go
231  val s0_mmio_fire     = s0_mmio_select && s0_can_go
232  val s0_nc_fire       = s0_nc_select && s0_can_go
233  val s0_out           = Wire(new LqWriteBundle)
234  val s0_tlb_valid     = Wire(Bool())
235  val s0_tlb_hlv       = Wire(Bool())
236  val s0_tlb_hlvx      = Wire(Bool())
237  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
238  val s0_tlb_fullva    = Wire(UInt(XLEN.W))
239  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
240  val s0_is128bit      = Wire(Bool())
241  val s0_misalign_wakeup_fire = s0_misalign_select && s0_can_go &&
242    io.dcache.req.ready &&
243    io.misalign_ldin.bits.misalignNeedWakeUp
244
245  // flow source bundle
246  class FlowSource extends Bundle {
247    val vaddr         = UInt(VAddrBits.W)
248    val mask          = UInt((VLEN/8).W)
249    val uop           = new DynInst
250    val try_l2l       = Bool()
251    val has_rob_entry = Bool()
252    val rep_carry     = new ReplayCarry(nWays)
253    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
254    val isFirstIssue  = Bool()
255    val fast_rep      = Bool()
256    val ld_rep        = Bool()
257    val l2l_fwd       = Bool()
258    val prf           = Bool()
259    val prf_rd        = Bool()
260    val prf_wr        = Bool()
261    val prf_i         = Bool()
262    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
263    // Record the issue port idx of load issue queue. This signal is used by load cancel.
264    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
265    val frm_mabuf     = Bool()
266    // vec only
267    val isvec         = Bool()
268    val is128bit      = Bool()
269    val uop_unit_stride_fof = Bool()
270    val reg_offset    = UInt(vOffsetBits.W)
271    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
272    val is_first_ele  = Bool()
273    // val flowPtr       = new VlflowPtr
274    val usSecondInv   = Bool()
275    val mbIndex       = UInt(vlmBindexBits.W)
276    val elemIdx       = UInt(elemIdxBits.W)
277    val elemIdxInsideVd = UInt(elemIdxBits.W)
278    val alignedType   = UInt(alignTypeBits.W)
279    val vecBaseVaddr  = UInt(VAddrBits.W)
280    //for Svpbmt NC
281    val isnc          = Bool()
282    val paddr         = UInt(PAddrBits.W)
283    val data          = UInt((VLEN+1).W)
284  }
285  val s0_sel_src = Wire(new FlowSource)
286
287  // load flow select/gen
288  // src 0: misalignBuffer load (io.misalign_ldin)
289  // src 1: super load replayed by LSQ (cache miss replay) (io.replay)
290  // src 2: fast load replay (io.fast_rep_in)
291  // src 3: mmio (io.lsq.uncache)
292  // src 4: nc (io.lsq.nc_ldin)
293  // src 5: load replayed by LSQ (io.replay)
294  // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch)
295  // NOTE: Now vec/int loads are sent from same RS
296  //       A vec load will be splited into multiple uops,
297  //       so as long as one uop is issued,
298  //       the other uops should have higher priority
299  // src 7: vec read from RS (io.vecldin)
300  // src 8: int read / software prefetch first issue from RS (io.in)
301  // src 9: load try pointchaising when no issued or replayed load (io.fastpath)
302  // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch)
303  // priority: high to low
304  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.ldin.bits.uop.lqIdx) ||
305                               io.vecldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.vecldin.bits.uop.lqIdx)
306  private val SRC_NUM = 11
307  private val Seq(
308    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx,
309    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
310  ) = (0 until SRC_NUM).toSeq
311  // load flow source valid
312  val s0_src_valid_vec = WireInit(VecInit(Seq(
313    io.misalign_ldin.valid,
314    io.replay.valid && io.replay.bits.forward_tlDchannel,
315    io.fast_rep_in.valid,
316    io.lsq.uncache.valid,
317    io.lsq.nc_ldin.valid,
318    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
319    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
320    io.vecldin.valid,
321    io.ldin.valid, // int flow first issue or software prefetch
322    io.l2l_fwd_in.valid,
323    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
324  )))
325  // load flow source ready
326  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
327  s0_src_ready_vec(0) := true.B
328  for(i <- 1 until SRC_NUM){
329    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
330  }
331  // load flow source select (OH)
332  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
333  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
334
335  val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i ||
336    s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) ||
337    s0_src_select_vec(nc_idx)
338  s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || ((
339    s0_src_valid_vec(mab_idx) ||
340    s0_src_valid_vec(super_rep_idx) ||
341    s0_src_valid_vec(fast_rep_idx) ||
342    s0_src_valid_vec(lsq_rep_idx) ||
343    s0_src_valid_vec(high_pf_idx) ||
344    s0_src_valid_vec(vec_iss_idx) ||
345    s0_src_valid_vec(int_iss_idx) ||
346    s0_src_valid_vec(l2l_fwd_idx) ||
347    s0_src_valid_vec(low_pf_idx)
348  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready &&
349    !(io.misalign_ldin.fire && io.misalign_ldin.bits.misalignNeedWakeUp) // Currently, misalign is the highest priority
350  ))
351
352  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
353  s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill
354  //judgment: is NC with data or not.
355  //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in`
356  val s0_nc_with_data = s0_sel_src.isnc && !s0_kill
357  s0_misalign_select := s0_src_select_vec(mab_idx) && !s0_kill
358
359   // if is hardware prefetch or fast replay, don't send valid to tlb
360  s0_tlb_valid := (
361    s0_src_valid_vec(mab_idx) ||
362    s0_src_valid_vec(super_rep_idx) ||
363    s0_src_valid_vec(lsq_rep_idx) ||
364    s0_src_valid_vec(vec_iss_idx) ||
365    s0_src_valid_vec(int_iss_idx) ||
366    s0_src_valid_vec(l2l_fwd_idx)
367  ) && io.dcache.req.ready
368
369  // which is S0's out is ready and dcache is ready
370  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
371  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
372  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
373  val s0_ptr_chasing_canceled = WireInit(false.B)
374  s0_kill := s0_ptr_chasing_canceled
375
376  // prefetch related ctrl signal
377  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
378  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
379
380  // query DTLB
381  io.tlb.req.valid                   := s0_tlb_valid
382  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
383                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
384                                         TlbCmd.read
385                                       )
386  io.tlb.req.bits.isPrefetch         := s0_sel_src.prf
387  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
388  io.tlb.req.bits.fullva             := s0_tlb_fullva
389  io.tlb.req.bits.checkfullva        := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx)
390  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
391  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
392  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
393  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
394  io.tlb.req.bits.memidx.is_ld       := true.B
395  io.tlb.req.bits.memidx.is_st       := false.B
396  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
397  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
398  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
399  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
400  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
401
402  // query DCache
403  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data
404  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
405                                      MemoryOpConstants.M_PFR,
406                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
407                                    )
408  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
409  io.dcache.req.bits.vaddr_dup    := s0_dcache_vaddr
410  io.dcache.req.bits.mask         := s0_sel_src.mask
411  io.dcache.req.bits.data         := DontCare
412  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
413  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
414  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
415  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
416  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
417  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
418  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
419  io.dcache.is128Req              := s0_is128bit
420
421  // load flow priority mux
422  def fromNullSource(): FlowSource = {
423    val out = WireInit(0.U.asTypeOf(new FlowSource))
424    out
425  }
426
427  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
428    val out = WireInit(0.U.asTypeOf(new FlowSource))
429    out.vaddr         := src.vaddr
430    out.mask          := src.mask
431    out.uop           := src.uop
432    out.try_l2l       := false.B
433    out.has_rob_entry := false.B
434    out.rep_carry     := src.replayCarry
435    out.mshrid        := src.mshrid
436    out.frm_mabuf     := true.B
437    out.isFirstIssue  := false.B
438    out.fast_rep      := false.B
439    out.ld_rep        := false.B
440    out.l2l_fwd       := false.B
441    out.prf           := false.B
442    out.prf_rd        := false.B
443    out.prf_wr        := false.B
444    out.sched_idx     := src.schedIndex
445    out.isvec         := src.isvec
446    out.is128bit      := src.is128bit
447    out.vecActive     := true.B
448    out
449  }
450
451  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
452    val out = WireInit(0.U.asTypeOf(new FlowSource))
453    out.vaddr         := src.vaddr
454    out.paddr         := src.paddr
455    out.mask          := src.mask
456    out.uop           := src.uop
457    out.try_l2l       := false.B
458    out.has_rob_entry := src.hasROBEntry
459    out.rep_carry     := src.rep_info.rep_carry
460    out.mshrid        := src.rep_info.mshr_id
461    out.frm_mabuf     := src.isFrmMisAlignBuf
462    out.isFirstIssue  := false.B
463    out.fast_rep      := true.B
464    out.ld_rep        := src.isLoadReplay
465    out.l2l_fwd       := false.B
466    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
467    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
468    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
469    out.prf_i         := false.B
470    out.sched_idx     := src.schedIndex
471    out.isvec         := src.isvec
472    out.is128bit      := src.is128bit
473    out.uop_unit_stride_fof := src.uop_unit_stride_fof
474    out.reg_offset    := src.reg_offset
475    out.vecActive     := src.vecActive
476    out.is_first_ele  := src.is_first_ele
477    out.usSecondInv   := src.usSecondInv
478    out.mbIndex       := src.mbIndex
479    out.elemIdx       := src.elemIdx
480    out.elemIdxInsideVd := src.elemIdxInsideVd
481    out.alignedType   := src.alignedType
482    out.isnc          := src.nc
483    out.data          := src.data
484    out
485  }
486
487  // TODO: implement vector mmio
488  def fromMmioSource(src: MemExuOutput) = {
489    val out = WireInit(0.U.asTypeOf(new FlowSource))
490    out.mask          := 0.U
491    out.uop           := src.uop
492    out.try_l2l       := false.B
493    out.has_rob_entry := false.B
494    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
495    out.mshrid        := 0.U
496    out.frm_mabuf     := false.B
497    out.isFirstIssue  := false.B
498    out.fast_rep      := false.B
499    out.ld_rep        := false.B
500    out.l2l_fwd       := false.B
501    out.prf           := false.B
502    out.prf_rd        := false.B
503    out.prf_wr        := false.B
504    out.prf_i         := false.B
505    out.sched_idx     := 0.U
506    out.vecActive     := true.B
507    out
508  }
509
510  def fromNcSource(src: LsPipelineBundle): FlowSource = {
511    val out = WireInit(0.U.asTypeOf(new FlowSource))
512    out.vaddr := src.vaddr
513    out.paddr := src.paddr
514    out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0))
515    out.uop := src.uop
516    out.has_rob_entry := true.B
517    out.sched_idx := src.schedIndex
518    out.isvec := src.isvec
519    out.is128bit := src.is128bit
520    out.vecActive := src.vecActive
521    out.isnc := true.B
522    out.data := src.data
523    out
524  }
525
526  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
527    val out = WireInit(0.U.asTypeOf(new FlowSource))
528    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
529    out.uop           := src.uop
530    out.try_l2l       := false.B
531    out.has_rob_entry := true.B
532    out.rep_carry     := src.replayCarry
533    out.mshrid        := src.mshrid
534    out.frm_mabuf     := false.B
535    out.isFirstIssue  := false.B
536    out.fast_rep      := false.B
537    out.ld_rep        := true.B
538    out.l2l_fwd       := false.B
539    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
540    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
541    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
542    out.prf_i         := false.B
543    out.sched_idx     := src.schedIndex
544    out.isvec         := src.isvec
545    out.is128bit      := src.is128bit
546    out.uop_unit_stride_fof := src.uop_unit_stride_fof
547    out.reg_offset    := src.reg_offset
548    out.vecActive     := src.vecActive
549    out.is_first_ele  := src.is_first_ele
550    out.usSecondInv   := src.usSecondInv
551    out.mbIndex       := src.mbIndex
552    out.elemIdx       := src.elemIdx
553    out.elemIdxInsideVd := src.elemIdxInsideVd
554    out.alignedType   := src.alignedType
555    out
556  }
557
558  // TODO: implement vector prefetch
559  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
560    val out = WireInit(0.U.asTypeOf(new FlowSource))
561    out.mask          := 0.U
562    out.uop           := DontCare
563    out.try_l2l       := false.B
564    out.has_rob_entry := false.B
565    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
566    out.mshrid        := 0.U
567    out.frm_mabuf     := false.B
568    out.isFirstIssue  := false.B
569    out.fast_rep      := false.B
570    out.ld_rep        := false.B
571    out.l2l_fwd       := false.B
572    out.prf           := true.B
573    out.prf_rd        := !src.is_store
574    out.prf_wr        := src.is_store
575    out.prf_i         := false.B
576    out.sched_idx     := 0.U
577    out
578  }
579
580  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
581    val out = WireInit(0.U.asTypeOf(new FlowSource))
582    out.mask          := src.mask
583    out.uop           := src.uop
584    out.try_l2l       := false.B
585    out.has_rob_entry := true.B
586    // TODO: VLSU, implement replay carry
587    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
588    out.mshrid        := 0.U
589    out.frm_mabuf     := false.B
590    // TODO: VLSU, implement first issue
591//    out.isFirstIssue  := src.isFirstIssue
592    out.fast_rep      := false.B
593    out.ld_rep        := false.B
594    out.l2l_fwd       := false.B
595    out.prf           := false.B
596    out.prf_rd        := false.B
597    out.prf_wr        := false.B
598    out.prf_i         := false.B
599    out.sched_idx     := 0.U
600    // Vector load interface
601    out.isvec               := true.B
602    // vector loads only access a single element at a time, so 128-bit path is not used for now
603    out.is128bit            := is128Bit(src.alignedType)
604    out.uop_unit_stride_fof := src.uop_unit_stride_fof
605    // out.rob_idx_valid       := src.rob_idx_valid
606    // out.inner_idx           := src.inner_idx
607    // out.rob_idx             := src.rob_idx
608    out.reg_offset          := src.reg_offset
609    // out.offset              := src.offset
610    out.vecActive           := src.vecActive
611    out.is_first_ele        := src.is_first_ele
612    // out.flowPtr             := src.flowPtr
613    out.usSecondInv         := src.usSecondInv
614    out.mbIndex             := src.mBIndex
615    out.elemIdx             := src.elemIdx
616    out.elemIdxInsideVd     := src.elemIdxInsideVd
617    out.vecBaseVaddr        := src.basevaddr
618    out.alignedType         := src.alignedType
619    out
620  }
621
622  def fromIntIssueSource(src: MemExuInput): FlowSource = {
623    val out = WireInit(0.U.asTypeOf(new FlowSource))
624    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
625    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
626    out.uop           := src.uop
627    out.try_l2l       := false.B
628    out.has_rob_entry := true.B
629    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
630    out.mshrid        := 0.U
631    out.frm_mabuf     := false.B
632    out.isFirstIssue  := true.B
633    out.fast_rep      := false.B
634    out.ld_rep        := false.B
635    out.l2l_fwd       := false.B
636    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
637    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
638    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
639    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
640    out.sched_idx     := 0.U
641    out.vecActive     := true.B // true for scala load
642    out
643  }
644
645  // TODO: implement vector l2l
646  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
647    val out = WireInit(0.U.asTypeOf(new FlowSource))
648    out.mask               := genVWmask(0.U, LSUOpType.ld)
649    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
650    // Assume the pointer chasing is always ld.
651    out.uop.fuOpType       := LSUOpType.ld
652    out.try_l2l            := true.B
653    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
654    // because these signals will be updated in S1
655    out.has_rob_entry      := false.B
656    out.mshrid             := 0.U
657    out.frm_mabuf          := false.B
658    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
659    out.isFirstIssue       := true.B
660    out.fast_rep           := false.B
661    out.ld_rep             := false.B
662    out.l2l_fwd            := true.B
663    out.prf                := false.B
664    out.prf_rd             := false.B
665    out.prf_wr             := false.B
666    out.prf_i              := false.B
667    out.sched_idx          := 0.U
668    out
669  }
670
671  // set default
672  val s0_src_selector = WireInit(s0_src_valid_vec)
673  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
674  val s0_src_format = Seq(
675    fromMisAlignBufferSource(io.misalign_ldin.bits),
676    fromNormalReplaySource(io.replay.bits),
677    fromFastReplaySource(io.fast_rep_in.bits),
678    fromMmioSource(io.lsq.uncache.bits),
679    fromNcSource(io.lsq.nc_ldin.bits),
680    fromNormalReplaySource(io.replay.bits),
681    fromPrefetchSource(io.prefetch_req.bits),
682    fromVecIssueSource(io.vecldin.bits),
683    fromIntIssueSource(io.ldin.bits),
684    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
685    fromPrefetchSource(io.prefetch_req.bits)
686  )
687  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
688
689  // fast replay and hardware prefetch don't need to query tlb
690  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
691  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr)
692  s0_tlb_vaddr := Mux(
693    s0_src_valid_vec(mab_idx),
694    io.misalign_ldin.bits.vaddr,
695    Mux(
696      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
697      io.replay.bits.vaddr,
698      int_vec_vaddr
699    )
700  )
701  s0_dcache_vaddr := Mux(
702    s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr,
703    Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(),
704    Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check
705    s0_tlb_vaddr))
706  )
707
708  val s0_alignType = Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0))
709
710  val s0_addr_aligned = LookupTree(s0_alignType, List(
711    "b00".U   -> true.B,                   //b
712    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
713    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
714    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
715  ))
716  // address align check
717  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
718
719  val s0_check_vaddr_low = s0_dcache_vaddr(4, 0)
720  val s0_check_vaddr_Up_low = LookupTree(s0_alignType, List(
721    "b00".U -> 0.U,
722    "b01".U -> 1.U,
723    "b10".U -> 3.U,
724    "b11".U -> 7.U
725  )) + s0_check_vaddr_low
726  //TODO vec?
727  val s0_rs_cross16Bytes = s0_check_vaddr_Up_low(4) =/= s0_check_vaddr_low(4)
728  val s0_misalignWith16Byte = !s0_rs_cross16Bytes && !s0_addr_aligned && !s0_hw_prf_select
729  val s0_misalignNeedWakeUp = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.misalignNeedWakeUp
730  val s0_finalSplit = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.isFinalSplit
731  s0_is128bit := s0_sel_src.is128bit || s0_misalignWith16Byte
732
733  // only first issue of int / vec load intructions need to check full vaddr
734  s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx),
735    io.misalign_ldin.bits.fullva,
736    Mux(s0_src_select_vec(vec_iss_idx),
737      io.vecldin.bits.vaddr,
738      Mux(
739        s0_src_select_vec(int_iss_idx),
740        io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN),
741        s0_dcache_vaddr
742      )
743    )
744  )
745
746  s0_tlb_hlv := Mux(
747    s0_src_valid_vec(mab_idx),
748    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
749    Mux(
750      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
751      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
752      Mux(
753        s0_src_valid_vec(int_iss_idx),
754        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
755        false.B
756      )
757    )
758  )
759  s0_tlb_hlvx := Mux(
760    s0_src_valid_vec(mab_idx),
761    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
762    Mux(
763      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
764      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
765      Mux(
766        s0_src_valid_vec(int_iss_idx),
767        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
768        false.B
769      )
770    )
771  )
772
773  // accept load flow if dcache ready (tlb is always ready)
774  // TODO: prefetch need writeback to loadQueueFlag
775  s0_out               := DontCare
776  s0_out.vaddr         := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr)
777  s0_out.fullva        := s0_tlb_fullva
778  s0_out.mask          := s0_sel_src.mask
779  s0_out.uop           := s0_sel_src.uop
780  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
781  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
782  s0_out.isPrefetch    := s0_sel_src.prf
783  s0_out.isHWPrefetch  := s0_hw_prf_select
784  s0_out.isFastReplay  := s0_sel_src.fast_rep
785  s0_out.isLoadReplay  := s0_sel_src.ld_rep
786  s0_out.isFastPath    := s0_sel_src.l2l_fwd
787  s0_out.mshrid        := s0_sel_src.mshrid
788  s0_out.isvec           := s0_sel_src.isvec
789  s0_out.is128bit        := s0_is128bit
790  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
791  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
792  s0_out.paddr         :=
793    Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.paddr,
794    Mux(s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
795    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U,
796    io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch
797  s0_out.tlbNoQuery    := s0_tlb_no_query
798  // s0_out.rob_idx_valid   := s0_rob_idx_valid
799  // s0_out.inner_idx       := s0_inner_idx
800  // s0_out.rob_idx         := s0_rob_idx
801  s0_out.reg_offset      := s0_sel_src.reg_offset
802  // s0_out.offset          := s0_offset
803  s0_out.vecActive             := s0_sel_src.vecActive
804  s0_out.usSecondInv    := s0_sel_src.usSecondInv
805  s0_out.is_first_ele   := s0_sel_src.is_first_ele
806  s0_out.elemIdx        := s0_sel_src.elemIdx
807  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
808  s0_out.alignedType    := s0_sel_src.alignedType
809  s0_out.mbIndex        := s0_sel_src.mbIndex
810  s0_out.vecBaseVaddr   := s0_sel_src.vecBaseVaddr
811  // s0_out.flowPtr         := s0_sel_src.flowPtr
812  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive && !s0_misalignWith16Byte
813  s0_out.isMisalign := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
814  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
815  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
816    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
817  }.otherwise{
818    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
819  }
820  s0_out.schedIndex     := s0_sel_src.sched_idx
821  //for Svpbmt Nc
822  s0_out.nc := s0_sel_src.isnc
823  s0_out.data := s0_sel_src.data
824  s0_out.misalignWith16Byte    := s0_misalignWith16Byte
825  s0_out.misalignNeedWakeUp := s0_misalignNeedWakeUp
826  s0_out.isFinalSplit := s0_finalSplit
827
828  // load fast replay
829  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
830
831  // mmio
832  io.lsq.uncache.ready := s0_mmio_fire
833  io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go
834
835  // load flow source ready
836  // cache missed load has highest priority
837  // always accept cache missed load flow from load replay queue
838  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
839
840  // accept load flow from rs when:
841  // 1) there is no lsq-replayed load
842  // 2) there is no fast replayed load
843  // 3) there is no high confidence prefetch request
844  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
845  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
846  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
847
848  // for hw prefetch load flow feedback, to be added later
849  // io.prefetch_in.ready := s0_hw_prf_select
850
851  // dcache replacement extra info
852  // TODO: should prefetch load update replacement?
853  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
854
855  // load wakeup
856  // TODO: vector load wakeup? frm_mabuf wakeup?
857  val s0_wakeup_selector = Seq(
858    s0_misalign_wakeup_fire,
859    s0_src_valid_vec(super_rep_idx),
860    s0_src_valid_vec(fast_rep_idx),
861    s0_mmio_fire,
862    s0_nc_fire,
863    s0_src_valid_vec(lsq_rep_idx),
864    s0_src_valid_vec(int_iss_idx)
865  )
866  val s0_wakeup_format = Seq(
867    io.misalign_ldin.bits.uop,
868    io.replay.bits.uop,
869    io.fast_rep_in.bits.uop,
870    io.lsq.uncache.bits.uop,
871    io.lsq.nc_ldin.bits.uop,
872    io.replay.bits.uop,
873    io.ldin.bits.uop,
874  )
875  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
876  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && (
877    s0_src_valid_vec(super_rep_idx) ||
878    s0_src_valid_vec(fast_rep_idx) ||
879    s0_src_valid_vec(lsq_rep_idx) ||
880    (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf &&
881    !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))
882  ) || s0_mmio_fire || s0_nc_fire || s0_misalign_wakeup_fire
883  io.wakeup.bits := s0_wakeup_uop
884
885  // prefetch.i(Zicbop)
886  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
887  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
888
889  XSDebug(io.dcache.req.fire,
890    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
891  )
892  XSDebug(s0_valid,
893    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
894    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
895
896  // Pipeline
897  // --------------------------------------------------------------------------------
898  // stage 1
899  // --------------------------------------------------------------------------------
900  // TLB resp (send paddr to dcache)
901  val s1_valid      = RegInit(false.B)
902  val s1_in         = Wire(new LqWriteBundle)
903  val s1_out        = Wire(new LqWriteBundle)
904  val s1_kill       = Wire(Bool())
905  val s1_can_go     = s2_ready
906  val s1_fire       = s1_valid && !s1_kill && s1_can_go
907  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
908  val s1_nc_with_data = RegNext(s0_nc_with_data)
909
910  s1_ready := !s1_valid || s1_kill || s2_ready
911  when (s0_fire) { s1_valid := true.B }
912  .elsewhen (s1_fire) { s1_valid := false.B }
913  .elsewhen (s1_kill) { s1_valid := false.B }
914  s1_in   := RegEnable(s0_out, s0_fire)
915
916  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
917  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
918  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
919  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
920  val s1_vaddr_hi         = Wire(UInt())
921  val s1_vaddr_lo         = Wire(UInt())
922  val s1_vaddr            = Wire(UInt())
923  val s1_paddr_dup_lsu    = Wire(UInt())
924  val s1_gpaddr_dup_lsu   = Wire(UInt())
925  val s1_paddr_dup_dcache = Wire(UInt())
926  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
927  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
928  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
929  val s1_tlb_hit          = !io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
930  val s1_pbmt             = Mux(s1_tlb_hit, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W))
931  val s1_nc               = s1_in.nc
932  val s1_prf              = s1_in.isPrefetch
933  val s1_hw_prf           = s1_in.isHWPrefetch
934  val s1_sw_prf           = s1_prf && !s1_hw_prf
935  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
936
937  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
938  s1_vaddr_lo         := s1_in.vaddr(5, 0)
939  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
940  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
941  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
942  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
943
944  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
945    // printf("load idx = %d\n", s1_tlb_memidx.idx)
946    s1_out.uop.debugInfo.tlbRespTime := GTimer()
947  }
948
949  io.tlb.req_kill   := s1_kill || s1_dly_err
950  io.tlb.req.bits.pmp_addr := s1_in.paddr
951  io.tlb.resp.ready := true.B
952
953  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
954  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
955  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
956  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
957
958  // store to load forwarding
959  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
960  io.sbuffer.vaddr := s1_vaddr
961  io.sbuffer.paddr := s1_paddr_dup_lsu
962  io.sbuffer.uop   := s1_in.uop
963  io.sbuffer.sqIdx := s1_in.uop.sqIdx
964  io.sbuffer.mask  := s1_in.mask
965  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
966
967  io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
968  io.ubuffer.vaddr := s1_vaddr
969  io.ubuffer.paddr := s1_paddr_dup_lsu
970  io.ubuffer.uop   := s1_in.uop
971  io.ubuffer.sqIdx := s1_in.uop.sqIdx
972  io.ubuffer.mask  := s1_in.mask
973  io.ubuffer.pc    := s1_in.uop.pc // FIXME: remove it
974
975  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
976  io.lsq.forward.vaddr     := s1_vaddr
977  io.lsq.forward.paddr     := s1_paddr_dup_lsu
978  io.lsq.forward.uop       := s1_in.uop
979  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
980  io.lsq.forward.sqIdxMask := 0.U
981  io.lsq.forward.mask      := s1_in.mask
982  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
983
984  // st-ld violation query
985    // if store unit is 128-bits memory access, need match 128-bit
986  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s1_in.isvec || s1_in.misalignWith16Byte) && s1_in.is128bit)))
987  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
988    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
989    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
990  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
991                       io.stld_nuke_query(w).valid && // query valid
992                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
993                       s1_nuke_paddr_match(w) && // paddr match
994                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
995                      })).asUInt.orR && !s1_tlb_miss
996
997  s1_out                   := s1_in
998  s1_out.vaddr             := s1_vaddr
999  s1_out.fullva            := io.tlb.resp.bits.fullva
1000  s1_out.vaNeedExt         := io.tlb.resp.bits.excp(0).vaNeedExt
1001  s1_out.isHyper           := io.tlb.resp.bits.excp(0).isHyper
1002  s1_out.paddr             := s1_paddr_dup_lsu
1003  s1_out.gpaddr            := s1_gpaddr_dup_lsu
1004  s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE
1005  s1_out.tlbMiss           := s1_tlb_miss
1006  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
1007  s1_out.rep_info.debug    := s1_in.uop.debugInfo
1008  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
1009  s1_out.delayedLoadError  := s1_dly_err
1010  s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt)
1011  s1_out.mmio := Pbmt.isIO(s1_pbmt)
1012
1013  when (!s1_dly_err) {
1014    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
1015    // af & pf exception were modified
1016    // if is tlbNoQuery request, don't trigger exception from tlb resp
1017    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
1018    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
1019    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
1020    when (RegNext(io.tlb.req.bits.checkfullva) &&
1021      (s1_out.uop.exceptionVec(loadPageFault) ||
1022        s1_out.uop.exceptionVec(loadGuestPageFault) ||
1023        s1_out.uop.exceptionVec(loadAccessFault))) {
1024      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
1025      s1_out.isMisalign := false.B
1026    }
1027  } .otherwise {
1028    s1_out.uop.exceptionVec(loadPageFault)      := false.B
1029    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
1030    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
1031    s1_out.isMisalign := false.B
1032    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
1033  }
1034
1035  // pointer chasing
1036  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
1037  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
1038  val s1_fu_op_type_not_ld     = WireInit(false.B)
1039  val s1_not_fast_match        = WireInit(false.B)
1040  val s1_addr_mismatch         = WireInit(false.B)
1041  val s1_addr_misaligned       = WireInit(false.B)
1042  val s1_fast_mismatch         = WireInit(false.B)
1043  val s1_ptr_chasing_canceled  = WireInit(false.B)
1044  val s1_cancel_ptr_chasing    = WireInit(false.B)
1045
1046  val s1_redirect_reg = Wire(Valid(new Redirect))
1047  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
1048  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
1049
1050  s1_kill := s1_fast_rep_dly_kill ||
1051    s1_cancel_ptr_chasing ||
1052    s1_in.uop.robIdx.needFlush(io.redirect) ||
1053    (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
1054    RegEnable(s0_kill, false.B, io.ldin.valid ||
1055      io.vecldin.valid || io.replay.valid ||
1056      io.l2l_fwd_in.valid || io.fast_rep_in.valid ||
1057      io.misalign_ldin.valid || io.lsq.nc_ldin.valid
1058    )
1059
1060  if (EnableLoadToLoadForward) {
1061    // Sometimes, we need to cancel the load-load forwarding.
1062    // These can be put at S0 if timing is bad at S1.
1063    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
1064    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
1065                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
1066    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
1067    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
1068    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
1069    // Case 2: this load-load uop is cancelled
1070    s1_ptr_chasing_canceled := !io.ldin.valid
1071    // Case 3: fast mismatch
1072    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
1073
1074    when (s1_try_ptr_chasing) {
1075      s1_cancel_ptr_chasing := s1_addr_mismatch ||
1076                               s1_addr_misaligned ||
1077                               s1_fu_op_type_not_ld ||
1078                               s1_ptr_chasing_canceled ||
1079                               s1_fast_mismatch
1080
1081      s1_in.uop           := io.ldin.bits.uop
1082      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
1083      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
1084      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1085      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1086
1087      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
1088      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
1089      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
1090    }
1091    when (!s1_cancel_ptr_chasing) {
1092      s0_ptr_chasing_canceled := s1_try_ptr_chasing &&
1093        !io.replay.fire && !io.fast_rep_in.fire &&
1094        !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) &&
1095        !io.misalign_ldin.fire &&
1096        !io.lsq.nc_ldin.valid
1097      when (s1_try_ptr_chasing) {
1098        io.ldin.ready := true.B
1099      }
1100    }
1101  }
1102
1103  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
1104  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
1105  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
1106  // If the timing here is not OK, load-load forwarding has to be disabled.
1107  // Or we calculate sqIdxMask at RS??
1108  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
1109  if (EnableLoadToLoadForward) {
1110    when (s1_try_ptr_chasing) {
1111      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
1112    }
1113  }
1114
1115  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
1116  io.forward_mshr.mshrid := s1_out.mshrid
1117  io.forward_mshr.paddr  := s1_out.paddr
1118
1119  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
1120  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
1121  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
1122  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
1123  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
1124  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
1125  loadTrigger.io.fromLoadStore.isVectorUnitStride    := s1_in.isvec && s1_in.is128bit
1126  loadTrigger.io.fromLoadStore.mask                  := s1_in.mask
1127
1128  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
1129  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
1130  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
1131  s1_out.uop.trigger                  := s1_trigger_action
1132  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
1133  s1_out.vecVaddrOffset := Mux(
1134    s1_trigger_debug_mode || s1_trigger_breakpoint,
1135    loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr,
1136    s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr
1137  )
1138  s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U)
1139
1140  XSDebug(s1_valid,
1141    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1142    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
1143
1144  // Pipeline
1145  // --------------------------------------------------------------------------------
1146  // stage 2
1147  // --------------------------------------------------------------------------------
1148  // s2: DCache resp
1149  val s2_valid  = RegInit(false.B)
1150  val s2_in     = Wire(new LqWriteBundle)
1151  val s2_out    = Wire(new LqWriteBundle)
1152  val s2_kill   = Wire(Bool())
1153  val s2_can_go = s3_ready
1154  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1155  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
1156  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
1157  val s2_data_select  = genRdataOH(s2_out.uop)
1158  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0))
1159  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1160  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
1161  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1162  val s2_nc_with_data = RegNext(s1_nc_with_data)
1163  val s2_mmio_req = Wire(Valid(new MemExuOutput))
1164  s2_mmio_req.valid := RegNextN(io.lsq.uncache.fire, 2, Some(false.B))
1165  s2_mmio_req.bits  := RegNextN(io.lsq.uncache.bits, 2)
1166
1167  val s3_misalign_wakeup_req = Wire(Valid(new LqWriteBundle))
1168  val s3_misalign_wakeup_req_bits = WireInit(0.U.asTypeOf(new LqWriteBundle))
1169  connectSamePort(s3_misalign_wakeup_req_bits, io.misalign_ldin.bits)
1170  s3_misalign_wakeup_req.valid := RegNextN(io.misalign_ldin.bits.misalignNeedWakeUp && io.misalign_ldin.fire, 3, Some(false.B))
1171  s3_misalign_wakeup_req.bits  := RegNextN(s3_misalign_wakeup_req_bits, 3)
1172
1173  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
1174  s2_ready := !s2_valid || s2_kill || s3_ready
1175  when (s1_fire) { s2_valid := true.B }
1176  .elsewhen (s2_fire) { s2_valid := false.B }
1177  .elsewhen (s2_kill) { s2_valid := false.B }
1178  s2_in := RegEnable(s1_out, s1_fire)
1179
1180  val s2_pmp = WireInit(io.pmp)
1181  val s2_isMisalign = WireInit(s2_in.isMisalign)
1182
1183  val s2_prf    = s2_in.isPrefetch
1184  val s2_hw_prf = s2_in.isHWPrefetch
1185  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
1186
1187  // exception that may cause load addr to be invalid / illegal
1188  // if such exception happen, that inst and its exception info
1189  // will be force writebacked to rob
1190
1191  // The response signal of `pmp/pma` is credible only after the physical address is actually generated.
1192  // Therefore, the response signals of pmp/pma generated after an address translation has produced an `access fault` or a `page fault` are completely unreliable.
1193  val s2_un_access_exception =  s2_vecActive && (
1194    s2_in.uop.exceptionVec(loadAccessFault) ||
1195    s2_in.uop.exceptionVec(loadPageFault)   ||
1196    s2_in.uop.exceptionVec(loadGuestPageFault)
1197  )
1198  // This real physical address is located in uncache space.
1199  val s2_actually_uncache = !s2_in.tlbMiss && !s2_un_access_exception && Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio
1200  val s2_uncache = !s2_prf && s2_actually_uncache
1201  val s2_memBackTypeMM = !s2_pmp.mmio
1202  when (!s2_in.delayedLoadError) {
1203    s2_exception_vec(loadAccessFault) := s2_vecActive && (
1204      s2_in.uop.exceptionVec(loadAccessFault) ||
1205      s2_pmp.ld ||
1206      s2_isvec && s2_uncache ||
1207      io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)
1208    )
1209  }
1210
1211  // soft prefetch will not trigger any exception (but ecc error interrupt may
1212  // be triggered)
1213  val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) ||
1214                                s2_in.uop.exceptionVec(breakPoint)
1215  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) {
1216    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
1217    s2_isMisalign := false.B
1218  }
1219  val s2_exception = s2_vecActive &&
1220                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
1221  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) &&
1222                     s2_out.isMisalign && !s2_in.misalignWith16Byte && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode && !s2_uncache
1223  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan, s2_d_corrupt) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
1224  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr, s2_mshr_corrupt) = io.forward_mshr.forward()
1225  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
1226
1227  // writeback access fault caused by ecc error / bus error
1228  // * ecc data error is slow to generate, so we will not use it until load stage 3
1229  // * in load stage 3, an extra signal io.load_error will be used to
1230  // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp
1231  val s2_tlb_hit = RegNext(s1_tlb_hit)
1232  val s2_mmio = !s2_prf &&
1233    !s2_exception && !s2_in.tlbMiss &&
1234    Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_tlb_hit && s2_pmp.mmio)
1235
1236  val s2_full_fwd      = Wire(Bool())
1237  val s2_mem_amb       = s2_in.uop.storeSetHit &&
1238                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
1239
1240  val s2_tlb_miss      = s2_in.tlbMiss
1241  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1242  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1243                         !s2_fwd_frm_d_chan_or_mshr &&
1244                         !s2_full_fwd && !s2_in.nc
1245
1246  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1247                         !s2_fwd_frm_d_chan_or_mshr &&
1248                         !s2_full_fwd && !s2_in.nc
1249
1250  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1251                         !s2_fwd_frm_d_chan_or_mshr &&
1252                         !s2_full_fwd && !s2_in.nc
1253
1254  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1255                        !s2_fwd_frm_d_chan_or_mshr &&
1256                        !s2_full_fwd && !s2_in.nc
1257
1258  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1259                         !io.lsq.ldld_nuke_query.req.ready
1260
1261  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1262                         !io.lsq.stld_nuke_query.req.ready
1263  // st-ld violation query
1264  //  NeedFastRecovery Valid when
1265  //  1. Fast recovery query request Valid.
1266  //  2. Load instruction is younger than requestors(store instructions).
1267  //  3. Physical address match.
1268  //  4. Data contains.
1269  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s2_in.isvec || s2_in.misalignWith16Byte) && s2_in.is128bit)))
1270  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
1271    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1272    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
1273  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
1274                          io.stld_nuke_query(w).valid && // query valid
1275                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
1276                          s2_nuke_paddr_match(w) && // paddr match
1277                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1278                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1279
1280  val s2_cache_handled   = io.dcache.resp.bits.handled
1281
1282  //if it is NC with data, it should handle the replayed situation.
1283  //else s2_uncache will enter uncache buffer.
1284  val s2_troublem        = !s2_exception &&
1285                           (!s2_uncache || s2_nc_with_data) &&
1286                           !s2_prf &&
1287                           !s2_in.delayedLoadError
1288
1289  io.dcache.resp.ready  := true.B
1290  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf)
1291  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
1292
1293  // fast replay require
1294  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1295  val s2_nuke_fast_rep   = !s2_mq_nack &&
1296                           !s2_dcache_miss &&
1297                           !s2_bank_conflict &&
1298                           !s2_wpu_pred_fail &&
1299                           s2_nuke
1300
1301  val s2_fast_rep = !s2_in.isFastReplay &&
1302                    !s2_mem_amb &&
1303                    !s2_tlb_miss &&
1304                    !s2_fwd_fail &&
1305                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
1306                    s2_troublem
1307
1308  // need allocate new entry
1309  val s2_can_query = !(s2_dcache_fast_rep || s2_nuke) && s2_troublem
1310
1311  val s2_data_fwded = s2_dcache_miss && s2_full_fwd
1312
1313  // For misaligned, we will keep the misaligned exception at S2 and before.
1314  // Here a judgement is made as to whether a misaligned exception needs to actually be generated.
1315  // We will generate misaligned exceptions at mmio.
1316  val s2_real_exceptionVec = WireInit(s2_exception_vec)
1317  s2_real_exceptionVec(loadAddrMisaligned) := s2_out.isMisalign && s2_uncache
1318  s2_real_exceptionVec(loadAccessFault) := s2_exception_vec(loadAccessFault) ||
1319    s2_fwd_frm_d_chan && s2_d_corrupt ||
1320    s2_fwd_data_valid && s2_fwd_frm_mshr && s2_mshr_corrupt
1321  val s2_real_exception = s2_vecActive &&
1322    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_real_exceptionVec, LduCfg).asUInt.orR)
1323
1324  val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid
1325  val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem
1326  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_real_exception // don't need to replay and is not a mmio\misalign no data
1327  val s2_safe_writeback = s2_real_exception || s2_safe_wakeup || s2_vp_match_fail
1328
1329  // ld-ld violation require
1330  /**
1331    * In order to ensure timing, the RAR enqueue conditions need to be compromised, worst source of timing from pmp and missQueue.
1332    *   * if LoadQueueRARSize == VirtualLoadQueueSize, just need to exclude prefetching.
1333    *   * if LoadQueueRARSize < VirtualLoadQueueSize, need to consider the situation of s2_can_query
1334    */
1335  if (LoadQueueRARSize == VirtualLoadQueueSize) {
1336    io.lsq.ldld_nuke_query.req.valid           := s2_valid && !s2_prf
1337  } else {
1338    io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
1339  }
1340  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
1341  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
1342  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1343  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1344  io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data
1345
1346  // st-ld violation require
1347  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
1348  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
1349  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
1350  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1351  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1352  io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data
1353
1354  // merge forward result
1355  // lsq has higher priority than sbuffer
1356  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1357  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
1358  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
1359  // generate XLEN/8 Muxs
1360  for (i <- 0 until VLEN / 8) {
1361    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i)
1362    s2_fwd_data(i) :=
1363      Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i),
1364      Mux(s2_nc_with_data, io.ubuffer.forwardData(i),
1365      io.sbuffer.forwardData(i)))
1366  }
1367
1368  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1369    s2_in.uop.pc,
1370    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
1371    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
1372  )
1373
1374  //
1375  s2_out                     := s2_in
1376  s2_out.uop.fpWen           := s2_in.uop.fpWen
1377  s2_out.nc                  := s2_in.nc
1378  s2_out.mmio                := s2_mmio
1379  s2_out.memBackTypeMM       := s2_memBackTypeMM
1380  s2_out.isMisalign          := s2_isMisalign
1381  s2_out.uop.flushPipe       := false.B
1382  s2_out.uop.exceptionVec    := s2_real_exceptionVec
1383  s2_out.forwardMask         := s2_fwd_mask
1384  s2_out.forwardData         := s2_fwd_data
1385  s2_out.handledByMSHR       := s2_cache_handled
1386  s2_out.miss                := s2_dcache_miss && s2_troublem
1387  s2_out.feedbacked          := io.feedback_fast.valid
1388  s2_out.uop.vpu.vstart      := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew)
1389
1390  // Generate replay signal caused by:
1391  // * st-ld violation check
1392  // * tlb miss
1393  // * dcache replay
1394  // * forward data invalid
1395  // * dcache miss
1396  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1397  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1398  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1399  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1400  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
1401  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1402  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
1403  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
1404  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1405  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
1406  s2_out.rep_info.full_fwd        := s2_data_fwded
1407  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
1408  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
1409  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
1410  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
1411  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
1412  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1413  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1414  s2_out.rep_info.tlb_full        := io.tlb_hint.full
1415
1416  // if forward fail, replay this inst from fetch
1417  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
1418  // if ld-ld violation is detected, replay from this inst from fetch
1419  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
1420
1421  // to be removed
1422  io.feedback_fast.valid                 := false.B
1423  io.feedback_fast.bits.hit              := false.B
1424  io.feedback_fast.bits.flushState       := s2_in.ptwBack
1425  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
1426  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
1427  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
1428  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
1429  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
1430
1431  io.ldCancel.ld1Cancel := false.B
1432
1433  // fast wakeup
1434  val s1_fast_uop_valid = WireInit(false.B)
1435  s1_fast_uop_valid :=
1436    !io.dcache.s1_disable_fast_wakeup &&
1437    s1_valid &&
1438    !s1_kill &&
1439    !io.tlb.resp.bits.miss &&
1440    !io.lsq.forward.dataInvalidFast
1441  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
1442  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
1443
1444  //
1445  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
1446
1447  // RegNext prefetch train for better timing
1448  // ** Now, prefetch train is valid at load s3 **
1449  val s2_prefetch_train_valid = WireInit(false.B)
1450  s2_prefetch_train_valid              := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf)
1451  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
1452  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
1453  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
1454  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
1455  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
1456  io.prefetch_train.bits.isFinalSplit      := false.B
1457  io.prefetch_train.bits.misalignWith16Byte := false.B
1458  io.prefetch_train.bits.misalignNeedWakeUp := false.B
1459  io.prefetch_train.bits.updateAddrValid := false.B
1460  io.prefetch_train.bits.isMisalign := false.B
1461  io.prefetch_train.bits.hasException := false.B
1462  io.s1_prefetch_spec := s1_fire
1463  io.s2_prefetch_spec := s2_prefetch_train_valid
1464
1465  val s2_prefetch_train_l1_valid = WireInit(false.B)
1466  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_uncache
1467  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
1468  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
1469  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
1470  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
1471  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
1472  io.prefetch_train_l1.bits.isFinalSplit      := false.B
1473  io.prefetch_train_l1.bits.misalignWith16Byte := false.B
1474  io.prefetch_train_l1.bits.misalignNeedWakeUp := false.B
1475  io.prefetch_train_l1.bits.updateAddrValid := false.B
1476  io.prefetch_train_l1.bits.hasException := false.B
1477  io.prefetch_train_l1.bits.isMisalign := false.B
1478  if (env.FPGAPlatform){
1479    io.dcache.s0_pc := DontCare
1480    io.dcache.s1_pc := DontCare
1481    io.dcache.s2_pc := DontCare
1482  }else{
1483    io.dcache.s0_pc := s0_out.uop.pc
1484    io.dcache.s1_pc := s1_out.uop.pc
1485    io.dcache.s2_pc := s2_out.uop.pc
1486  }
1487  io.dcache.s2_kill := s2_pmp.ld || s2_pmp.st || s2_actually_uncache || s2_kill
1488
1489  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
1490  val s2_ld_valid_dup = RegInit(0.U(6.W))
1491  s2_ld_valid_dup := 0x0.U(6.W)
1492  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1493  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
1494  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1495
1496  // Pipeline
1497  // --------------------------------------------------------------------------------
1498  // stage 3
1499  // --------------------------------------------------------------------------------
1500  // writeback and update load queue
1501  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
1502  val s3_in           = RegEnable(s2_out, s2_fire)
1503  val s3_out          = Wire(Valid(new MemExuOutput))
1504  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
1505  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
1506  val s3_fast_rep     = Wire(Bool())
1507  val s3_nc_with_data = RegNext(s2_nc_with_data)
1508  val s3_troublem     = GatedValidRegNext(s2_troublem)
1509  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
1510  val s3_vecout       = Wire(new OnlyVecExuOutput)
1511  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
1512  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
1513  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
1514  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
1515  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
1516  val s3_mmio_req     = RegNext(s2_mmio_req)
1517  val s3_pdest        = RegNext(Mux(s2_valid, s2_out.uop.pdest, s2_mmio_req.bits.uop.pdest))
1518  val s3_rfWen        = RegEnable(Mux(s2_valid, s2_out.uop.rfWen, s2_mmio_req.bits.uop.rfWen), s2_valid || s2_mmio_req.valid)
1519  val s3_fpWen        = RegEnable(Mux(s2_valid, s2_out.uop.fpWen, s2_mmio_req.bits.uop.fpWen), s2_valid || s2_mmio_req.valid)
1520  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
1521  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
1522  val s3_hw_err   =
1523      if (EnableAccurateLoadError) {
1524        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
1525      } else {
1526        WireInit(false.B)
1527      }
1528  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
1529  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_hw_err
1530  val s3_exception = RegEnable(s2_real_exception, s2_fire)
1531  val s3_mis_align = RegEnable(s2_mis_align, s2_fire) && !s3_exception
1532  val s3_misalign_can_go = RegEnable(!isAfter(s2_out.uop.lqIdx, io.lsq.lqDeqPtr) || io.misalign_allow_spec, s2_fire)
1533  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
1534
1535  // TODO: Fix vector load merge buffer nack
1536  val s3_vec_mb_nack  = Wire(Bool())
1537  s3_vec_mb_nack     := false.B
1538  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
1539
1540  s3_ready := !s3_valid || s3_kill || io.ldout.ready
1541
1542
1543  // forwrad last beat
1544  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1545
1546  val s3_can_enter_lsq_valid = s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked
1547  io.lsq.ldin.valid := s3_can_enter_lsq_valid
1548  // TODO: check this --by hx
1549  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
1550  io.lsq.ldin.bits := s3_in
1551  io.lsq.ldin.bits.miss := s3_in.miss
1552
1553  // connect to misalignBuffer
1554  val toMisalignBufferValid = s3_can_enter_lsq_valid && s3_mis_align && !s3_frm_mabuf
1555  io.misalign_enq.req.valid := toMisalignBufferValid && s3_misalign_can_go
1556  io.misalign_enq.req.bits  := s3_in
1557  io.misalign_enq.revoke := false.B
1558
1559  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1560  io.lsq.ldin.bits.nc_with_data := s3_nc_with_data
1561  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
1562  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1563  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1564  io.lsq.ldin.bits.updateAddrValid := !s3_mis_align && (!s3_frm_mabuf || s3_in.isFinalSplit) || s3_exception
1565  io.lsq.ldin.bits.hasException := false.B
1566
1567  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1568  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1569
1570  val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem
1571  val s3_rep_frm_fetch = s3_vp_match_fail
1572  val s3_ldld_rep_inst =
1573      io.lsq.ldld_nuke_query.resp.valid &&
1574      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
1575      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
1576  val s3_flushPipe = s3_ldld_rep_inst
1577
1578  val s3_lrq_rep_info = WireInit(s3_in.rep_info)
1579  s3_lrq_rep_info.misalign_nack := toMisalignBufferValid && !(io.misalign_enq.req.ready && s3_misalign_can_go)
1580  val s3_lrq_sel_rep_cause = PriorityEncoderOH(s3_lrq_rep_info.cause.asUInt)
1581  val s3_replayqueue_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause))
1582
1583  val s3_mab_rep_info = WireInit(s3_in.rep_info)
1584  val s3_mab_sel_rep_cause = PriorityEncoderOH(s3_mab_rep_info.cause.asUInt)
1585  val s3_misalign_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause))
1586
1587  s3_misalign_rep_cause := VecInit(s3_mab_sel_rep_cause.asBools)
1588
1589  when (s3_exception || s3_hw_err || s3_rep_frm_fetch || s3_frm_mabuf) {
1590    s3_replayqueue_rep_cause := 0.U.asTypeOf(s3_lrq_rep_info.cause.cloneType)
1591  } .otherwise {
1592    s3_replayqueue_rep_cause := VecInit(s3_lrq_sel_rep_cause.asBools)
1593
1594  }
1595  io.lsq.ldin.bits.rep_info.cause := s3_replayqueue_rep_cause
1596
1597
1598  // Int load, if hit, will be writebacked at s3
1599  s3_out.valid                := s3_valid && s3_safe_writeback && !toMisalignBufferValid
1600  s3_out.bits.uop             := s3_in.uop
1601  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen
1602  s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_in.uop.exceptionVec(loadAccessFault) && s3_vecActive
1603  s3_out.bits.uop.exceptionVec(hardwareError) := s3_hw_err && s3_vecActive
1604  s3_out.bits.uop.flushPipe   := false.B
1605  s3_out.bits.uop.replayInst  := false.B
1606  s3_out.bits.data            := s3_in.data
1607  s3_out.bits.isFromLoadUnit  := true.B
1608  s3_out.bits.debug.isMMIO    := s3_in.mmio
1609  s3_out.bits.debug.isNC      := s3_in.nc
1610  s3_out.bits.debug.isPerfCnt := false.B
1611  s3_out.bits.debug.paddr     := s3_in.paddr
1612  s3_out.bits.debug.vaddr     := s3_in.vaddr
1613
1614  // Vector load, writeback to merge buffer
1615  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
1616  s3_vecout.isvec             := s3_isvec
1617  s3_vecout.vecdata           := 0.U // Data will be assigned later
1618  s3_vecout.mask              := s3_in.mask
1619  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
1620  // s3_vecout.inner_idx         := s3_in.inner_idx
1621  // s3_vecout.rob_idx           := s3_in.rob_idx
1622  // s3_vecout.offset            := s3_in.offset
1623  s3_vecout.reg_offset        := s3_in.reg_offset
1624  s3_vecout.vecActive         := s3_vecActive
1625  s3_vecout.is_first_ele      := s3_in.is_first_ele
1626  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
1627  // s3_vecout.flowPtr           := s3_in.flowPtr
1628  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
1629  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1630  s3_vecout.trigger           := s3_in.uop.trigger
1631  s3_vecout.vstart            := s3_in.uop.vpu.vstart
1632  s3_vecout.vecTriggerMask    := s3_in.vecTriggerMask
1633  val s3_usSecondInv          = s3_in.usSecondInv
1634
1635  val s3_frm_mis_flush     = s3_frm_mabuf &&
1636    (io.misalign_ldout.bits.rep_info.fwd_fail || io.misalign_ldout.bits.rep_info.mem_amb || io.misalign_ldout.bits.rep_info.nuke
1637      || io.misalign_ldout.bits.rep_info.rar_nack)
1638
1639  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe || s3_frm_mis_flush) && !s3_exception
1640  io.rollback.bits             := DontCare
1641  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
1642  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
1643  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
1644  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
1645  io.rollback.bits.level       := Mux(s3_rep_frm_fetch || s3_frm_mis_flush, RedirectLevel.flush, RedirectLevel.flushAfter)
1646  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
1647  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1648  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1649
1650  io.lsq.ldin.bits.uop := s3_out.bits.uop
1651//  io.lsq.ldin.bits.uop.exceptionVec(loadAddrMisaligned) := Mux(s3_in.onlyMisalignException, false.B, s3_in.uop.exceptionVec(loadAddrMisaligned))
1652
1653  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep || s3_mis_align || (s3_frm_mabuf && io.misalign_ldout.bits.rep_info.need_rep)
1654  io.lsq.ldld_nuke_query.revoke := s3_revoke
1655  io.lsq.stld_nuke_query.revoke := s3_revoke
1656
1657  // feedback slow
1658  s3_fast_rep := RegNext(s2_fast_rep)
1659
1660  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1661                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1662                        !s3_in.feedbacked
1663
1664  // feedback: scalar load will send feedback to RS
1665  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
1666  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1667  io.feedback_slow.bits.hit              := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready
1668  io.feedback_slow.bits.flushState       := s3_in.ptwBack
1669  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
1670  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
1671  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
1672  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
1673  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1674
1675  // TODO: vector wakeup?
1676  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec
1677
1678  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio_req.bits)
1679
1680  // data from load queue refill
1681  val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3)
1682  val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData()
1683  val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List(
1684    "b000".U -> s3_merged_data_frm_mmio(63,  0),
1685    "b001".U -> s3_merged_data_frm_mmio(63,  8),
1686    "b010".U -> s3_merged_data_frm_mmio(63, 16),
1687    "b011".U -> s3_merged_data_frm_mmio(63, 24),
1688    "b100".U -> s3_merged_data_frm_mmio(63, 32),
1689    "b101".U -> s3_merged_data_frm_mmio(63, 40),
1690    "b110".U -> s3_merged_data_frm_mmio(63, 48),
1691    "b111".U -> s3_merged_data_frm_mmio(63, 56)
1692  ))
1693  val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio)
1694
1695  /* data from pipe, which forward from respectively
1696   *  dcache hit: [D channel, mshr, sbuffer, sq]
1697   *  nc_with_data: [sq]
1698   */
1699
1700  val s2_ld_data_frm_nc = shiftDataToHigh(s2_out.paddr, s2_out.data)
1701  val s2_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle)
1702  s2_ld_raw_data_frm_pipe.respDcacheData       := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data)
1703  s2_ld_raw_data_frm_pipe.forward_D            := s2_fwd_frm_d_chan && !s2_nc_with_data
1704  s2_ld_raw_data_frm_pipe.forwardData_D        := s2_fwd_data_frm_d_chan
1705  s2_ld_raw_data_frm_pipe.forward_mshr         := s2_fwd_frm_mshr && !s2_nc_with_data
1706  s2_ld_raw_data_frm_pipe.forwardData_mshr     := s2_fwd_data_frm_mshr
1707  s2_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid
1708
1709  s2_ld_raw_data_frm_pipe.forwardMask          := s2_fwd_mask
1710  s2_ld_raw_data_frm_pipe.forwardData          := s2_fwd_data
1711  s2_ld_raw_data_frm_pipe.uop                  := s2_out.uop
1712  s2_ld_raw_data_frm_pipe.addrOffset           := s2_out.paddr(3, 0)
1713
1714  val s2_ld_raw_data_frm_tlD = s2_ld_raw_data_frm_pipe.mergeTLData()
1715  val s2_merged_data_frm_pipe = s2_ld_raw_data_frm_pipe.mergeLsqFwdData(s2_ld_raw_data_frm_tlD)
1716  val s3_merged_data_frm_pipe = RegEnable(s2_merged_data_frm_pipe, s2_fire)
1717
1718  // duplicate reg for ldout and vecldout
1719  private val LdDataDup = 3
1720  require(LdDataDup >= 2)
1721
1722  val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1723    VecInit(Seq(
1724      s3_merged_data_frm_pipe(63,      0),
1725      s3_merged_data_frm_pipe(71,      8),
1726      s3_merged_data_frm_pipe(79,     16),
1727      s3_merged_data_frm_pipe(87,     24),
1728      s3_merged_data_frm_pipe(95,     32),
1729      s3_merged_data_frm_pipe(103,    40),
1730      s3_merged_data_frm_pipe(111,    48),
1731      s3_merged_data_frm_pipe(119,    56),
1732      s3_merged_data_frm_pipe(127,    64),
1733      s3_merged_data_frm_pipe(127,    72),
1734      s3_merged_data_frm_pipe(127,    80),
1735      s3_merged_data_frm_pipe(127,    88),
1736      s3_merged_data_frm_pipe(127,    96),
1737      s3_merged_data_frm_pipe(127,   104),
1738      s3_merged_data_frm_pipe(127,   112),
1739      s3_merged_data_frm_pipe(127,   120),
1740    ))
1741  }))
1742  val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1743    Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i))
1744  }))
1745  val s3_ld_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1746    newRdataHelper(s3_data_select, s3_picked_data_frm_pipe(i))
1747  }))
1748
1749  // FIXME: add 1 cycle delay ?
1750  // io.lsq.uncache.ready := !s3_valid
1751  val s3_ldout_valid  = s3_mmio_req.valid ||
1752                        s3_out.valid && RegNext(!s2_out.isvec && !s2_out.isFrmMisAlignBuf)
1753  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1754  io.ldout.valid       := s3_ldout_valid
1755  io.ldout.bits        := s3_ld_wb_meta
1756  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_pipe(0), s3_ld_data_frm_mmio)
1757  io.ldout.bits.uop.rfWen := s3_rfWen
1758  io.ldout.bits.uop.fpWen := s3_fpWen
1759  io.ldout.bits.uop.pdest := s3_pdest
1760  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1761  io.ldout.bits.isFromLoadUnit := true.B
1762  io.ldout.bits.uop.fuType := Mux(
1763                                  s3_valid && s3_isvec,
1764                                  FuType.vldu.U,
1765                                  FuType.ldu.U
1766  )
1767
1768  XSError(s3_valid && s3_vecout.isvec && s3_in.vecActive && !s3_vecout.mask.orR, "In vecActive, mask complement should not be 0")
1769  // TODO: check this --hx
1770  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
1771  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1772  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio)
1773  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
1774  //                         s3_mmio_req.valid && !s3_mmio_req.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
1775
1776  // s3 load fast replay
1777  io.fast_rep_out.valid := s3_valid && s3_fast_rep
1778  io.fast_rep_out.bits := s3_in
1779  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1780  io.fast_rep_out.bits.delayedLoadError := s3_hw_err
1781
1782  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_lrq_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
1783
1784  // vector output
1785  io.vecldout.bits.alignedType := s3_vec_alignedType
1786  // vec feedback
1787  io.vecldout.bits.vecFeedback := vecFeedback
1788  // TODO: VLSU, uncache data logic
1789  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1))
1790  io.vecldout.bits.vecdata.get := Mux(
1791    s3_in.misalignWith16Byte,
1792    s3_picked_data_frm_pipe(1),
1793    Mux(
1794      s3_in.is128bit,
1795      s3_merged_data_frm_pipe,
1796      vecdata
1797    )
1798  )
1799  io.vecldout.bits.isvec := s3_vecout.isvec
1800  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1801  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
1802  io.vecldout.bits.mask := s3_vecout.mask
1803  io.vecldout.bits.hasException := s3_exception
1804  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1805  io.vecldout.bits.usSecondInv := s3_usSecondInv
1806  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1807  io.vecldout.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready
1808  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1809  io.vecldout.bits.trigger := s3_vecout.trigger
1810  io.vecldout.bits.flushState := DontCare
1811  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1812  io.vecldout.bits.vaddr := s3_in.fullva
1813  io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt
1814  io.vecldout.bits.gpaddr := s3_in.gpaddr
1815  io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE
1816  io.vecldout.bits.mmio := DontCare
1817  io.vecldout.bits.vstart := s3_vecout.vstart
1818  io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask
1819  io.vecldout.bits.nc := DontCare
1820
1821  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf //||
1822  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1823  // Now vector instruction don't support mmio.
1824    // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
1825    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1826
1827  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf || s3_misalign_wakeup_req.valid
1828  io.misalign_ldout.bits      := Mux(s3_misalign_wakeup_req.valid, s3_misalign_wakeup_req.bits, io.lsq.ldin.bits)
1829  io.misalign_ldout.bits.data := s3_picked_data_frm_pipe(2)
1830  io.misalign_ldout.bits.rep_info.cause := Mux(s3_misalign_wakeup_req.valid, 0.U.asTypeOf(s3_in.rep_info.cause), s3_misalign_rep_cause)
1831
1832  // fast load to load forward
1833  if (EnableLoadToLoadForward) {
1834    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_lrq_rep_info.need_rep
1835    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0))
1836    io.l2l_fwd_out.dly_ld_err := s3_hw_err || // ecc delayed error
1837                                 s3_ldld_rep_inst ||
1838                                 s3_rep_frm_fetch
1839  } else {
1840    io.l2l_fwd_out.valid := false.B
1841    io.l2l_fwd_out.data := DontCare
1842    io.l2l_fwd_out.dly_ld_err := DontCare
1843  }
1844
1845  // s1
1846  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
1847  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
1848  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
1849  // s2
1850  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
1851  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
1852  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
1853  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
1854  // s3
1855  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
1856  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
1857  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
1858  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
1859  io.debug_ls.s3_isReplay := s3_valid && s3_lrq_rep_info.need_rep // include fast+slow+rs replay
1860  io.debug_ls.replayCause := s3_lrq_rep_info.cause
1861  io.debug_ls.replayCnt := 1.U
1862
1863  // Topdown
1864  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
1865  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
1866  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
1867  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
1868  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
1869  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
1870  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
1871  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
1872
1873  // perf cnt
1874  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
1875  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1876  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1877  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1878  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1879  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1880  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1881  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
1882  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1883  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
1884  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
1885  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1886  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1887  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1888  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1889  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1890  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1891  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
1892  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
1893  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1894  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
1895  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
1896  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
1897
1898  XSPerfAccumulate("s3_rollback_total",             io.rollback.valid)
1899  XSPerfAccumulate("s3_rep_frm_fetch_rollback",     io.rollback.valid && s3_rep_frm_fetch)
1900  XSPerfAccumulate("s3_flushPipe_rollback",         io.rollback.valid && s3_flushPipe)
1901  XSPerfAccumulate("s3_frm_mis_flush_rollback",     io.rollback.valid && s3_frm_mis_flush)
1902
1903  XSPerfAccumulate("s1_in_valid",                  s1_valid)
1904  XSPerfAccumulate("s1_in_fire",                   s1_fire)
1905  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
1906  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
1907  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
1908  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1909  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
1910
1911  XSPerfAccumulate("s2_in_valid",                  s2_valid)
1912  XSPerfAccumulate("s2_in_fire",                   s2_fire)
1913  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1914  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1915  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1916  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1917  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1918  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1919  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1920  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
1921  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
1922  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
1923  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1924  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1925  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
1926  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1927  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1928  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1929  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
1930
1931  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
1932  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
1933  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
1934  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
1935  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
1936  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
1937  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
1938  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1939
1940  XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data)
1941  XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _))
1942  XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst)
1943  XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke)
1944  XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack)
1945  XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack)
1946  XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd))
1947  XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail))
1948  XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail)
1949
1950  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1951  // hardware performance counter
1952  val perfEvents = Seq(
1953    ("load_s0_in_fire         ", s0_fire                                                        ),
1954    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
1955    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
1956    ("load_s1_in_fire         ", s0_fire                                                        ),
1957    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
1958    ("load_s2_in_fire         ", s1_fire                                                        ),
1959    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1960  )
1961  generatePerfEvent()
1962
1963  if (backendParams.debugEn){
1964    dontTouch(s0_src_valid_vec)
1965    dontTouch(s0_src_ready_vec)
1966    dontTouch(s0_src_select_vec)
1967    dontTouch(s3_ld_data_frm_pipe)
1968    s3_data_select_by_offset.map(x=> dontTouch(x))
1969    s3_data_frm_pipe.map(x=> dontTouch(x))
1970    s3_picked_data_frm_pipe.map(x=> dontTouch(x))
1971  }
1972
1973  XSDebug(io.ldout.fire, "ldout %x\n", io.ldout.bits.uop.pc)
1974  // end
1975}
1976