1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 24024ee227SWilliam Wangimport xiangshan._ 259e12e8edScz4eimport xiangshan.ExceptionNO._ 267ea48366SAnzoimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput, connectSamePort} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29e7ab4635SHuijin Liimport xiangshan.backend.fu.FuType 30870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 31870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 32f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle 3394998b06Shappy-lximport xiangshan.backend.fu.NewCSR._ 34f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt 359e12e8edScz4eimport xiangshan.mem.mdp._ 369e12e8edScz4eimport xiangshan.mem.Bundles._ 371279060fSWilliam Wangimport xiangshan.cache._ 3804665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 39185e6164SHaoyuan Fengimport xiangshan.cache.mmu._ 40024ee227SWilliam Wang 41185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 42185e6164SHaoyuan Feng with HasDCacheParameters 43185e6164SHaoyuan Feng with HasTlbConst 44185e6164SHaoyuan Feng{ 45e4f69d78Ssfencevma // mshr refill index 4614a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 47e4f69d78Ssfencevma // get full data from store queue and sbuffer 4814a67055Ssfencevma val full_fwd = Bool() 49e4f69d78Ssfencevma // wait for data from store inst's store queue index 5014a67055Ssfencevma val data_inv_sq_idx = new SqPtr 51e4f69d78Ssfencevma // wait for address from store queue index 5214a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 53e4f69d78Ssfencevma // replay carry 5404665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 55e4f69d78Ssfencevma // data in last beat 5614a67055Ssfencevma val last_beat = Bool() 57e4f69d78Ssfencevma // replay cause 58e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 59e4f69d78Ssfencevma // performance debug information 60e4f69d78Ssfencevma val debug = new PerfDebugInfo 61185e6164SHaoyuan Feng // tlb hint 62185e6164SHaoyuan Feng val tlb_id = UInt(log2Up(loadfiltersize).W) 63185e6164SHaoyuan Feng val tlb_full = Bool() 648744445eSMaxpicca-Li 6514a67055Ssfencevma // alias 6614a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 67e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 6814a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 6914a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 70e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 71e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 72e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 7314a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 7414a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 75b240e1c0SAnzooooo def misalign_nack = cause(LoadReplayCauses.C_MF) 76e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 7714a67055Ssfencevma def need_rep = cause.asUInt.orR 78a760aeb0Shappy-lx} 79a760aeb0Shappy-lx 80a760aeb0Shappy-lx 812225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 8246236761SYanqin Li // ldu -> lsq UncacheBuffer 8314a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 8446236761SYanqin Li // uncache-mmio -> ldu 85870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 8614a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 8746236761SYanqin Li // uncache-nc -> ldu 88bb76fc1bSYanqin Li val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle)) 8946236761SYanqin Li // storequeue -> ldu 901b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 9146236761SYanqin Li // ldu -> lsq LQRAW 9214a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 9346236761SYanqin Li // ldu -> lsq LQRAR 9414a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 95522c7f99SAnzo // lq -> ldu for misalign 96522c7f99SAnzo val lqDeqPtr = Input(new LqPtr) 97024ee227SWilliam Wang} 98024ee227SWilliam Wang 99e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 100e3f759aeSWilliam Wang val valid = Bool() 10114a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 10214a67055Ssfencevma val dly_ld_err = Bool() 103e3f759aeSWilliam Wang} 104e3f759aeSWilliam Wang 105b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 106b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 107b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 10884e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 109b978565cSWilliam Wang val addrHit = Output(Bool()) 110b978565cSWilliam Wang} 111b978565cSWilliam Wang 11209203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 11309203307SWilliam Wang with HasLoadHelper 11409203307SWilliam Wang with HasPerfEvents 11509203307SWilliam Wang with HasDCacheParameters 116e4f69d78Ssfencevma with HasCircularQueuePtrHelper 11720a5248fSzhanglinjuan with HasVLSUParameters 118f7af4c74Schengguanghui with SdtrigExt 11909203307SWilliam Wang{ 120024ee227SWilliam Wang val io = IO(new Bundle() { 12114a67055Ssfencevma // control 122024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 12314a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 12414a67055Ssfencevma 12514a67055Ssfencevma // int issue path 126870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 127870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 12814a67055Ssfencevma 12920a5248fSzhanglinjuan // vec issue path 1303952421bSweiding liu val vecldin = Flipped(Decoupled(new VecPipeBundle)) 131b7618691Sweiding liu val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false)) 13220a5248fSzhanglinjuan 13341d8d239Shappy-lx // misalignBuffer issue path 13441d8d239Shappy-lx val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle)) 13541d8d239Shappy-lx val misalign_ldout = Valid(new LqWriteBundle) 13641d8d239Shappy-lx 13714a67055Ssfencevma // data path 13814a67055Ssfencevma val tlb = new TlbRequestIO(2) 13914a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1401279060fSWilliam Wang val dcache = new DCacheLoadIO 141024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 142e04c5f64SYanqin Li val ubuffer = new LoadForwardQueryIO 1430bd67ba5SYinan Xu val lsq = new LoadToLsqIO 14414a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 145683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 146692e2fafSHuijin Li // val refill = Flipped(ValidIO(new Refill)) 14714a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 148185e6164SHaoyuan Feng val tlb_hint = Flipped(new TlbHintReq) 14914a67055Ssfencevma // fast wakeup 15020a5248fSzhanglinjuan // TODO: implement vector fast wakeup 151870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 15214a67055Ssfencevma 15314a67055Ssfencevma // trigger 15494998b06Shappy-lx val fromCsrTrigger = Input(new CsrTriggerBundle) 155f7af4c74Schengguanghui 15614a67055Ssfencevma // prefetch 15799ce5576Scz4e val prefetch_train = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to sms 15899ce5576Scz4e val prefetch_train_l1 = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to stream & stride 1594ccb2e8bSYanqin Li // speculative for gated control 1604ccb2e8bSYanqin Li val s1_prefetch_spec = Output(Bool()) 16195e60337SYanqin Li val s2_prefetch_spec = Output(Bool()) 1624ccb2e8bSYanqin Li 16314a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1640d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1650d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 166b52348aeSWilliam Wang 167898d3209SHuijin Li // ifetchPrefetch 168898d3209SHuijin Li val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle) 169ac17908cSHuijin Li 170b52348aeSWilliam Wang // load to load fast path 17114a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 17214a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 173c163075eSsfencevma 17414a67055Ssfencevma val ld_fast_match = Input(Bool()) 175c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 17614a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 17767682d05SWilliam Wang 178e4f69d78Ssfencevma // rs feedback 179596af5d2SHaojin Tang val wakeup = ValidIO(new DynInst) 18014a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 18114a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 1822326221cSXuan Hu val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 183e4f69d78Ssfencevma 18414a67055Ssfencevma // load ecc error 18514a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1866786cfb7SWilliam Wang 18714a67055Ssfencevma // schedule error query 18899ce5576Scz4e val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryBundle))) 1890ce3de17SYinan Xu 19014a67055Ssfencevma // queue-based replay 191e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 19214a67055Ssfencevma val lq_rep_full = Input(Bool()) 19314a67055Ssfencevma 19414a67055Ssfencevma // misc 19514a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 196594c5198Ssfencevma 197594c5198Ssfencevma // Load fast replay path 19814a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 19914a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 200b9e121dfShappy-lx 20141d8d239Shappy-lx // to misalign buffer 2024ec1f462Scz4e val misalign_enq = new MisalignBufferEnqIO 203522c7f99SAnzo val misalign_allow_spec = Input(Bool()) 20441d8d239Shappy-lx 2053343d4a5Ssfencevma // Load RAR rollback 2063343d4a5Ssfencevma val rollback = Valid(new Redirect) 2073343d4a5Ssfencevma 20814a67055Ssfencevma // perf 20914a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 21014a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 2110d32f713Shappy-lx val correctMissTrain = Input(Bool()) 212024ee227SWilliam Wang }) 213024ee227SWilliam Wang 2141592abd1SYan Xu 2151592abd1SYan Xu PerfCCT.updateInstPos(io.ldin.bits.uop.debug_seqNum, PerfCCT.InstPos.AtFU.id.U, io.ldin.valid, clock, reset) 2161592abd1SYan Xu 21714a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 218024ee227SWilliam Wang 21914a67055Ssfencevma // Pipeline 22014a67055Ssfencevma // -------------------------------------------------------------------------------- 22114a67055Ssfencevma // stage 0 22214a67055Ssfencevma // -------------------------------------------------------------------------------- 22314a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 22414a67055Ssfencevma val s0_valid = Wire(Bool()) 22563101478SHaojin Tang val s0_mmio_select = Wire(Bool()) 226c7353d05SYanqin Li val s0_nc_select = Wire(Bool()) 227b240e1c0SAnzooooo val s0_misalign_select= Wire(Bool()) 22814a67055Ssfencevma val s0_kill = Wire(Bool()) 22914a67055Ssfencevma val s0_can_go = s1_ready 23014a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 23163101478SHaojin Tang val s0_mmio_fire = s0_mmio_select && s0_can_go 232c7353d05SYanqin Li val s0_nc_fire = s0_nc_select && s0_can_go 23314a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 23408b0bc30Shappy-lx val s0_tlb_valid = Wire(Bool()) 23508b0bc30Shappy-lx val s0_tlb_hlv = Wire(Bool()) 23608b0bc30Shappy-lx val s0_tlb_hlvx = Wire(Bool()) 237149a2326Sweiding liu val s0_tlb_vaddr = Wire(UInt(VAddrBits.W)) 238db6cfb5aSHaoyuan Feng val s0_tlb_fullva = Wire(UInt(XLEN.W)) 239149a2326Sweiding liu val s0_dcache_vaddr = Wire(UInt(VAddrBits.W)) 240b240e1c0SAnzooooo val s0_is128bit = Wire(Bool()) 241ccde5272Scz4e val s0_misalign_wakeup_fire = s0_misalign_select && s0_can_go && 242ccde5272Scz4e io.dcache.req.ready && 243ccde5272Scz4e io.misalign_ldin.bits.misalignNeedWakeUp 244dcd58560SWilliam Wang 245cd2ff98bShappy-lx // flow source bundle 246cd2ff98bShappy-lx class FlowSource extends Bundle { 247cd2ff98bShappy-lx val vaddr = UInt(VAddrBits.W) 248cd2ff98bShappy-lx val mask = UInt((VLEN/8).W) 2498241cb85SXuan Hu val uop = new DynInst 250cd2ff98bShappy-lx val try_l2l = Bool() 251cd2ff98bShappy-lx val has_rob_entry = Bool() 252cd2ff98bShappy-lx val rep_carry = new ReplayCarry(nWays) 253cd2ff98bShappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 254cd2ff98bShappy-lx val isFirstIssue = Bool() 255cd2ff98bShappy-lx val fast_rep = Bool() 256cd2ff98bShappy-lx val ld_rep = Bool() 257cd2ff98bShappy-lx val l2l_fwd = Bool() 258cd2ff98bShappy-lx val prf = Bool() 259cd2ff98bShappy-lx val prf_rd = Bool() 260cd2ff98bShappy-lx val prf_wr = Bool() 261ac17908cSHuijin Li val prf_i = Bool() 262cd2ff98bShappy-lx val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 26371489510SXuan Hu // Record the issue port idx of load issue queue. This signal is used by load cancel. 26471489510SXuan Hu val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 26541d8d239Shappy-lx val frm_mabuf = Bool() 26671489510SXuan Hu // vec only 26771489510SXuan Hu val isvec = Bool() 26871489510SXuan Hu val is128bit = Bool() 26971489510SXuan Hu val uop_unit_stride_fof = Bool() 27071489510SXuan Hu val reg_offset = UInt(vOffsetBits.W) 271e20747afSXuan Hu val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 27271489510SXuan Hu val is_first_ele = Bool() 2733952421bSweiding liu // val flowPtr = new VlflowPtr 27426af847eSgood-circle val usSecondInv = Bool() 275b7618691Sweiding liu val mbIndex = UInt(vlmBindexBits.W) 2765281d28fSweiding liu val elemIdx = UInt(elemIdxBits.W) 27755178b77Sweiding liu val elemIdxInsideVd = UInt(elemIdxBits.W) 2785281d28fSweiding liu val alignedType = UInt(alignTypeBits.W) 279c0355297SAnzooooo val vecBaseVaddr = UInt(VAddrBits.W) 280c7353d05SYanqin Li //for Svpbmt NC 281c7353d05SYanqin Li val isnc = Bool() 282c7353d05SYanqin Li val paddr = UInt(PAddrBits.W) 283c7353d05SYanqin Li val data = UInt((VLEN+1).W) 284cd2ff98bShappy-lx } 285cd2ff98bShappy-lx val s0_sel_src = Wire(new FlowSource) 286cd2ff98bShappy-lx 28714a67055Ssfencevma // load flow select/gen 28841d8d239Shappy-lx // src 0: misalignBuffer load (io.misalign_ldin) 28941d8d239Shappy-lx // src 1: super load replayed by LSQ (cache miss replay) (io.replay) 29041d8d239Shappy-lx // src 2: fast load replay (io.fast_rep_in) 29141d8d239Shappy-lx // src 3: mmio (io.lsq.uncache) 292c7353d05SYanqin Li // src 4: nc (io.lsq.nc_ldin) 293c7353d05SYanqin Li // src 5: load replayed by LSQ (io.replay) 294c7353d05SYanqin Li // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch) 29526af847eSgood-circle // NOTE: Now vec/int loads are sent from same RS 29626af847eSgood-circle // A vec load will be splited into multiple uops, 29726af847eSgood-circle // so as long as one uop is issued, 29826af847eSgood-circle // the other uops should have higher priority 299c7353d05SYanqin Li // src 7: vec read from RS (io.vecldin) 300c7353d05SYanqin Li // src 8: int read / software prefetch first issue from RS (io.in) 301c7353d05SYanqin Li // src 9: load try pointchaising when no issued or replayed load (io.fastpath) 302c7353d05SYanqin Li // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch) 30314a67055Ssfencevma // priority: high to low 304c75efc00SAnzo val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.ldin.bits.uop.lqIdx) || 305c75efc00SAnzo io.vecldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.vecldin.bits.uop.lqIdx) 306c7353d05SYanqin Li private val SRC_NUM = 11 307753d2ed8SYanqin Li private val Seq( 308c7353d05SYanqin Li mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx, 309753d2ed8SYanqin Li high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx 310753d2ed8SYanqin Li ) = (0 until SRC_NUM).toSeq 311753d2ed8SYanqin Li // load flow source valid 312753d2ed8SYanqin Li val s0_src_valid_vec = WireInit(VecInit(Seq( 313753d2ed8SYanqin Li io.misalign_ldin.valid, 314753d2ed8SYanqin Li io.replay.valid && io.replay.bits.forward_tlDchannel, 315753d2ed8SYanqin Li io.fast_rep_in.valid, 316753d2ed8SYanqin Li io.lsq.uncache.valid, 317c7353d05SYanqin Li io.lsq.nc_ldin.valid, 318753d2ed8SYanqin Li io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall, 319753d2ed8SYanqin Li io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U, 320753d2ed8SYanqin Li io.vecldin.valid, 321753d2ed8SYanqin Li io.ldin.valid, // int flow first issue or software prefetch 322753d2ed8SYanqin Li io.l2l_fwd_in.valid, 323753d2ed8SYanqin Li io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U, 324753d2ed8SYanqin Li ))) 32514a67055Ssfencevma // load flow source ready 326753d2ed8SYanqin Li val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool())) 327753d2ed8SYanqin Li s0_src_ready_vec(0) := true.B 328753d2ed8SYanqin Li for(i <- 1 until SRC_NUM){ 329753d2ed8SYanqin Li s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _) 330753d2ed8SYanqin Li } 33114a67055Ssfencevma // load flow source select (OH) 332753d2ed8SYanqin Li val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)})) 333753d2ed8SYanqin Li val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx) 334189d8d00SAnzo 335c7353d05SYanqin Li val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i || 336c7353d05SYanqin Li s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) || 337c7353d05SYanqin Li s0_src_select_vec(nc_idx) 338c7353d05SYanqin Li s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || (( 33925381b72SAnzo s0_src_valid_vec(mab_idx) || 340753d2ed8SYanqin Li s0_src_valid_vec(super_rep_idx) || 341753d2ed8SYanqin Li s0_src_valid_vec(fast_rep_idx) || 342753d2ed8SYanqin Li s0_src_valid_vec(lsq_rep_idx) || 343753d2ed8SYanqin Li s0_src_valid_vec(high_pf_idx) || 344753d2ed8SYanqin Li s0_src_valid_vec(vec_iss_idx) || 345753d2ed8SYanqin Li s0_src_valid_vec(int_iss_idx) || 346753d2ed8SYanqin Li s0_src_valid_vec(l2l_fwd_idx) || 347753d2ed8SYanqin Li s0_src_valid_vec(low_pf_idx) 34825381b72SAnzo ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready && 34925381b72SAnzo !(io.misalign_ldin.fire && io.misalign_ldin.bits.misalignNeedWakeUp) // Currently, misalign is the highest priority 35025381b72SAnzo )) 35163101478SHaojin Tang 352753d2ed8SYanqin Li s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill 353c7353d05SYanqin Li s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill 354c7353d05SYanqin Li //judgment: is NC with data or not. 355c7353d05SYanqin Li //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in` 356c7353d05SYanqin Li val s0_nc_with_data = s0_sel_src.isnc && !s0_kill 357b240e1c0SAnzooooo s0_misalign_select := s0_src_select_vec(mab_idx) && !s0_kill 35814a67055Ssfencevma 35908b0bc30Shappy-lx // if is hardware prefetch or fast replay, don't send valid to tlb 36008b0bc30Shappy-lx s0_tlb_valid := ( 36108b0bc30Shappy-lx s0_src_valid_vec(mab_idx) || 36208b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || 36308b0bc30Shappy-lx s0_src_valid_vec(lsq_rep_idx) || 36408b0bc30Shappy-lx s0_src_valid_vec(vec_iss_idx) || 36508b0bc30Shappy-lx s0_src_valid_vec(int_iss_idx) || 36608b0bc30Shappy-lx s0_src_valid_vec(l2l_fwd_idx) 36708b0bc30Shappy-lx ) && io.dcache.req.ready 36808b0bc30Shappy-lx 369a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 370753d2ed8SYanqin Li val s0_try_ptr_chasing = s0_src_select_vec(l2l_fwd_idx) 37114a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 37214a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 37314a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 374cd2ff98bShappy-lx s0_kill := s0_ptr_chasing_canceled 37514a67055Ssfencevma 37614a67055Ssfencevma // prefetch related ctrl signal 377753d2ed8SYanqin Li io.canAcceptLowConfPrefetch := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready 378753d2ed8SYanqin Li io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready 3790d32f713Shappy-lx 38014a67055Ssfencevma // query DTLB 38108b0bc30Shappy-lx io.tlb.req.valid := s0_tlb_valid 382cd2ff98bShappy-lx io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 383cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 38414a67055Ssfencevma TlbCmd.read 38514a67055Ssfencevma ) 3868a4dab4dSHaoyuan Feng io.tlb.req.bits.isPrefetch := s0_sel_src.prf 387149a2326Sweiding liu io.tlb.req.bits.vaddr := s0_tlb_vaddr 388db6cfb5aSHaoyuan Feng io.tlb.req.bits.fullva := s0_tlb_fullva 389db6cfb5aSHaoyuan Feng io.tlb.req.bits.checkfullva := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx) 39008b0bc30Shappy-lx io.tlb.req.bits.hyperinst := s0_tlb_hlv 39108b0bc30Shappy-lx io.tlb.req.bits.hlvx := s0_tlb_hlvx 39225df626eSgood-circle io.tlb.req.bits.size := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType)) 39308b0bc30Shappy-lx io.tlb.req.bits.kill := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it 39414a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 39514a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 396cd2ff98bShappy-lx io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 397cd2ff98bShappy-lx io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 39808b0bc30Shappy-lx io.tlb.req.bits.no_translate := s0_tlb_no_query // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check 3998241cb85SXuan Hu io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 400cd2ff98bShappy-lx io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 40114a67055Ssfencevma 40214a67055Ssfencevma // query DCache 403c7353d05SYanqin Li io.dcache.req.valid := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data 404cd2ff98bShappy-lx io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 40514a67055Ssfencevma MemoryOpConstants.M_PFR, 406cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 40714a67055Ssfencevma ) 408149a2326Sweiding liu io.dcache.req.bits.vaddr := s0_dcache_vaddr 409fa5e530dScz4e io.dcache.req.bits.vaddr_dup := s0_dcache_vaddr 410cd2ff98bShappy-lx io.dcache.req.bits.mask := s0_sel_src.mask 41114a67055Ssfencevma io.dcache.req.bits.data := DontCare 412cd2ff98bShappy-lx io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 413cd2ff98bShappy-lx io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 414cd2ff98bShappy-lx io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 415cd2ff98bShappy-lx io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 41614a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 417d2945707SHuijin Li io.dcache.req.bits.lqIdx := s0_sel_src.uop.lqIdx 4180d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 419b240e1c0SAnzooooo io.dcache.is128Req := s0_is128bit 42014a67055Ssfencevma 42114a67055Ssfencevma // load flow priority mux 422cd2ff98bShappy-lx def fromNullSource(): FlowSource = { 423cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 424cd2ff98bShappy-lx out 42514a67055Ssfencevma } 42614a67055Ssfencevma 42741d8d239Shappy-lx def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = { 42841d8d239Shappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 42941d8d239Shappy-lx out.vaddr := src.vaddr 43041d8d239Shappy-lx out.mask := src.mask 43141d8d239Shappy-lx out.uop := src.uop 43241d8d239Shappy-lx out.try_l2l := false.B 43341d8d239Shappy-lx out.has_rob_entry := false.B 43441d8d239Shappy-lx out.rep_carry := src.replayCarry 43541d8d239Shappy-lx out.mshrid := src.mshrid 43641d8d239Shappy-lx out.frm_mabuf := true.B 43741d8d239Shappy-lx out.isFirstIssue := false.B 43841d8d239Shappy-lx out.fast_rep := false.B 43941d8d239Shappy-lx out.ld_rep := false.B 44041d8d239Shappy-lx out.l2l_fwd := false.B 44141d8d239Shappy-lx out.prf := false.B 44241d8d239Shappy-lx out.prf_rd := false.B 44341d8d239Shappy-lx out.prf_wr := false.B 44441d8d239Shappy-lx out.sched_idx := src.schedIndex 445b240e1c0SAnzooooo out.isvec := src.isvec 44641d8d239Shappy-lx out.is128bit := src.is128bit 44741d8d239Shappy-lx out.vecActive := true.B 44841d8d239Shappy-lx out 44941d8d239Shappy-lx } 45041d8d239Shappy-lx 451cd2ff98bShappy-lx def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 452cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 453c7353d05SYanqin Li out.vaddr := src.vaddr 454c7353d05SYanqin Li out.paddr := src.paddr 455cd2ff98bShappy-lx out.mask := src.mask 456cd2ff98bShappy-lx out.uop := src.uop 457cd2ff98bShappy-lx out.try_l2l := false.B 458cd2ff98bShappy-lx out.has_rob_entry := src.hasROBEntry 459cd2ff98bShappy-lx out.rep_carry := src.rep_info.rep_carry 460cd2ff98bShappy-lx out.mshrid := src.rep_info.mshr_id 46141d8d239Shappy-lx out.frm_mabuf := src.isFrmMisAlignBuf 462cd2ff98bShappy-lx out.isFirstIssue := false.B 463cd2ff98bShappy-lx out.fast_rep := true.B 464cd2ff98bShappy-lx out.ld_rep := src.isLoadReplay 465cd2ff98bShappy-lx out.l2l_fwd := false.B 466d30bf7ffSweiding liu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 4678241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 4688241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 469ac17908cSHuijin Li out.prf_i := false.B 470cd2ff98bShappy-lx out.sched_idx := src.schedIndex 471375ed6a9Sweiding liu out.isvec := src.isvec 472375ed6a9Sweiding liu out.is128bit := src.is128bit 473375ed6a9Sweiding liu out.uop_unit_stride_fof := src.uop_unit_stride_fof 474375ed6a9Sweiding liu out.reg_offset := src.reg_offset 475375ed6a9Sweiding liu out.vecActive := src.vecActive 476375ed6a9Sweiding liu out.is_first_ele := src.is_first_ele 477375ed6a9Sweiding liu out.usSecondInv := src.usSecondInv 478375ed6a9Sweiding liu out.mbIndex := src.mbIndex 4795281d28fSweiding liu out.elemIdx := src.elemIdx 48055178b77Sweiding liu out.elemIdxInsideVd := src.elemIdxInsideVd 4815281d28fSweiding liu out.alignedType := src.alignedType 482c7353d05SYanqin Li out.isnc := src.nc 483c7353d05SYanqin Li out.data := src.data 484cd2ff98bShappy-lx out 48514a67055Ssfencevma } 48614a67055Ssfencevma 487375ed6a9Sweiding liu // TODO: implement vector mmio 48863101478SHaojin Tang def fromMmioSource(src: MemExuOutput) = { 48963101478SHaojin Tang val out = WireInit(0.U.asTypeOf(new FlowSource)) 49063101478SHaojin Tang out.mask := 0.U 49163101478SHaojin Tang out.uop := src.uop 49263101478SHaojin Tang out.try_l2l := false.B 49363101478SHaojin Tang out.has_rob_entry := false.B 49463101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 49563101478SHaojin Tang out.mshrid := 0.U 49641d8d239Shappy-lx out.frm_mabuf := false.B 49763101478SHaojin Tang out.isFirstIssue := false.B 49863101478SHaojin Tang out.fast_rep := false.B 49963101478SHaojin Tang out.ld_rep := false.B 50063101478SHaojin Tang out.l2l_fwd := false.B 50163101478SHaojin Tang out.prf := false.B 50263101478SHaojin Tang out.prf_rd := false.B 50363101478SHaojin Tang out.prf_wr := false.B 504ac17908cSHuijin Li out.prf_i := false.B 50563101478SHaojin Tang out.sched_idx := 0.U 50663101478SHaojin Tang out.vecActive := true.B 50763101478SHaojin Tang out 50863101478SHaojin Tang } 50963101478SHaojin Tang 510c7353d05SYanqin Li def fromNcSource(src: LsPipelineBundle): FlowSource = { 511c7353d05SYanqin Li val out = WireInit(0.U.asTypeOf(new FlowSource)) 512c7353d05SYanqin Li out.vaddr := src.vaddr 513c7353d05SYanqin Li out.paddr := src.paddr 514bb76fc1bSYanqin Li out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0)) 515c7353d05SYanqin Li out.uop := src.uop 516c7353d05SYanqin Li out.has_rob_entry := true.B 517c7353d05SYanqin Li out.sched_idx := src.schedIndex 518c7353d05SYanqin Li out.isvec := src.isvec 519c7353d05SYanqin Li out.is128bit := src.is128bit 520c7353d05SYanqin Li out.vecActive := src.vecActive 521c7353d05SYanqin Li out.isnc := true.B 522c7353d05SYanqin Li out.data := src.data 523c7353d05SYanqin Li out 524c7353d05SYanqin Li } 525c7353d05SYanqin Li 526cd2ff98bShappy-lx def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 527cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 528375ed6a9Sweiding liu out.mask := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0))) 529cd2ff98bShappy-lx out.uop := src.uop 530cd2ff98bShappy-lx out.try_l2l := false.B 531cd2ff98bShappy-lx out.has_rob_entry := true.B 532cd2ff98bShappy-lx out.rep_carry := src.replayCarry 533cd2ff98bShappy-lx out.mshrid := src.mshrid 53441d8d239Shappy-lx out.frm_mabuf := false.B 535cd2ff98bShappy-lx out.isFirstIssue := false.B 536cd2ff98bShappy-lx out.fast_rep := false.B 537cd2ff98bShappy-lx out.ld_rep := true.B 538cd2ff98bShappy-lx out.l2l_fwd := false.B 539d30bf7ffSweiding liu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 5408241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 5418241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 542ac17908cSHuijin Li out.prf_i := false.B 543cd2ff98bShappy-lx out.sched_idx := src.schedIndex 544375ed6a9Sweiding liu out.isvec := src.isvec 545375ed6a9Sweiding liu out.is128bit := src.is128bit 546375ed6a9Sweiding liu out.uop_unit_stride_fof := src.uop_unit_stride_fof 547375ed6a9Sweiding liu out.reg_offset := src.reg_offset 548375ed6a9Sweiding liu out.vecActive := src.vecActive 549375ed6a9Sweiding liu out.is_first_ele := src.is_first_ele 550375ed6a9Sweiding liu out.usSecondInv := src.usSecondInv 551375ed6a9Sweiding liu out.mbIndex := src.mbIndex 5525281d28fSweiding liu out.elemIdx := src.elemIdx 55355178b77Sweiding liu out.elemIdxInsideVd := src.elemIdxInsideVd 5545281d28fSweiding liu out.alignedType := src.alignedType 555cd2ff98bShappy-lx out 55614a67055Ssfencevma } 55714a67055Ssfencevma 558375ed6a9Sweiding liu // TODO: implement vector prefetch 559cd2ff98bShappy-lx def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 560cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 561cd2ff98bShappy-lx out.mask := 0.U 562cd2ff98bShappy-lx out.uop := DontCare 563cd2ff98bShappy-lx out.try_l2l := false.B 564cd2ff98bShappy-lx out.has_rob_entry := false.B 56563101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 566cd2ff98bShappy-lx out.mshrid := 0.U 56741d8d239Shappy-lx out.frm_mabuf := false.B 568cd2ff98bShappy-lx out.isFirstIssue := false.B 569cd2ff98bShappy-lx out.fast_rep := false.B 570cd2ff98bShappy-lx out.ld_rep := false.B 571cd2ff98bShappy-lx out.l2l_fwd := false.B 572cd2ff98bShappy-lx out.prf := true.B 573cd2ff98bShappy-lx out.prf_rd := !src.is_store 574cd2ff98bShappy-lx out.prf_wr := src.is_store 575ac17908cSHuijin Li out.prf_i := false.B 576cd2ff98bShappy-lx out.sched_idx := 0.U 577cd2ff98bShappy-lx out 57814a67055Ssfencevma } 57914a67055Ssfencevma 5803952421bSweiding liu def fromVecIssueSource(src: VecPipeBundle): FlowSource = { 581cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 5828241cb85SXuan Hu out.mask := src.mask 5838241cb85SXuan Hu out.uop := src.uop 584cd2ff98bShappy-lx out.try_l2l := false.B 5858241cb85SXuan Hu out.has_rob_entry := true.B 58620a5248fSzhanglinjuan // TODO: VLSU, implement replay carry 58763101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 588cd2ff98bShappy-lx out.mshrid := 0.U 58941d8d239Shappy-lx out.frm_mabuf := false.B 59020a5248fSzhanglinjuan // TODO: VLSU, implement first issue 59126af847eSgood-circle// out.isFirstIssue := src.isFirstIssue 592cd2ff98bShappy-lx out.fast_rep := false.B 593cd2ff98bShappy-lx out.ld_rep := false.B 594cd2ff98bShappy-lx out.l2l_fwd := false.B 595cd2ff98bShappy-lx out.prf := false.B 596cd2ff98bShappy-lx out.prf_rd := false.B 597cd2ff98bShappy-lx out.prf_wr := false.B 598ac17908cSHuijin Li out.prf_i := false.B 599cd2ff98bShappy-lx out.sched_idx := 0.U 60020a5248fSzhanglinjuan // Vector load interface 6018241cb85SXuan Hu out.isvec := true.B 60220a5248fSzhanglinjuan // vector loads only access a single element at a time, so 128-bit path is not used for now 60300e6f2e2Sweiding liu out.is128bit := is128Bit(src.alignedType) 6048241cb85SXuan Hu out.uop_unit_stride_fof := src.uop_unit_stride_fof 6058241cb85SXuan Hu // out.rob_idx_valid := src.rob_idx_valid 6068241cb85SXuan Hu // out.inner_idx := src.inner_idx 6078241cb85SXuan Hu // out.rob_idx := src.rob_idx 6088241cb85SXuan Hu out.reg_offset := src.reg_offset 6098241cb85SXuan Hu // out.offset := src.offset 610e20747afSXuan Hu out.vecActive := src.vecActive 6118241cb85SXuan Hu out.is_first_ele := src.is_first_ele 6123952421bSweiding liu // out.flowPtr := src.flowPtr 61326af847eSgood-circle out.usSecondInv := src.usSecondInv 614b7618691Sweiding liu out.mbIndex := src.mBIndex 6155281d28fSweiding liu out.elemIdx := src.elemIdx 61655178b77Sweiding liu out.elemIdxInsideVd := src.elemIdxInsideVd 617c0355297SAnzooooo out.vecBaseVaddr := src.basevaddr 6185281d28fSweiding liu out.alignedType := src.alignedType 61926af847eSgood-circle out 62026af847eSgood-circle } 62126af847eSgood-circle 62226af847eSgood-circle def fromIntIssueSource(src: MemExuInput): FlowSource = { 62326af847eSgood-circle val out = WireInit(0.U.asTypeOf(new FlowSource)) 624149a2326Sweiding liu val addr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 625149a2326Sweiding liu out.mask := genVWmask(addr, src.uop.fuOpType(1,0)) 62626af847eSgood-circle out.uop := src.uop 62726af847eSgood-circle out.try_l2l := false.B 62826af847eSgood-circle out.has_rob_entry := true.B 62926af847eSgood-circle out.rep_carry := 0.U.asTypeOf(out.rep_carry) 63026af847eSgood-circle out.mshrid := 0.U 63141d8d239Shappy-lx out.frm_mabuf := false.B 63226af847eSgood-circle out.isFirstIssue := true.B 63326af847eSgood-circle out.fast_rep := false.B 63426af847eSgood-circle out.ld_rep := false.B 63526af847eSgood-circle out.l2l_fwd := false.B 63626af847eSgood-circle out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 63726af847eSgood-circle out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 63826af847eSgood-circle out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 639ac17908cSHuijin Li out.prf_i := src.uop.fuOpType === LSUOpType.prefetch_i 64026af847eSgood-circle out.sched_idx := 0.U 64126af847eSgood-circle out.vecActive := true.B // true for scala load 64271489510SXuan Hu out 64314a67055Ssfencevma } 64414a67055Ssfencevma 645375ed6a9Sweiding liu // TODO: implement vector l2l 646cd2ff98bShappy-lx def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 647cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 648cd2ff98bShappy-lx out.mask := genVWmask(0.U, LSUOpType.ld) 64914a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 65014a67055Ssfencevma // Assume the pointer chasing is always ld. 6518241cb85SXuan Hu out.uop.fuOpType := LSUOpType.ld 652cd2ff98bShappy-lx out.try_l2l := true.B 653596af5d2SHaojin Tang // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 65414a67055Ssfencevma // because these signals will be updated in S1 655cd2ff98bShappy-lx out.has_rob_entry := false.B 656cd2ff98bShappy-lx out.mshrid := 0.U 65741d8d239Shappy-lx out.frm_mabuf := false.B 65863101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 659cd2ff98bShappy-lx out.isFirstIssue := true.B 660cd2ff98bShappy-lx out.fast_rep := false.B 661cd2ff98bShappy-lx out.ld_rep := false.B 662cd2ff98bShappy-lx out.l2l_fwd := true.B 663cd2ff98bShappy-lx out.prf := false.B 664cd2ff98bShappy-lx out.prf_rd := false.B 665cd2ff98bShappy-lx out.prf_wr := false.B 666ac17908cSHuijin Li out.prf_i := false.B 667cd2ff98bShappy-lx out.sched_idx := 0.U 668cd2ff98bShappy-lx out 66914a67055Ssfencevma } 67014a67055Ssfencevma 67114a67055Ssfencevma // set default 672753d2ed8SYanqin Li val s0_src_selector = WireInit(s0_src_valid_vec) 673753d2ed8SYanqin Li if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B } 674cd2ff98bShappy-lx val s0_src_format = Seq( 67541d8d239Shappy-lx fromMisAlignBufferSource(io.misalign_ldin.bits), 676cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 677cd2ff98bShappy-lx fromFastReplaySource(io.fast_rep_in.bits), 67863101478SHaojin Tang fromMmioSource(io.lsq.uncache.bits), 679c7353d05SYanqin Li fromNcSource(io.lsq.nc_ldin.bits), 680cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 681cd2ff98bShappy-lx fromPrefetchSource(io.prefetch_req.bits), 6828241cb85SXuan Hu fromVecIssueSource(io.vecldin.bits), 68326af847eSgood-circle fromIntIssueSource(io.ldin.bits), 684149a2326Sweiding liu (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()), 685149a2326Sweiding liu fromPrefetchSource(io.prefetch_req.bits) 686cd2ff98bShappy-lx ) 687cd2ff98bShappy-lx s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 68814a67055Ssfencevma 68908b0bc30Shappy-lx // fast replay and hardware prefetch don't need to query tlb 69008b0bc30Shappy-lx val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 691db6cfb5aSHaoyuan Feng val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr) 69208b0bc30Shappy-lx s0_tlb_vaddr := Mux( 693753d2ed8SYanqin Li s0_src_valid_vec(mab_idx), 69441d8d239Shappy-lx io.misalign_ldin.bits.vaddr, 69508b0bc30Shappy-lx Mux( 69608b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 697149a2326Sweiding liu io.replay.bits.vaddr, 69808b0bc30Shappy-lx int_vec_vaddr 699149a2326Sweiding liu ) 70008b0bc30Shappy-lx ) 701b240e1c0SAnzooooo s0_dcache_vaddr := Mux( 702b240e1c0SAnzooooo s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr, 703b240e1c0SAnzooooo Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(), 704b240e1c0SAnzooooo Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check 705b240e1c0SAnzooooo s0_tlb_vaddr)) 706b240e1c0SAnzooooo ) 707b240e1c0SAnzooooo 708b240e1c0SAnzooooo val s0_alignType = Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)) 709b240e1c0SAnzooooo 710b240e1c0SAnzooooo val s0_addr_aligned = LookupTree(s0_alignType, List( 711b240e1c0SAnzooooo "b00".U -> true.B, //b 712b240e1c0SAnzooooo "b01".U -> (s0_dcache_vaddr(0) === 0.U), //h 713b240e1c0SAnzooooo "b10".U -> (s0_dcache_vaddr(1, 0) === 0.U), //w 714b240e1c0SAnzooooo "b11".U -> (s0_dcache_vaddr(2, 0) === 0.U) //d 715b240e1c0SAnzooooo )) 716b240e1c0SAnzooooo // address align check 717b240e1c0SAnzooooo XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!") 718b240e1c0SAnzooooo 719b240e1c0SAnzooooo val s0_check_vaddr_low = s0_dcache_vaddr(4, 0) 720b240e1c0SAnzooooo val s0_check_vaddr_Up_low = LookupTree(s0_alignType, List( 721b240e1c0SAnzooooo "b00".U -> 0.U, 722b240e1c0SAnzooooo "b01".U -> 1.U, 723b240e1c0SAnzooooo "b10".U -> 3.U, 724b240e1c0SAnzooooo "b11".U -> 7.U 725b240e1c0SAnzooooo )) + s0_check_vaddr_low 726b240e1c0SAnzooooo //TODO vec? 727b240e1c0SAnzooooo val s0_rs_cross16Bytes = s0_check_vaddr_Up_low(4) =/= s0_check_vaddr_low(4) 728b240e1c0SAnzooooo val s0_misalignWith16Byte = !s0_rs_cross16Bytes && !s0_addr_aligned && !s0_hw_prf_select 729b240e1c0SAnzooooo val s0_misalignNeedWakeUp = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.misalignNeedWakeUp 730b240e1c0SAnzooooo val s0_finalSplit = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.isFinalSplit 731b240e1c0SAnzooooo s0_is128bit := s0_sel_src.is128bit || s0_misalignWith16Byte 732db6cfb5aSHaoyuan Feng 733db6cfb5aSHaoyuan Feng // only first issue of int / vec load intructions need to check full vaddr 7349abad712SHaoyuan Feng s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx), 7359abad712SHaoyuan Feng io.misalign_ldin.bits.fullva, 7369abad712SHaoyuan Feng Mux(s0_src_select_vec(vec_iss_idx), 737db6cfb5aSHaoyuan Feng io.vecldin.bits.vaddr, 738db6cfb5aSHaoyuan Feng Mux( 739db6cfb5aSHaoyuan Feng s0_src_select_vec(int_iss_idx), 740db6cfb5aSHaoyuan Feng io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN), 741db6cfb5aSHaoyuan Feng s0_dcache_vaddr 742db6cfb5aSHaoyuan Feng ) 743db6cfb5aSHaoyuan Feng ) 7449abad712SHaoyuan Feng ) 745db6cfb5aSHaoyuan Feng 74608b0bc30Shappy-lx s0_tlb_hlv := Mux( 74708b0bc30Shappy-lx s0_src_valid_vec(mab_idx), 74808b0bc30Shappy-lx LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType), 74908b0bc30Shappy-lx Mux( 75008b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 75108b0bc30Shappy-lx LSUOpType.isHlv(io.replay.bits.uop.fuOpType), 75208b0bc30Shappy-lx Mux( 75308b0bc30Shappy-lx s0_src_valid_vec(int_iss_idx), 75408b0bc30Shappy-lx LSUOpType.isHlv(io.ldin.bits.uop.fuOpType), 75508b0bc30Shappy-lx false.B 75608b0bc30Shappy-lx ) 75708b0bc30Shappy-lx ) 75808b0bc30Shappy-lx ) 75908b0bc30Shappy-lx s0_tlb_hlvx := Mux( 76008b0bc30Shappy-lx s0_src_valid_vec(mab_idx), 76108b0bc30Shappy-lx LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType), 76208b0bc30Shappy-lx Mux( 76308b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 76408b0bc30Shappy-lx LSUOpType.isHlvx(io.replay.bits.uop.fuOpType), 76508b0bc30Shappy-lx Mux( 76608b0bc30Shappy-lx s0_src_valid_vec(int_iss_idx), 76708b0bc30Shappy-lx LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType), 76808b0bc30Shappy-lx false.B 76908b0bc30Shappy-lx ) 77008b0bc30Shappy-lx ) 77108b0bc30Shappy-lx ) 772149a2326Sweiding liu 77314a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 77414a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 77514a67055Ssfencevma s0_out := DontCare 776c7353d05SYanqin Li s0_out.vaddr := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr) 777db6cfb5aSHaoyuan Feng s0_out.fullva := s0_tlb_fullva 778cd2ff98bShappy-lx s0_out.mask := s0_sel_src.mask 779cd2ff98bShappy-lx s0_out.uop := s0_sel_src.uop 780cd2ff98bShappy-lx s0_out.isFirstIssue := s0_sel_src.isFirstIssue 781cd2ff98bShappy-lx s0_out.hasROBEntry := s0_sel_src.has_rob_entry 782cd2ff98bShappy-lx s0_out.isPrefetch := s0_sel_src.prf 783cd2ff98bShappy-lx s0_out.isHWPrefetch := s0_hw_prf_select 784cd2ff98bShappy-lx s0_out.isFastReplay := s0_sel_src.fast_rep 785cd2ff98bShappy-lx s0_out.isLoadReplay := s0_sel_src.ld_rep 786cd2ff98bShappy-lx s0_out.isFastPath := s0_sel_src.l2l_fwd 787cd2ff98bShappy-lx s0_out.mshrid := s0_sel_src.mshrid 78871489510SXuan Hu s0_out.isvec := s0_sel_src.isvec 789b240e1c0SAnzooooo s0_out.is128bit := s0_is128bit 79041d8d239Shappy-lx s0_out.isFrmMisAlignBuf := s0_sel_src.frm_mabuf 79171489510SXuan Hu s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 792c7353d05SYanqin Li s0_out.paddr := 7930b8a9d16SYanqin Li Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.paddr, 7940b8a9d16SYanqin Li Mux(s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.paddr, 795c7353d05SYanqin Li Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U, 796c7353d05SYanqin Li io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch 79708b0bc30Shappy-lx s0_out.tlbNoQuery := s0_tlb_no_query 79820a5248fSzhanglinjuan // s0_out.rob_idx_valid := s0_rob_idx_valid 79920a5248fSzhanglinjuan // s0_out.inner_idx := s0_inner_idx 80020a5248fSzhanglinjuan // s0_out.rob_idx := s0_rob_idx 80171489510SXuan Hu s0_out.reg_offset := s0_sel_src.reg_offset 80220a5248fSzhanglinjuan // s0_out.offset := s0_offset 803e20747afSXuan Hu s0_out.vecActive := s0_sel_src.vecActive 80426af847eSgood-circle s0_out.usSecondInv := s0_sel_src.usSecondInv 80571489510SXuan Hu s0_out.is_first_ele := s0_sel_src.is_first_ele 8065281d28fSweiding liu s0_out.elemIdx := s0_sel_src.elemIdx 80755178b77Sweiding liu s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd 8085281d28fSweiding liu s0_out.alignedType := s0_sel_src.alignedType 8095281d28fSweiding liu s0_out.mbIndex := s0_sel_src.mbIndex 810c0355297SAnzooooo s0_out.vecBaseVaddr := s0_sel_src.vecBaseVaddr 8113952421bSweiding liu // s0_out.flowPtr := s0_sel_src.flowPtr 812b240e1c0SAnzooooo s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive && !s0_misalignWith16Byte 813b240e1c0SAnzooooo s0_out.isMisalign := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive 814753d2ed8SYanqin Li s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx) 815cd2ff98bShappy-lx when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 81614a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 81714a67055Ssfencevma }.otherwise{ 818cd2ff98bShappy-lx s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 81914a67055Ssfencevma } 820cd2ff98bShappy-lx s0_out.schedIndex := s0_sel_src.sched_idx 821c7353d05SYanqin Li //for Svpbmt Nc 822c7353d05SYanqin Li s0_out.nc := s0_sel_src.isnc 823c7353d05SYanqin Li s0_out.data := s0_sel_src.data 824b240e1c0SAnzooooo s0_out.misalignWith16Byte := s0_misalignWith16Byte 825b240e1c0SAnzooooo s0_out.misalignNeedWakeUp := s0_misalignNeedWakeUp 826b240e1c0SAnzooooo s0_out.isFinalSplit := s0_finalSplit 82714a67055Ssfencevma 82814a67055Ssfencevma // load fast replay 829753d2ed8SYanqin Li io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx)) 83014a67055Ssfencevma 83163101478SHaojin Tang // mmio 83263101478SHaojin Tang io.lsq.uncache.ready := s0_mmio_fire 833bb76fc1bSYanqin Li io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go 83463101478SHaojin Tang 83514a67055Ssfencevma // load flow source ready 83676e71c02Shappy-lx // cache missed load has highest priority 83776e71c02Shappy-lx // always accept cache missed load flow from load replay queue 838753d2ed8SYanqin Li io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx))) 83914a67055Ssfencevma 84014a67055Ssfencevma // accept load flow from rs when: 84114a67055Ssfencevma // 1) there is no lsq-replayed load 84276e71c02Shappy-lx // 2) there is no fast replayed load 84376e71c02Shappy-lx // 3) there is no high confidence prefetch request 844753d2ed8SYanqin Li io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx) 845753d2ed8SYanqin Li io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx) 846753d2ed8SYanqin Li io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx) 84714a67055Ssfencevma 84814a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 84914a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 85014a67055Ssfencevma 85114a67055Ssfencevma // dcache replacement extra info 85214a67055Ssfencevma // TODO: should prefetch load update replacement? 853753d2ed8SYanqin Li io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B) 85414a67055Ssfencevma 855596af5d2SHaojin Tang // load wakeup 856bb76fc1bSYanqin Li // TODO: vector load wakeup? frm_mabuf wakeup? 85721f0aff0Sweiding liu val s0_wakeup_selector = Seq( 858b240e1c0SAnzooooo s0_misalign_wakeup_fire, 859753d2ed8SYanqin Li s0_src_valid_vec(super_rep_idx), 860753d2ed8SYanqin Li s0_src_valid_vec(fast_rep_idx), 86121f0aff0Sweiding liu s0_mmio_fire, 862bb76fc1bSYanqin Li s0_nc_fire, 863753d2ed8SYanqin Li s0_src_valid_vec(lsq_rep_idx), 864753d2ed8SYanqin Li s0_src_valid_vec(int_iss_idx) 86521f0aff0Sweiding liu ) 86621f0aff0Sweiding liu val s0_wakeup_format = Seq( 867b240e1c0SAnzooooo io.misalign_ldin.bits.uop, 86821f0aff0Sweiding liu io.replay.bits.uop, 86921f0aff0Sweiding liu io.fast_rep_in.bits.uop, 87021f0aff0Sweiding liu io.lsq.uncache.bits.uop, 871bb76fc1bSYanqin Li io.lsq.nc_ldin.bits.uop, 87221f0aff0Sweiding liu io.replay.bits.uop, 87321f0aff0Sweiding liu io.ldin.bits.uop, 87421f0aff0Sweiding liu ) 87521f0aff0Sweiding liu val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format) 876bb76fc1bSYanqin Li io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && ( 877c7353d05SYanqin Li s0_src_valid_vec(super_rep_idx) || 878c7353d05SYanqin Li s0_src_valid_vec(fast_rep_idx) || 879c7353d05SYanqin Li s0_src_valid_vec(lsq_rep_idx) || 880c7353d05SYanqin Li (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf && 881c7353d05SYanqin Li !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx)) 882b240e1c0SAnzooooo ) || s0_mmio_fire || s0_nc_fire || s0_misalign_wakeup_fire 88321f0aff0Sweiding liu io.wakeup.bits := s0_wakeup_uop 884596af5d2SHaojin Tang 885ac17908cSHuijin Li // prefetch.i(Zicbop) 886753d2ed8SYanqin Li io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 887753d2ed8SYanqin Li io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 888ac17908cSHuijin Li 88914a67055Ssfencevma XSDebug(io.dcache.req.fire, 890149a2326Sweiding liu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n" 89114a67055Ssfencevma ) 89214a67055Ssfencevma XSDebug(s0_valid, 893870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 89414a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 89514a67055Ssfencevma 89614a67055Ssfencevma // Pipeline 89714a67055Ssfencevma // -------------------------------------------------------------------------------- 89814a67055Ssfencevma // stage 1 89914a67055Ssfencevma // -------------------------------------------------------------------------------- 90014a67055Ssfencevma // TLB resp (send paddr to dcache) 90114a67055Ssfencevma val s1_valid = RegInit(false.B) 90214a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 90314a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 90414a67055Ssfencevma val s1_kill = Wire(Bool()) 90514a67055Ssfencevma val s1_can_go = s2_ready 90614a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 907e20747afSXuan Hu val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 908c7353d05SYanqin Li val s1_nc_with_data = RegNext(s0_nc_with_data) 90914a67055Ssfencevma 91014a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 91114a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 91214a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 91314a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 91414a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 91514a67055Ssfencevma 9165adc4829SYanqin Li val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay 9175adc4829SYanqin Li val s1_fast_rep_dly_err = RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay 9185adc4829SYanqin Li val s1_l2l_fwd_dly_err = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath 919cd2ff98bShappy-lx val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 92014a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 92114a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 92214a67055Ssfencevma val s1_vaddr = Wire(UInt()) 92314a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 924cca17e78Speixiaokun val s1_gpaddr_dup_lsu = Wire(UInt()) 92514a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 926870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 927c151d553SAnzooooo val s1_tlb_miss = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 92808b0bc30Shappy-lx val s1_tlb_fast_miss = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid 92948f7f553SYanqin Li val s1_tlb_hit = !io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 93048f7f553SYanqin Li val s1_pbmt = Mux(s1_tlb_hit, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W)) 931c7353d05SYanqin Li val s1_nc = s1_in.nc 93214a67055Ssfencevma val s1_prf = s1_in.isPrefetch 93314a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 93414a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 93514a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 93614a67055Ssfencevma 93714a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 93814a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 93914a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 94008b0bc30Shappy-lx s1_paddr_dup_lsu := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0)) 94108b0bc30Shappy-lx s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1)) 94208b0bc30Shappy-lx s1_gpaddr_dup_lsu := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0)) 94314a67055Ssfencevma 94414a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 94514a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 94614a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 94714a67055Ssfencevma } 94814a67055Ssfencevma 949cd2ff98bShappy-lx io.tlb.req_kill := s1_kill || s1_dly_err 950149a2326Sweiding liu io.tlb.req.bits.pmp_addr := s1_in.paddr 95114a67055Ssfencevma io.tlb.resp.ready := true.B 95214a67055Ssfencevma 95314a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 95414a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 955cd2ff98bShappy-lx io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 95608b0bc30Shappy-lx io.dcache.s1_kill_data_read := s1_kill || s1_dly_err || s1_tlb_fast_miss 95714a67055Ssfencevma 95814a67055Ssfencevma // store to load forwarding 959cd2ff98bShappy-lx io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 96014a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 96114a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 96214a67055Ssfencevma io.sbuffer.uop := s1_in.uop 96314a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 96414a67055Ssfencevma io.sbuffer.mask := s1_in.mask 965870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 96614a67055Ssfencevma 967e04c5f64SYanqin Li io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 968e04c5f64SYanqin Li io.ubuffer.vaddr := s1_vaddr 969e04c5f64SYanqin Li io.ubuffer.paddr := s1_paddr_dup_lsu 970e04c5f64SYanqin Li io.ubuffer.uop := s1_in.uop 971e04c5f64SYanqin Li io.ubuffer.sqIdx := s1_in.uop.sqIdx 972e04c5f64SYanqin Li io.ubuffer.mask := s1_in.mask 973e04c5f64SYanqin Li io.ubuffer.pc := s1_in.uop.pc // FIXME: remove it 974e04c5f64SYanqin Li 975cd2ff98bShappy-lx io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 97614a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 97714a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 97814a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 97914a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 980e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 98114a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 982870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 98314a67055Ssfencevma 98414a67055Ssfencevma // st-ld violation query 985dde74b27SAnzooooo // if store unit is 128-bits memory access, need match 128-bit 986b240e1c0SAnzooooo private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s1_in.isvec || s1_in.misalignWith16Byte) && s1_in.is128bit))) 987dde74b27SAnzooooo val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s, 98800e6f2e2Sweiding liu s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 989dde74b27SAnzooooo s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 99014a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 99114a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 99214a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 99300e6f2e2Sweiding liu s1_nuke_paddr_match(w) && // paddr match 99414a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 99514a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 99614a67055Ssfencevma 99714a67055Ssfencevma s1_out := s1_in 99814a67055Ssfencevma s1_out.vaddr := s1_vaddr 999189833a1SHaoyuan Feng s1_out.fullva := io.tlb.resp.bits.fullva 100046e9ee74SHaoyuan Feng s1_out.vaNeedExt := io.tlb.resp.bits.excp(0).vaNeedExt 100146e9ee74SHaoyuan Feng s1_out.isHyper := io.tlb.resp.bits.excp(0).isHyper 100214a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 10038ecb4a7dSpeixiaokun s1_out.gpaddr := s1_gpaddr_dup_lsu 1004ad415ae0SXiaokun-Pei s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE 100514a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 100614a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 100714a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 100814a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 1009cd2ff98bShappy-lx s1_out.delayedLoadError := s1_dly_err 1010c7353d05SYanqin Li s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt) 1011c7353d05SYanqin Li s1_out.mmio := Pbmt.isIO(s1_pbmt) 101214a67055Ssfencevma 1013cd2ff98bShappy-lx when (!s1_dly_err) { 101414a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 101514a67055Ssfencevma // af & pf exception were modified 101608b0bc30Shappy-lx // if is tlbNoQuery request, don't trigger exception from tlb resp 101708b0bc30Shappy-lx s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 101808b0bc30Shappy-lx s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery 101908b0bc30Shappy-lx s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 1020b240e1c0SAnzooooo when (RegNext(io.tlb.req.bits.checkfullva) && 102146e9ee74SHaoyuan Feng (s1_out.uop.exceptionVec(loadPageFault) || 102246e9ee74SHaoyuan Feng s1_out.uop.exceptionVec(loadGuestPageFault) || 102346e9ee74SHaoyuan Feng s1_out.uop.exceptionVec(loadAccessFault))) { 1024db6cfb5aSHaoyuan Feng s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 1025562eaa0cSAnzooooo s1_out.isMisalign := false.B 1026db6cfb5aSHaoyuan Feng } 102714a67055Ssfencevma } .otherwise { 102871489510SXuan Hu s1_out.uop.exceptionVec(loadPageFault) := false.B 1029e25e4d90SXuan Hu s1_out.uop.exceptionVec(loadGuestPageFault) := false.B 103071489510SXuan Hu s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 1031562eaa0cSAnzooooo s1_out.isMisalign := false.B 1032e20747afSXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 103314a67055Ssfencevma } 103414a67055Ssfencevma 103514a67055Ssfencevma // pointer chasing 10365adc4829SYanqin Li val s1_try_ptr_chasing = GatedValidRegNext(s0_do_try_ptr_chasing, false.B) 103714a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 103814a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 103914a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 104014a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 104114a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 1042cd2ff98bShappy-lx val s1_fast_mismatch = WireInit(false.B) 104314a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 104414a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 104514a67055Ssfencevma 10465adc4829SYanqin Li val s1_redirect_reg = Wire(Valid(new Redirect)) 10475adc4829SYanqin Li s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid) 10485adc4829SYanqin Li s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid) 10495adc4829SYanqin Li 1050cd2ff98bShappy-lx s1_kill := s1_fast_rep_dly_kill || 1051e50f3145Ssfencevma s1_cancel_ptr_chasing || 1052e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 10535adc4829SYanqin Li (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) || 1054c7353d05SYanqin Li RegEnable(s0_kill, false.B, io.ldin.valid || 1055c7353d05SYanqin Li io.vecldin.valid || io.replay.valid || 1056c7353d05SYanqin Li io.l2l_fwd_in.valid || io.fast_rep_in.valid || 1057c7353d05SYanqin Li io.misalign_ldin.valid || io.lsq.nc_ldin.valid 1058c7353d05SYanqin Li ) 1059e50f3145Ssfencevma 1060c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 1061c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 1062c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 1063c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 1064cd2ff98bShappy-lx s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 1065cd2ff98bShappy-lx RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 1066cd2ff98bShappy-lx // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 1067cd2ff98bShappy-lx s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 10688241cb85SXuan Hu s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 1069c163075eSsfencevma // Case 2: this load-load uop is cancelled 107014a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 1071cd2ff98bShappy-lx // Case 3: fast mismatch 1072cd2ff98bShappy-lx s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 107314a67055Ssfencevma 107414a67055Ssfencevma when (s1_try_ptr_chasing) { 1075cd2ff98bShappy-lx s1_cancel_ptr_chasing := s1_addr_mismatch || 1076cd2ff98bShappy-lx s1_addr_misaligned || 1077cd2ff98bShappy-lx s1_fu_op_type_not_ld || 1078cd2ff98bShappy-lx s1_ptr_chasing_canceled || 1079cd2ff98bShappy-lx s1_fast_mismatch 108014a67055Ssfencevma 108114a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 1082870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 1083c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 1084e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 1085e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 108614a67055Ssfencevma 10878744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 108814a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 108914a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 1090c3b763d0SYinan Xu } 1091e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 1092c7353d05SYanqin Li s0_ptr_chasing_canceled := s1_try_ptr_chasing && 1093c7353d05SYanqin Li !io.replay.fire && !io.fast_rep_in.fire && 1094c7353d05SYanqin Li !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && 1095c7353d05SYanqin Li !io.misalign_ldin.fire && 1096c7353d05SYanqin Li !io.lsq.nc_ldin.valid 109714a67055Ssfencevma when (s1_try_ptr_chasing) { 109814a67055Ssfencevma io.ldin.ready := true.B 109914a67055Ssfencevma } 1100c3b763d0SYinan Xu } 1101c3b763d0SYinan Xu } 1102c3b763d0SYinan Xu 110314a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 11045adc4829SYanqin Li val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire) 110514a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 110614a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 110714a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 110814a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 110914a67055Ssfencevma if (EnableLoadToLoadForward) { 111014a67055Ssfencevma when (s1_try_ptr_chasing) { 111114a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 1112c3b763d0SYinan Xu } 111314a67055Ssfencevma } 1114024ee227SWilliam Wang 111514a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 111614a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 111714a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 11180a47e4a1SWilliam Wang 111994998b06Shappy-lx val loadTrigger = Module(new MemTrigger(MemType.LOAD)) 112094998b06Shappy-lx loadTrigger.io.fromCsrTrigger.tdataVec := io.fromCsrTrigger.tdataVec 112194998b06Shappy-lx loadTrigger.io.fromCsrTrigger.tEnableVec := io.fromCsrTrigger.tEnableVec 112294998b06Shappy-lx loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp 112394998b06Shappy-lx loadTrigger.io.fromCsrTrigger.debugMode := io.fromCsrTrigger.debugMode 112494998b06Shappy-lx loadTrigger.io.fromLoadStore.vaddr := s1_vaddr 1125506ca2a3SAnzooooo loadTrigger.io.fromLoadStore.isVectorUnitStride := s1_in.isvec && s1_in.is128bit 1126506ca2a3SAnzooooo loadTrigger.io.fromLoadStore.mask := s1_in.mask 112794998b06Shappy-lx 112894998b06Shappy-lx val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction 112994998b06Shappy-lx val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action) 113094998b06Shappy-lx val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action) 113194998b06Shappy-lx s1_out.uop.trigger := s1_trigger_action 113294998b06Shappy-lx s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint 1133c0355297SAnzooooo s1_out.vecVaddrOffset := Mux( 1134c0355297SAnzooooo s1_trigger_debug_mode || s1_trigger_breakpoint, 1135c0355297SAnzooooo loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr, 113641c5202dSAnzooooo s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr 1137c0355297SAnzooooo ) 1138d0d2c22dSAnzooooo s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U) 113994998b06Shappy-lx 114014a67055Ssfencevma XSDebug(s1_valid, 1141870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 114214a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 1143683c1411Shappy-lx 114414a67055Ssfencevma // Pipeline 114514a67055Ssfencevma // -------------------------------------------------------------------------------- 114614a67055Ssfencevma // stage 2 114714a67055Ssfencevma // -------------------------------------------------------------------------------- 114814a67055Ssfencevma // s2: DCache resp 114914a67055Ssfencevma val s2_valid = RegInit(false.B) 1150f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 1151f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 115214a67055Ssfencevma val s2_kill = Wire(Bool()) 115314a67055Ssfencevma val s2_can_go = s3_ready 115414a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 1155e20747afSXuan Hu val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 115620a5248fSzhanglinjuan val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 11573406b3afSweiding liu val s2_data_select = genRdataOH(s2_out.uop) 11580b4afd34Scz4e val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0)) 115941d8d239Shappy-lx val s2_frm_mabuf = s2_in.isFrmMisAlignBuf 1160002c10a4SYanqin Li val s2_pbmt = RegEnable(s1_pbmt, s1_fire) 116194998b06Shappy-lx val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire) 1162c7353d05SYanqin Li val s2_nc_with_data = RegNext(s1_nc_with_data) 116337f33e11Scz4e val s2_mmio_req = Wire(Valid(new MemExuOutput)) 116437f33e11Scz4e s2_mmio_req.valid := RegNextN(io.lsq.uncache.fire, 2, Some(false.B)) 116537f33e11Scz4e s2_mmio_req.bits := RegNextN(io.lsq.uncache.bits, 2) 1166e4f69d78Ssfencevma 11677ea48366SAnzo val s3_misalign_wakeup_req = Wire(Valid(new LqWriteBundle)) 11687ea48366SAnzo val s3_misalign_wakeup_req_bits = WireInit(0.U.asTypeOf(new LqWriteBundle)) 11697ea48366SAnzo connectSamePort(s3_misalign_wakeup_req_bits, io.misalign_ldin.bits) 11707ea48366SAnzo s3_misalign_wakeup_req.valid := RegNextN(io.misalign_ldin.bits.misalignNeedWakeUp && io.misalign_ldin.fire, 3, Some(false.B)) 11717ea48366SAnzo s3_misalign_wakeup_req.bits := RegNextN(s3_misalign_wakeup_req_bits, 3) 11727ea48366SAnzo 117314a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 117414a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 117514a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 117614a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 117714a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 117814a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 117914a67055Ssfencevma 118014a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 11816aee9d0bSAnzo val s2_isMisalign = WireInit(s2_in.isMisalign) 1182f9ac118cSHaoyuan Feng 118314a67055Ssfencevma val s2_prf = s2_in.isPrefetch 118414a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 11856aee9d0bSAnzo val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 118666e9b546SYanqin Li 118714a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 118814a67055Ssfencevma // if such exception happen, that inst and its exception info 118914a67055Ssfencevma // will be force writebacked to rob 1190dac94c49SAnzo 1191dac94c49SAnzo // The response signal of `pmp/pma` is credible only after the physical address is actually generated. 1192dac94c49SAnzo // Therefore, the response signals of pmp/pma generated after an address translation has produced an `access fault` or a `page fault` are completely unreliable. 1193dac94c49SAnzo val s2_un_access_exception = s2_vecActive && ( 1194dac94c49SAnzo s2_in.uop.exceptionVec(loadAccessFault) || 1195dac94c49SAnzo s2_in.uop.exceptionVec(loadPageFault) || 1196dac94c49SAnzo s2_in.uop.exceptionVec(loadGuestPageFault) 1197dac94c49SAnzo ) 1198dac94c49SAnzo // This real physical address is located in uncache space. 1199dac94c49SAnzo val s2_actually_uncache = !s2_in.tlbMiss && !s2_un_access_exception && Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio 1200dac94c49SAnzo val s2_uncache = !s2_prf && s2_actually_uncache 1201519244c7SYanqin Li val s2_memBackTypeMM = !s2_pmp.mmio 1202cd2ff98bShappy-lx when (!s2_in.delayedLoadError) { 1203c7353d05SYanqin Li s2_exception_vec(loadAccessFault) := s2_vecActive && ( 1204c7353d05SYanqin Li s2_in.uop.exceptionVec(loadAccessFault) || 120511d57984Slwd s2_pmp.ld || 120635bb7796SAnzo s2_isvec && s2_uncache || 1207c7353d05SYanqin Li io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable) 1208c7353d05SYanqin Li ) 120914a67055Ssfencevma } 1210cd2ff98bShappy-lx 1211cd2ff98bShappy-lx // soft prefetch will not trigger any exception (but ecc error interrupt may 1212cd2ff98bShappy-lx // be triggered) 1213b2d1865fScz4e val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) || 1214b2d1865fScz4e s2_in.uop.exceptionVec(breakPoint) 1215b2d1865fScz4e when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) { 1216cd2ff98bShappy-lx s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 12176aee9d0bSAnzo s2_isMisalign := false.B 121814a67055Ssfencevma } 121994998b06Shappy-lx val s2_exception = s2_vecActive && 122094998b06Shappy-lx (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR) 1221b240e1c0SAnzooooo val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && 122266e9b546SYanqin Li s2_out.isMisalign && !s2_in.misalignWith16Byte && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode && !s2_uncache 1223066ca249Szhanglinjuan val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan, s2_d_corrupt) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 1224066ca249Szhanglinjuan val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr, s2_mshr_corrupt) = io.forward_mshr.forward() 122514a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 122614a67055Ssfencevma 122714a67055Ssfencevma // writeback access fault caused by ecc error / bus error 122814a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 122914a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 1230c7353d05SYanqin Li // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp 123148f7f553SYanqin Li val s2_tlb_hit = RegNext(s1_tlb_hit) 1232e50f3145Ssfencevma val s2_mmio = !s2_prf && 1233c7353d05SYanqin Li !s2_exception && !s2_in.tlbMiss && 123474050fc0SYanqin Li Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_tlb_hit && s2_pmp.mmio) 1235e50f3145Ssfencevma 123614a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 12374b0d80d8SXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && 12383b9e873dSHaoyuan Feng io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid) 123914a67055Ssfencevma 1240e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 12413b9e873dSHaoyuan Feng val s2_fwd_fail = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid) 1242e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 1243e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1244c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 124514a67055Ssfencevma 1246e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 1247e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1248c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 1249e50f3145Ssfencevma 1250e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 1251e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1252c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 1253e50f3145Ssfencevma 1254e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 1255e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1256c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 1257e50f3145Ssfencevma 1258e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 1259e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 1260e50f3145Ssfencevma 1261e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 1262e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 126314a67055Ssfencevma // st-ld violation query 126414a67055Ssfencevma // NeedFastRecovery Valid when 126514a67055Ssfencevma // 1. Fast recovery query request Valid. 126614a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 126714a67055Ssfencevma // 3. Physical address match. 126814a67055Ssfencevma // 4. Data contains. 1269b240e1c0SAnzooooo private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s2_in.isvec || s2_in.misalignWith16Byte) && s2_in.is128bit))) 1270dde74b27SAnzooooo val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s, 127126af847eSgood-circle s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 1272dde74b27SAnzooooo s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 127314a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 127414a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 127514a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 127626af847eSgood-circle s2_nuke_paddr_match(w) && // paddr match 127714a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1278e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 1279e50f3145Ssfencevma 1280e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 1281e50f3145Ssfencevma 1282c7353d05SYanqin Li //if it is NC with data, it should handle the replayed situation. 1283c7353d05SYanqin Li //else s2_uncache will enter uncache buffer. 1284e50f3145Ssfencevma val s2_troublem = !s2_exception && 1285c7353d05SYanqin Li (!s2_uncache || s2_nc_with_data) && 1286e50f3145Ssfencevma !s2_prf && 1287cd2ff98bShappy-lx !s2_in.delayedLoadError 1288e50f3145Ssfencevma 1289e50f3145Ssfencevma io.dcache.resp.ready := true.B 1290c7353d05SYanqin Li val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf) 1291e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 129214a67055Ssfencevma 129314a67055Ssfencevma // fast replay require 1294e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1295e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 1296e50f3145Ssfencevma !s2_dcache_miss && 1297e50f3145Ssfencevma !s2_bank_conflict && 1298e50f3145Ssfencevma !s2_wpu_pred_fail && 1299e50f3145Ssfencevma s2_nuke 130014a67055Ssfencevma 13010aeeba0eSAnzo val s2_fast_rep = !s2_in.isFastReplay && 13020aeeba0eSAnzo !s2_mem_amb && 1303e50f3145Ssfencevma !s2_tlb_miss && 1304e50f3145Ssfencevma !s2_fwd_fail && 1305ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 13067ea48366SAnzo s2_troublem 130714a67055Ssfencevma 1308e50f3145Ssfencevma // need allocate new entry 13097ea48366SAnzo val s2_can_query = !(s2_dcache_fast_rep || s2_nuke) && s2_troublem 1310e50f3145Ssfencevma 131192bcee1cScz4e val s2_data_fwded = s2_dcache_miss && s2_full_fwd 131214a67055Ssfencevma 1313562eaa0cSAnzooooo // For misaligned, we will keep the misaligned exception at S2 and before. 1314562eaa0cSAnzooooo // Here a judgement is made as to whether a misaligned exception needs to actually be generated. 1315562eaa0cSAnzooooo // We will generate misaligned exceptions at mmio. 1316562eaa0cSAnzooooo val s2_real_exceptionVec = WireInit(s2_exception_vec) 131766e9b546SYanqin Li s2_real_exceptionVec(loadAddrMisaligned) := s2_out.isMisalign && s2_uncache 1318066ca249Szhanglinjuan s2_real_exceptionVec(loadAccessFault) := s2_exception_vec(loadAccessFault) || 1319066ca249Szhanglinjuan s2_fwd_frm_d_chan && s2_d_corrupt || 13205a36f63dSAnzo s2_fwd_data_valid && s2_fwd_frm_mshr && s2_mshr_corrupt 1321562eaa0cSAnzooooo val s2_real_exception = s2_vecActive && 1322562eaa0cSAnzooooo (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_real_exceptionVec, LduCfg).asUInt.orR) 1323562eaa0cSAnzooooo 13240ae34b38SAnzo val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid 13250ae34b38SAnzo val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem 13267ea48366SAnzo val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_real_exception // don't need to replay and is not a mmio\misalign no data 13277ea48366SAnzo val s2_safe_writeback = s2_real_exception || s2_safe_wakeup || s2_vp_match_fail 13280ae34b38SAnzo 132914a67055Ssfencevma // ld-ld violation require 133090f8d3cfScz4e /** 133190f8d3cfScz4e * In order to ensure timing, the RAR enqueue conditions need to be compromised, worst source of timing from pmp and missQueue. 133290f8d3cfScz4e * * if LoadQueueRARSize == VirtualLoadQueueSize, just need to exclude prefetching. 133390f8d3cfScz4e * * if LoadQueueRARSize < VirtualLoadQueueSize, need to consider the situation of s2_can_query 133490f8d3cfScz4e */ 133590f8d3cfScz4e if (LoadQueueRARSize == VirtualLoadQueueSize) { 133690f8d3cfScz4e io.lsq.ldld_nuke_query.req.valid := s2_valid && !s2_prf 133790f8d3cfScz4e } else { 133890f8d3cfScz4e io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 133990f8d3cfScz4e } 134014a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 134114a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 134214a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1343c7353d05SYanqin Li io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss) 1344c7353d05SYanqin Li io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data 134514a67055Ssfencevma 134614a67055Ssfencevma // st-ld violation require 134714a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 134814a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 134914a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 135014a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1351c7353d05SYanqin Li io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss) 1352c7353d05SYanqin Li io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data 135314a67055Ssfencevma 135414a67055Ssfencevma // merge forward result 135514a67055Ssfencevma // lsq has higher priority than sbuffer 1356cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1357cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 135826af847eSgood-circle s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 135914a67055Ssfencevma // generate XLEN/8 Muxs 1360cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 1361e04c5f64SYanqin Li s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i) 1362e04c5f64SYanqin Li s2_fwd_data(i) := 1363e04c5f64SYanqin Li Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), 1364e04c5f64SYanqin Li Mux(s2_nc_with_data, io.ubuffer.forwardData(i), 1365e04c5f64SYanqin Li io.sbuffer.forwardData(i))) 136614a67055Ssfencevma } 136714a67055Ssfencevma 136814a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1369870f462dSXuan Hu s2_in.uop.pc, 137014a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 137114a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 137214a67055Ssfencevma ) 137314a67055Ssfencevma 137414a67055Ssfencevma // 137514a67055Ssfencevma s2_out := s2_in 13769f9e2fe1SAnzo s2_out.uop.fpWen := s2_in.uop.fpWen 1377c7353d05SYanqin Li s2_out.nc := s2_in.nc 137814a67055Ssfencevma s2_out.mmio := s2_mmio 1379519244c7SYanqin Li s2_out.memBackTypeMM := s2_memBackTypeMM 13806aee9d0bSAnzo s2_out.isMisalign := s2_isMisalign 13814b0d80d8SXuan Hu s2_out.uop.flushPipe := false.B 1382562eaa0cSAnzooooo s2_out.uop.exceptionVec := s2_real_exceptionVec 138314a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 138414a67055Ssfencevma s2_out.forwardData := s2_fwd_data 138514a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 1386e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 138714a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 138841c5202dSAnzooooo s2_out.uop.vpu.vstart := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew) 138914a67055Ssfencevma 139014a67055Ssfencevma // Generate replay signal caused by: 139114a67055Ssfencevma // * st-ld violation check 139214a67055Ssfencevma // * tlb miss 139314a67055Ssfencevma // * dcache replay 139414a67055Ssfencevma // * forward data invalid 139514a67055Ssfencevma // * dcache miss 139614a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1397e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1398e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1399e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1400e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 140114a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1402e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 140314a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 140414a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1405e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 140614a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 140726af847eSgood-circle s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 140826af847eSgood-circle s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 140914a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 141014a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 141114a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 141214a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 1413185e6164SHaoyuan Feng s2_out.rep_info.tlb_id := io.tlb_hint.id 1414185e6164SHaoyuan Feng s2_out.rep_info.tlb_full := io.tlb_hint.full 141514a67055Ssfencevma 141614a67055Ssfencevma // if forward fail, replay this inst from fetch 1417e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 141814a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 141914a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 142014a67055Ssfencevma 142114a67055Ssfencevma // to be removed 1422cd2ff98bShappy-lx io.feedback_fast.valid := false.B 142314a67055Ssfencevma io.feedback_fast.bits.hit := false.B 142414a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 14257f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 142638f78b5dSxiaofeibao-xjtu io.feedback_fast.bits.sqIdx := s2_in.uop.sqIdx 142728ac1c16Sxiaofeibao-xjtu io.feedback_fast.bits.lqIdx := s2_in.uop.lqIdx 142814a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 142914a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 143014a67055Ssfencevma 143163101478SHaojin Tang io.ldCancel.ld1Cancel := false.B 14322326221cSXuan Hu 143314a67055Ssfencevma // fast wakeup 14345adc4829SYanqin Li val s1_fast_uop_valid = WireInit(false.B) 14355adc4829SYanqin Li s1_fast_uop_valid := 143614a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 143714a67055Ssfencevma s1_valid && 143814a67055Ssfencevma !s1_kill && 1439f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 144014a67055Ssfencevma !io.lsq.forward.dataInvalidFast 1441c7353d05SYanqin Li io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf 14425adc4829SYanqin Li io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid) 144314a67055Ssfencevma 144414a67055Ssfencevma // 1445495ea2f0Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 14460d32f713Shappy-lx 1447cd2ff98bShappy-lx // RegNext prefetch train for better timing 1448cd2ff98bShappy-lx // ** Now, prefetch train is valid at load s3 ** 14494ccb2e8bSYanqin Li val s2_prefetch_train_valid = WireInit(false.B) 1450c7353d05SYanqin Li s2_prefetch_train_valid := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf) 14514ccb2e8bSYanqin Li io.prefetch_train.valid := GatedValidRegNext(s2_prefetch_train_valid) 14525adc4829SYanqin Li io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid) 14534ccb2e8bSYanqin Li io.prefetch_train.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict? 14544ccb2e8bSYanqin Li io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid) 14554ccb2e8bSYanqin Li io.prefetch_train.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid) 1456b240e1c0SAnzooooo io.prefetch_train.bits.isFinalSplit := false.B 1457b240e1c0SAnzooooo io.prefetch_train.bits.misalignWith16Byte := false.B 1458b240e1c0SAnzooooo io.prefetch_train.bits.misalignNeedWakeUp := false.B 1459b240e1c0SAnzooooo io.prefetch_train.bits.updateAddrValid := false.B 1460b240e1c0SAnzooooo io.prefetch_train.bits.isMisalign := false.B 1461562eaa0cSAnzooooo io.prefetch_train.bits.hasException := false.B 14624ccb2e8bSYanqin Li io.s1_prefetch_spec := s1_fire 146395e60337SYanqin Li io.s2_prefetch_spec := s2_prefetch_train_valid 14640d32f713Shappy-lx 14655adc4829SYanqin Li val s2_prefetch_train_l1_valid = WireInit(false.B) 1466c7353d05SYanqin Li s2_prefetch_train_l1_valid := s2_valid && !s2_actually_uncache 14675adc4829SYanqin Li io.prefetch_train_l1.valid := GatedValidRegNext(s2_prefetch_train_l1_valid) 14685adc4829SYanqin Li io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid) 14695adc4829SYanqin Li io.prefetch_train_l1.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid) 14705adc4829SYanqin Li io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid) 14715adc4829SYanqin Li io.prefetch_train_l1.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid) 1472b240e1c0SAnzooooo io.prefetch_train_l1.bits.isFinalSplit := false.B 1473b240e1c0SAnzooooo io.prefetch_train_l1.bits.misalignWith16Byte := false.B 1474b240e1c0SAnzooooo io.prefetch_train_l1.bits.misalignNeedWakeUp := false.B 1475b240e1c0SAnzooooo io.prefetch_train_l1.bits.updateAddrValid := false.B 1476562eaa0cSAnzooooo io.prefetch_train_l1.bits.hasException := false.B 1477b240e1c0SAnzooooo io.prefetch_train_l1.bits.isMisalign := false.B 147804665835SMaxpicca-Li if (env.FPGAPlatform){ 147904665835SMaxpicca-Li io.dcache.s0_pc := DontCare 148004665835SMaxpicca-Li io.dcache.s1_pc := DontCare 1481977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 148204665835SMaxpicca-Li }else{ 1483870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 1484870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 1485870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 148604665835SMaxpicca-Li } 1487faeef328SAnzo io.dcache.s2_kill := s2_pmp.ld || s2_pmp.st || s2_actually_uncache || s2_kill 1488e4f69d78Ssfencevma 1489e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 149014a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 149114a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 149214a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1493e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 149414a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1495024ee227SWilliam Wang 149614a67055Ssfencevma // Pipeline 149714a67055Ssfencevma // -------------------------------------------------------------------------------- 149814a67055Ssfencevma // stage 3 149914a67055Ssfencevma // -------------------------------------------------------------------------------- 150014a67055Ssfencevma // writeback and update load queue 15015adc4829SYanqin Li val s3_valid = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 150214a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 1503870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 1504495ea2f0Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 150514a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 150614a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 1507c7353d05SYanqin Li val s3_nc_with_data = RegNext(s2_nc_with_data) 15085adc4829SYanqin Li val s3_troublem = GatedValidRegNext(s2_troublem) 150914a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 151020a5248fSzhanglinjuan val s3_vecout = Wire(new OnlyVecExuOutput) 1511e20747afSXuan Hu val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 151220a5248fSzhanglinjuan val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 15135281d28fSweiding liu val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire) 15145281d28fSweiding liu val s3_vec_mBIndex = RegEnable(s2_out.mbIndex, s2_fire) 151541d8d239Shappy-lx val s3_frm_mabuf = s3_in.isFrmMisAlignBuf 151637f33e11Scz4e val s3_mmio_req = RegNext(s2_mmio_req) 151737f33e11Scz4e val s3_pdest = RegNext(Mux(s2_valid, s2_out.uop.pdest, s2_mmio_req.bits.uop.pdest)) 151837f33e11Scz4e val s3_rfWen = RegEnable(Mux(s2_valid, s2_out.uop.rfWen, s2_mmio_req.bits.uop.rfWen), s2_valid || s2_mmio_req.valid) 151937f33e11Scz4e val s3_fpWen = RegEnable(Mux(s2_valid, s2_out.uop.fpWen, s2_mmio_req.bits.uop.fpWen), s2_valid || s2_mmio_req.valid) 15203406b3afSweiding liu val s3_data_select = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire) 15213406b3afSweiding liu val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire) 152272dab974Scz4e val s3_hw_err = 152308b0bc30Shappy-lx if (EnableAccurateLoadError) { 152408b0bc30Shappy-lx io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem 152508b0bc30Shappy-lx } else { 152608b0bc30Shappy-lx WireInit(false.B) 152708b0bc30Shappy-lx } 152808b0bc30Shappy-lx val s3_safe_wakeup = RegEnable(s2_safe_wakeup, s2_fire) 152972dab974Scz4e val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_hw_err 1530562eaa0cSAnzooooo val s3_exception = RegEnable(s2_real_exception, s2_fire) 153183e17083SAnzo val s3_mis_align = RegEnable(s2_mis_align, s2_fire) && !s3_exception 1532522c7f99SAnzo val s3_misalign_can_go = RegEnable(!isAfter(s2_out.uop.lqIdx, io.lsq.lqDeqPtr) || io.misalign_allow_spec, s2_fire) 153394998b06Shappy-lx val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire) 1534b240e1c0SAnzooooo 153526af847eSgood-circle // TODO: Fix vector load merge buffer nack 153626af847eSgood-circle val s3_vec_mb_nack = Wire(Bool()) 153726af847eSgood-circle s3_vec_mb_nack := false.B 153826af847eSgood-circle XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!") 153926af847eSgood-circle 154014a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 154137f33e11Scz4e 1542a760aeb0Shappy-lx 1543e50f3145Ssfencevma // forwrad last beat 154441d8d239Shappy-lx val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready 1545e50f3145Ssfencevma 15467ea48366SAnzo val s3_can_enter_lsq_valid = s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked 1547562eaa0cSAnzooooo io.lsq.ldin.valid := s3_can_enter_lsq_valid 154895767918Szhanglinjuan // TODO: check this --by hx 154995767918Szhanglinjuan // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 155014a67055Ssfencevma io.lsq.ldin.bits := s3_in 155108b0bc30Shappy-lx io.lsq.ldin.bits.miss := s3_in.miss 1552594c5198Ssfencevma 155341d8d239Shappy-lx // connect to misalignBuffer 1554562eaa0cSAnzooooo val toMisalignBufferValid = s3_can_enter_lsq_valid && s3_mis_align && !s3_frm_mabuf 15554ec1f462Scz4e io.misalign_enq.req.valid := toMisalignBufferValid && s3_misalign_can_go 15564ec1f462Scz4e io.misalign_enq.req.bits := s3_in 15574ec1f462Scz4e io.misalign_enq.revoke := false.B 155841d8d239Shappy-lx 1559e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1560638f3d84SYanqin Li io.lsq.ldin.bits.nc_with_data := s3_nc_with_data 156114a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 156214a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 15635adc4829SYanqin Li io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1564562eaa0cSAnzooooo io.lsq.ldin.bits.updateAddrValid := !s3_mis_align && (!s3_frm_mabuf || s3_in.isFinalSplit) || s3_exception 1565562eaa0cSAnzooooo io.lsq.ldin.bits.hasException := false.B 1566a760aeb0Shappy-lx 156714a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1568e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1569e4f69d78Ssfencevma 1570e04c5f64SYanqin Li val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem 15713b1a683bSsfencevma val s3_rep_frm_fetch = s3_vp_match_fail 157214a67055Ssfencevma val s3_ldld_rep_inst = 157314a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 157414a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 15755adc4829SYanqin Li GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable) 15763b1a683bSsfencevma val s3_flushPipe = s3_ldld_rep_inst 157767cddb05SWilliam Wang 1578b240e1c0SAnzooooo val s3_lrq_rep_info = WireInit(s3_in.rep_info) 15794ec1f462Scz4e s3_lrq_rep_info.misalign_nack := toMisalignBufferValid && !(io.misalign_enq.req.ready && s3_misalign_can_go) 1580b240e1c0SAnzooooo val s3_lrq_sel_rep_cause = PriorityEncoderOH(s3_lrq_rep_info.cause.asUInt) 1581b240e1c0SAnzooooo val s3_replayqueue_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause)) 1582b240e1c0SAnzooooo 1583b240e1c0SAnzooooo val s3_mab_rep_info = WireInit(s3_in.rep_info) 1584b240e1c0SAnzooooo val s3_mab_sel_rep_cause = PriorityEncoderOH(s3_mab_rep_info.cause.asUInt) 1585b240e1c0SAnzooooo val s3_misalign_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause)) 1586b240e1c0SAnzooooo 15877ea48366SAnzo s3_misalign_rep_cause := VecInit(s3_mab_sel_rep_cause.asBools) 1588b240e1c0SAnzooooo 158972dab974Scz4e when (s3_exception || s3_hw_err || s3_rep_frm_fetch || s3_frm_mabuf) { 1590b240e1c0SAnzooooo s3_replayqueue_rep_cause := 0.U.asTypeOf(s3_lrq_rep_info.cause.cloneType) 1591e4f69d78Ssfencevma } .otherwise { 1592b240e1c0SAnzooooo s3_replayqueue_rep_cause := VecInit(s3_lrq_sel_rep_cause.asBools) 1593b240e1c0SAnzooooo 1594e4f69d78Ssfencevma } 1595b240e1c0SAnzooooo io.lsq.ldin.bits.rep_info.cause := s3_replayqueue_rep_cause 1596b240e1c0SAnzooooo 1597024ee227SWilliam Wang 1598e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1599562eaa0cSAnzooooo s3_out.valid := s3_valid && s3_safe_writeback && !toMisalignBufferValid 160014a67055Ssfencevma s3_out.bits.uop := s3_in.uop 1601b1f28039Ssfencevma s3_out.bits.uop.fpWen := s3_in.uop.fpWen 160272dab974Scz4e s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_in.uop.exceptionVec(loadAccessFault) && s3_vecActive 160372dab974Scz4e s3_out.bits.uop.exceptionVec(hardwareError) := s3_hw_err && s3_vecActive 160471489510SXuan Hu s3_out.bits.uop.flushPipe := false.B 16052e5ebf51SAnzo s3_out.bits.uop.replayInst := false.B 160614a67055Ssfencevma s3_out.bits.data := s3_in.data 1607bd3e32c1Ssinsanction s3_out.bits.isFromLoadUnit := true.B 160814a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 1609bb76fc1bSYanqin Li s3_out.bits.debug.isNC := s3_in.nc 161014a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 161114a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 161214a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 161326af847eSgood-circle 161426af847eSgood-circle // Vector load, writeback to merge buffer 161526af847eSgood-circle // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback 161620a5248fSzhanglinjuan s3_vecout.isvec := s3_isvec 161720a5248fSzhanglinjuan s3_vecout.vecdata := 0.U // Data will be assigned later 161820a5248fSzhanglinjuan s3_vecout.mask := s3_in.mask 161920a5248fSzhanglinjuan // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 162020a5248fSzhanglinjuan // s3_vecout.inner_idx := s3_in.inner_idx 162120a5248fSzhanglinjuan // s3_vecout.rob_idx := s3_in.rob_idx 162220a5248fSzhanglinjuan // s3_vecout.offset := s3_in.offset 162320a5248fSzhanglinjuan s3_vecout.reg_offset := s3_in.reg_offset 1624e20747afSXuan Hu s3_vecout.vecActive := s3_vecActive 162520a5248fSzhanglinjuan s3_vecout.is_first_ele := s3_in.is_first_ele 16263952421bSweiding liu // s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 16273952421bSweiding liu // s3_vecout.flowPtr := s3_in.flowPtr 16285281d28fSweiding liu s3_vecout.elemIdx := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO: 162955178b77Sweiding liu s3_vecout.elemIdxInsideVd := s3_in.elemIdxInsideVd 1630506ca2a3SAnzooooo s3_vecout.trigger := s3_in.uop.trigger 163141c5202dSAnzooooo s3_vecout.vstart := s3_in.uop.vpu.vstart 1632d0d2c22dSAnzooooo s3_vecout.vecTriggerMask := s3_in.vecTriggerMask 1633b7618691Sweiding liu val s3_usSecondInv = s3_in.usSecondInv 1634024ee227SWilliam Wang 1635b240e1c0SAnzooooo val s3_frm_mis_flush = s3_frm_mabuf && 1636522c7f99SAnzo (io.misalign_ldout.bits.rep_info.fwd_fail || io.misalign_ldout.bits.rep_info.mem_amb || io.misalign_ldout.bits.rep_info.nuke 1637522c7f99SAnzo || io.misalign_ldout.bits.rep_info.rar_nack) 1638b240e1c0SAnzooooo 1639b240e1c0SAnzooooo io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe || s3_frm_mis_flush) && !s3_exception 16403343d4a5Ssfencevma io.rollback.bits := DontCare 164171489510SXuan Hu io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 16423343d4a5Ssfencevma io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 16438241cb85SXuan Hu io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 16448241cb85SXuan Hu io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1645b240e1c0SAnzooooo io.rollback.bits.level := Mux(s3_rep_frm_fetch || s3_frm_mis_flush, RedirectLevel.flush, RedirectLevel.flushAfter) 16468241cb85SXuan Hu io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 16473343d4a5Ssfencevma io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1648e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1649cb9c18dcSWilliam Wang 165014a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1651b240e1c0SAnzooooo// io.lsq.ldin.bits.uop.exceptionVec(loadAddrMisaligned) := Mux(s3_in.onlyMisalignException, false.B, s3_in.uop.exceptionVec(loadAddrMisaligned)) 1652e4f69d78Ssfencevma 1653*efee2982SHuijin Li val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep || s3_mis_align || (s3_frm_mabuf && io.misalign_ldout.bits.rep_info.need_rep) 165414a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 165514a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1656e4f69d78Ssfencevma 1657e4f69d78Ssfencevma // feedback slow 165808b0bc30Shappy-lx s3_fast_rep := RegNext(s2_fast_rep) 1659e50f3145Ssfencevma 1660cd2ff98bShappy-lx val s3_fb_no_waiting = !s3_in.isLoadReplay && 1661cd2ff98bShappy-lx (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1662cd2ff98bShappy-lx !s3_in.feedbacked 1663594c5198Ssfencevma 166426af847eSgood-circle // feedback: scalar load will send feedback to RS 166526af847eSgood-circle // vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops 166641d8d239Shappy-lx io.feedback_slow.valid := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf 1667b240e1c0SAnzooooo io.feedback_slow.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready 166814a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 16695db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 167038f78b5dSxiaofeibao-xjtu io.feedback_slow.bits.sqIdx := s3_in.uop.sqIdx 167128ac1c16Sxiaofeibao-xjtu io.feedback_slow.bits.lqIdx := s3_in.uop.lqIdx 167214a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 167314a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1674e4f69d78Ssfencevma 167508b0bc30Shappy-lx // TODO: vector wakeup? 16767ea48366SAnzo io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec 167714a67055Ssfencevma 167837f33e11Scz4e val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio_req.bits) 1679e4f69d78Ssfencevma 1680cb9c18dcSWilliam Wang // data from load queue refill 1681c7353d05SYanqin Li val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3) 1682c7353d05SYanqin Li val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData() 1683c7353d05SYanqin Li val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List( 1684c7353d05SYanqin Li "b000".U -> s3_merged_data_frm_mmio(63, 0), 1685c7353d05SYanqin Li "b001".U -> s3_merged_data_frm_mmio(63, 8), 1686c7353d05SYanqin Li "b010".U -> s3_merged_data_frm_mmio(63, 16), 1687c7353d05SYanqin Li "b011".U -> s3_merged_data_frm_mmio(63, 24), 1688c7353d05SYanqin Li "b100".U -> s3_merged_data_frm_mmio(63, 32), 1689c7353d05SYanqin Li "b101".U -> s3_merged_data_frm_mmio(63, 40), 1690c7353d05SYanqin Li "b110".U -> s3_merged_data_frm_mmio(63, 48), 1691c7353d05SYanqin Li "b111".U -> s3_merged_data_frm_mmio(63, 56) 1692cb9c18dcSWilliam Wang )) 1693c7353d05SYanqin Li val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio) 1694cb9c18dcSWilliam Wang 1695bb76fc1bSYanqin Li /* data from pipe, which forward from respectively 1696bb76fc1bSYanqin Li * dcache hit: [D channel, mshr, sbuffer, sq] 1697bb76fc1bSYanqin Li * nc_with_data: [sq] 1698bb76fc1bSYanqin Li */ 169908b0bc30Shappy-lx 170046236761SYanqin Li val s2_ld_data_frm_nc = shiftDataToHigh(s2_out.paddr, s2_out.data) 17010b4afd34Scz4e val s2_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle) 17020b4afd34Scz4e s2_ld_raw_data_frm_pipe.respDcacheData := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data) 17030b4afd34Scz4e s2_ld_raw_data_frm_pipe.forward_D := s2_fwd_frm_d_chan && !s2_nc_with_data 17040b4afd34Scz4e s2_ld_raw_data_frm_pipe.forwardData_D := s2_fwd_data_frm_d_chan 17050b4afd34Scz4e s2_ld_raw_data_frm_pipe.forward_mshr := s2_fwd_frm_mshr && !s2_nc_with_data 17060b4afd34Scz4e s2_ld_raw_data_frm_pipe.forwardData_mshr := s2_fwd_data_frm_mshr 17070b4afd34Scz4e s2_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid 170814a67055Ssfencevma 17090b4afd34Scz4e s2_ld_raw_data_frm_pipe.forwardMask := s2_fwd_mask 17100b4afd34Scz4e s2_ld_raw_data_frm_pipe.forwardData := s2_fwd_data 17110b4afd34Scz4e s2_ld_raw_data_frm_pipe.uop := s2_out.uop 17120b4afd34Scz4e s2_ld_raw_data_frm_pipe.addrOffset := s2_out.paddr(3, 0) 1713bb76fc1bSYanqin Li 17140b4afd34Scz4e val s2_ld_raw_data_frm_tlD = s2_ld_raw_data_frm_pipe.mergeTLData() 17150b4afd34Scz4e val s2_merged_data_frm_pipe = s2_ld_raw_data_frm_pipe.mergeLsqFwdData(s2_ld_raw_data_frm_tlD) 17160b4afd34Scz4e val s3_merged_data_frm_pipe = RegEnable(s2_merged_data_frm_pipe, s2_fire) 171708b0bc30Shappy-lx 171808b0bc30Shappy-lx // duplicate reg for ldout and vecldout 171908b0bc30Shappy-lx private val LdDataDup = 3 172008b0bc30Shappy-lx require(LdDataDup >= 2) 172108b0bc30Shappy-lx 1722bb76fc1bSYanqin Li val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 172308b0bc30Shappy-lx VecInit(Seq( 17240b4afd34Scz4e s3_merged_data_frm_pipe(63, 0), 17250b4afd34Scz4e s3_merged_data_frm_pipe(71, 8), 17260b4afd34Scz4e s3_merged_data_frm_pipe(79, 16), 17270b4afd34Scz4e s3_merged_data_frm_pipe(87, 24), 17280b4afd34Scz4e s3_merged_data_frm_pipe(95, 32), 17290b4afd34Scz4e s3_merged_data_frm_pipe(103, 40), 17300b4afd34Scz4e s3_merged_data_frm_pipe(111, 48), 17310b4afd34Scz4e s3_merged_data_frm_pipe(119, 56), 17320b4afd34Scz4e s3_merged_data_frm_pipe(127, 64), 17330b4afd34Scz4e s3_merged_data_frm_pipe(127, 72), 17340b4afd34Scz4e s3_merged_data_frm_pipe(127, 80), 17350b4afd34Scz4e s3_merged_data_frm_pipe(127, 88), 17360b4afd34Scz4e s3_merged_data_frm_pipe(127, 96), 17370b4afd34Scz4e s3_merged_data_frm_pipe(127, 104), 17380b4afd34Scz4e s3_merged_data_frm_pipe(127, 112), 17390b4afd34Scz4e s3_merged_data_frm_pipe(127, 120), 174008b0bc30Shappy-lx )) 174108b0bc30Shappy-lx })) 1742bb76fc1bSYanqin Li val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 1743bb76fc1bSYanqin Li Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i)) 174408b0bc30Shappy-lx })) 17450b4afd34Scz4e val s3_ld_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 17460b4afd34Scz4e newRdataHelper(s3_data_select, s3_picked_data_frm_pipe(i)) 17470b4afd34Scz4e })) 1748cb9c18dcSWilliam Wang 1749e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 175063101478SHaojin Tang // io.lsq.uncache.ready := !s3_valid 175137f33e11Scz4e val s3_ldout_valid = s3_mmio_req.valid || 175237f33e11Scz4e s3_out.valid && RegNext(!s2_out.isvec && !s2_out.isFrmMisAlignBuf) 175323761fd6SHaoyuan Feng val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 175437f33e11Scz4e io.ldout.valid := s3_ldout_valid 175514a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 17560b4afd34Scz4e io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_pipe(0), s3_ld_data_frm_mmio) 175737f33e11Scz4e io.ldout.bits.uop.rfWen := s3_rfWen 175837f33e11Scz4e io.ldout.bits.uop.fpWen := s3_fpWen 175937f33e11Scz4e io.ldout.bits.uop.pdest := s3_pdest 1760102b377bSweiding liu io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg) 1761bd3e32c1Ssinsanction io.ldout.bits.isFromLoadUnit := true.B 1762e7ab4635SHuijin Li io.ldout.bits.uop.fuType := Mux( 1763e7ab4635SHuijin Li s3_valid && s3_isvec, 1764e7ab4635SHuijin Li FuType.vldu.U, 1765e7ab4635SHuijin Li FuType.ldu.U 1766e7ab4635SHuijin Li ) 1767c837faaaSWilliam Wang 1768da51a7acSAnzo XSError(s3_valid && s3_vecout.isvec && s3_in.vecActive && !s3_vecout.mask.orR, "In vecActive, mask complement should not be 0") 176995767918Szhanglinjuan // TODO: check this --hx 177095767918Szhanglinjuan // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 177195767918Szhanglinjuan // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1772bb76fc1bSYanqin Li // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio) 177363101478SHaojin Tang // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 177437f33e11Scz4e // s3_mmio_req.valid && !s3_mmio_req.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 177595767918Szhanglinjuan 17763b1a683bSsfencevma // s3 load fast replay 177726af847eSgood-circle io.fast_rep_out.valid := s3_valid && s3_fast_rep 17783b1a683bSsfencevma io.fast_rep_out.bits := s3_in 17793b1a683bSsfencevma io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 178072dab974Scz4e io.fast_rep_out.bits.delayedLoadError := s3_hw_err 1781c837faaaSWilliam Wang 1782b240e1c0SAnzooooo val vecFeedback = s3_valid && s3_fb_no_waiting && s3_lrq_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec 178326af847eSgood-circle 178420a5248fSzhanglinjuan // vector output 178555178b77Sweiding liu io.vecldout.bits.alignedType := s3_vec_alignedType 178626af847eSgood-circle // vec feedback 178726af847eSgood-circle io.vecldout.bits.vecFeedback := vecFeedback 178820a5248fSzhanglinjuan // TODO: VLSU, uncache data logic 1789bb76fc1bSYanqin Li val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1)) 17900b4afd34Scz4e io.vecldout.bits.vecdata.get := Mux( 17910b4afd34Scz4e s3_in.misalignWith16Byte, 17920b4afd34Scz4e s3_picked_data_frm_pipe(1), 17930b4afd34Scz4e Mux( 17940b4afd34Scz4e s3_in.is128bit, 17950b4afd34Scz4e s3_merged_data_frm_pipe, 17960b4afd34Scz4e vecdata 17970b4afd34Scz4e ) 17980b4afd34Scz4e ) 1799b7618691Sweiding liu io.vecldout.bits.isvec := s3_vecout.isvec 180055178b77Sweiding liu io.vecldout.bits.elemIdx := s3_vecout.elemIdx 1801b7618691Sweiding liu io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd 180255178b77Sweiding liu io.vecldout.bits.mask := s3_vecout.mask 1803da51a7acSAnzo io.vecldout.bits.hasException := s3_exception 1804b7618691Sweiding liu io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset 1805b7618691Sweiding liu io.vecldout.bits.usSecondInv := s3_usSecondInv 1806b7618691Sweiding liu io.vecldout.bits.mBIndex := s3_vec_mBIndex 1807b240e1c0SAnzooooo io.vecldout.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready 1808b7618691Sweiding liu io.vecldout.bits.sourceType := RSFeedbackType.lrqFull 1809506ca2a3SAnzooooo io.vecldout.bits.trigger := s3_vecout.trigger 1810ebb914e7Sweiding liu io.vecldout.bits.flushState := DontCare 1811102b377bSweiding liu io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg) 1812db6cfb5aSHaoyuan Feng io.vecldout.bits.vaddr := s3_in.fullva 181346e9ee74SHaoyuan Feng io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt 1814a53daa0fSHaoyuan Feng io.vecldout.bits.gpaddr := s3_in.gpaddr 1815ad415ae0SXiaokun-Pei io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE 1816b7618691Sweiding liu io.vecldout.bits.mmio := DontCare 181741c5202dSAnzooooo io.vecldout.bits.vstart := s3_vecout.vstart 1818d0d2c22dSAnzooooo io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask 1819780e55f4SYanqin Li io.vecldout.bits.nc := DontCare 1820b7618691Sweiding liu 1821b240e1c0SAnzooooo io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf //|| 182226af847eSgood-circle // TODO: check this, why !io.lsq.uncache.bits.isVls before? 1823e7ab4635SHuijin Li // Now vector instruction don't support mmio. 1824e7ab4635SHuijin Li // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls 182526af847eSgood-circle //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1826c837faaaSWilliam Wang 18277ea48366SAnzo io.misalign_ldout.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf || s3_misalign_wakeup_req.valid 18287ea48366SAnzo io.misalign_ldout.bits := Mux(s3_misalign_wakeup_req.valid, s3_misalign_wakeup_req.bits, io.lsq.ldin.bits) 18297ea48366SAnzo io.misalign_ldout.bits.data := s3_picked_data_frm_pipe(2) 18307ea48366SAnzo io.misalign_ldout.bits.rep_info.cause := Mux(s3_misalign_wakeup_req.valid, 0.U.asTypeOf(s3_in.rep_info.cause), s3_misalign_rep_cause) 183141d8d239Shappy-lx 1832a19ae480SWilliam Wang // fast load to load forward 1833cd2ff98bShappy-lx if (EnableLoadToLoadForward) { 1834b240e1c0SAnzooooo io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_lrq_rep_info.need_rep 1835bb76fc1bSYanqin Li io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0)) 183672dab974Scz4e io.l2l_fwd_out.dly_ld_err := s3_hw_err || // ecc delayed error 1837cd2ff98bShappy-lx s3_ldld_rep_inst || 1838cd2ff98bShappy-lx s3_rep_frm_fetch 1839cd2ff98bShappy-lx } else { 1840cd2ff98bShappy-lx io.l2l_fwd_out.valid := false.B 1841cd2ff98bShappy-lx io.l2l_fwd_out.data := DontCare 1842cd2ff98bShappy-lx io.l2l_fwd_out.dly_ld_err := DontCare 1843cd2ff98bShappy-lx } 1844a19ae480SWilliam Wang 18454d931b73SYanqin Li // s1 18464d931b73SYanqin Li io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 18474d931b73SYanqin Li io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled 18484d931b73SYanqin Li io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue 18494d931b73SYanqin Li // s2 18504d931b73SYanqin Li io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value 18514d931b73SYanqin Li io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict) 18524d931b73SYanqin Li io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue 18534d931b73SYanqin Li io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail 18544d931b73SYanqin Li // s3 18554d931b73SYanqin Li io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value 18564d931b73SYanqin Li io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled 18574d931b73SYanqin Li io.debug_ls.s3_isReplayRS := RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit) 18584d931b73SYanqin Li io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep 1859b240e1c0SAnzooooo io.debug_ls.s3_isReplay := s3_valid && s3_lrq_rep_info.need_rep // include fast+slow+rs replay 1860b240e1c0SAnzooooo io.debug_ls.replayCause := s3_lrq_rep_info.cause 18614d931b73SYanqin Li io.debug_ls.replayCnt := 1.U 18628744445eSMaxpicca-Li 186314a67055Ssfencevma // Topdown 186414a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 186514a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 186614a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 186714a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 186814a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 186914a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 18700d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 18710d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 187214a67055Ssfencevma 187314a67055Ssfencevma // perf cnt 18741b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 18751b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1876b2d6d8e7Sgood-circle XSPerfAccumulate("s0_vecin_valid", io.vecldin.valid) 1877b2d6d8e7Sgood-circle XSPerfAccumulate("s0_vecin_block", io.vecldin.valid && !io.vecldin.fire) 1878cd2ff98bShappy-lx XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 1879b2d6d8e7Sgood-circle XSPerfAccumulate("s0_lsq_replay_issue", io.replay.fire) 1880b2d6d8e7Sgood-circle XSPerfAccumulate("s0_lsq_replay_vecissue", io.replay.fire && io.replay.bits.isvec) 1881cd2ff98bShappy-lx XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 18821b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 1883b2d6d8e7Sgood-circle XSPerfAccumulate("s0_fast_replay_vecissue", io.fast_rep_in.fire && io.fast_rep_in.bits.isvec) 188414a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 188514a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1886149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1887149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1888149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1889149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1890149a2326Sweiding liu XSPerfAccumulate("s0_vec_addr_vlen_aligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U) 1891149a2326Sweiding liu XSPerfAccumulate("s0_vec_addr_vlen_unaligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U) 18921b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 18931b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1894753d2ed8SYanqin Li XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx)) 18951b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 18961b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 189714a67055Ssfencevma 1898b240e1c0SAnzooooo XSPerfAccumulate("s3_rollback_total", io.rollback.valid) 1899b240e1c0SAnzooooo XSPerfAccumulate("s3_rep_frm_fetch_rollback", io.rollback.valid && s3_rep_frm_fetch) 1900b240e1c0SAnzooooo XSPerfAccumulate("s3_flushPipe_rollback", io.rollback.valid && s3_flushPipe) 1901b240e1c0SAnzooooo XSPerfAccumulate("s3_frm_mis_flush_rollback", io.rollback.valid && s3_frm_mis_flush) 1902b240e1c0SAnzooooo 19031b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 19041b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 19051b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 19061b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 19071b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 190814a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1909cd2ff98bShappy-lx XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 191014a67055Ssfencevma 19111b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 19121b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 19131b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1914e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1915e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1916257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 19171b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1918e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1919e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1920e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 192114a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 19221b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 192320e09ab1Shappy-lx XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1924e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1925e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 192620e09ab1Shappy-lx XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1927a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1928a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1929a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 193014a67055Ssfencevma 193114a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 193214a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 193314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 193414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 193514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 193614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 193714a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 193814a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1939d2b20d1aSTang Haojin 1940c7353d05SYanqin Li XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data) 1941c7353d05SYanqin Li XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _)) 1942c7353d05SYanqin Li XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst) 1943c7353d05SYanqin Li XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke) 1944c7353d05SYanqin Li XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack) 1945c7353d05SYanqin Li XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack) 1946c7353d05SYanqin Li XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd)) 1947c7353d05SYanqin Li XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail)) 1948c7353d05SYanqin Li XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail) 1949c7353d05SYanqin Li 19508744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1951b52348aeSWilliam Wang // hardware performance counter 1952cd365d4cSrvcoresjw val perfEvents = Seq( 195314a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 195414a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 195514a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 195614a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 195714a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 195814a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 195914a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1960cd365d4cSrvcoresjw ) 19611ca0e4f3SYinan Xu generatePerfEvent() 1962cd365d4cSrvcoresjw 1963b240e1c0SAnzooooo if (backendParams.debugEn){ 1964b240e1c0SAnzooooo dontTouch(s0_src_valid_vec) 1965b240e1c0SAnzooooo dontTouch(s0_src_ready_vec) 1966b240e1c0SAnzooooo dontTouch(s0_src_select_vec) 1967b240e1c0SAnzooooo dontTouch(s3_ld_data_frm_pipe) 1968b240e1c0SAnzooooo s3_data_select_by_offset.map(x=> dontTouch(x)) 1969b240e1c0SAnzooooo s3_data_frm_pipe.map(x=> dontTouch(x)) 1970b240e1c0SAnzooooo s3_picked_data_frm_pipe.map(x=> dontTouch(x)) 1971b240e1c0SAnzooooo } 1972b240e1c0SAnzooooo 19738b33cd30Sklin02 XSDebug(io.ldout.fire, "ldout %x\n", io.ldout.bits.uop.pc) 197414a67055Ssfencevma // end 1975024ee227SWilliam Wang} 1976