1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 311279060fSWilliam Wangimport xiangshan.cache._ 3204665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 336ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 34e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 35024ee227SWilliam Wang 36e4f69d78Ssfencevmaclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 37e4f69d78Ssfencevma // mshr refill index 3814a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 39e4f69d78Ssfencevma // get full data from store queue and sbuffer 4014a67055Ssfencevma val full_fwd = Bool() 41e4f69d78Ssfencevma // wait for data from store inst's store queue index 4214a67055Ssfencevma val data_inv_sq_idx = new SqPtr 43e4f69d78Ssfencevma // wait for address from store queue index 4414a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 45e4f69d78Ssfencevma // replay carry 4604665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 47e4f69d78Ssfencevma // data in last beat 4814a67055Ssfencevma val last_beat = Bool() 49e4f69d78Ssfencevma // replay cause 50e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 51e4f69d78Ssfencevma // performance debug information 52e4f69d78Ssfencevma val debug = new PerfDebugInfo 538744445eSMaxpicca-Li 5414a67055Ssfencevma // alias 5514a67055Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 5614a67055Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 5714a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 5814a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 5914a67055Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 6014a67055Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 6114a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 6214a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 6314a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 6414a67055Ssfencevma def need_rep = cause.asUInt.orR 65a760aeb0Shappy-lx} 66a760aeb0Shappy-lx 67a760aeb0Shappy-lx 682225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 6914a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 70870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 7114a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 721b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 7314a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 7414a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 75b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 76024ee227SWilliam Wang} 77024ee227SWilliam Wang 78e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 79e3f759aeSWilliam Wang val valid = Bool() 8014a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 8114a67055Ssfencevma val dly_ld_err = Bool() 82e3f759aeSWilliam Wang} 83e3f759aeSWilliam Wang 84b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 85b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 86b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 8784e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 88b978565cSWilliam Wang val addrHit = Output(Bool()) 89b978565cSWilliam Wang val lastDataHit = Output(Bool()) 90b978565cSWilliam Wang} 91b978565cSWilliam Wang 9209203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 9309203307SWilliam Wang with HasLoadHelper 9409203307SWilliam Wang with HasPerfEvents 9509203307SWilliam Wang with HasDCacheParameters 96e4f69d78Ssfencevma with HasCircularQueuePtrHelper 9709203307SWilliam Wang{ 98024ee227SWilliam Wang val io = IO(new Bundle() { 9914a67055Ssfencevma // control 100024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 10114a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 10214a67055Ssfencevma 10314a67055Ssfencevma // int issue path 104870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 105870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 10614a67055Ssfencevma 10714a67055Ssfencevma // data path 10814a67055Ssfencevma val tlb = new TlbRequestIO(2) 10914a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1101279060fSWilliam Wang val dcache = new DCacheLoadIO 111024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 1120bd67ba5SYinan Xu val lsq = new LoadToLsqIO 11314a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 114683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 11509203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 11614a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 11714a67055Ssfencevma 11814a67055Ssfencevma // fast wakeup 119870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 12014a67055Ssfencevma 12114a67055Ssfencevma // trigger 122b978565cSWilliam Wang val trigger = Vec(3, new LoadUnitTriggerIO) 123a0301c0dSLemover 12414a67055Ssfencevma // prefetch 12514a67055Ssfencevma val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info 12614a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 127b52348aeSWilliam Wang 128b52348aeSWilliam Wang // load to load fast path 12914a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 13014a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 13114a67055Ssfencevma val ld_fast_match = Input(Bool()) 13214a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 13367682d05SWilliam Wang 134e4f69d78Ssfencevma // rs feedback 13514a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 13614a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 137e4f69d78Ssfencevma 13814a67055Ssfencevma // load ecc error 13914a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1406786cfb7SWilliam Wang 14114a67055Ssfencevma // schedule error query 14214a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1430ce3de17SYinan Xu 14414a67055Ssfencevma // queue-based replay 145e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 14614a67055Ssfencevma val lq_rep_full = Input(Bool()) 14714a67055Ssfencevma 14814a67055Ssfencevma // misc 14914a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 150594c5198Ssfencevma 151594c5198Ssfencevma // Load fast replay path 15214a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 15314a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 154b9e121dfShappy-lx 15514a67055Ssfencevma // perf 15614a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 15714a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 158024ee227SWilliam Wang }) 159024ee227SWilliam Wang 16014a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 161024ee227SWilliam Wang 16214a67055Ssfencevma // Pipeline 16314a67055Ssfencevma // -------------------------------------------------------------------------------- 16414a67055Ssfencevma // stage 0 16514a67055Ssfencevma // -------------------------------------------------------------------------------- 16614a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 16714a67055Ssfencevma val s0_valid = Wire(Bool()) 16814a67055Ssfencevma val s0_kill = Wire(Bool()) 16914a67055Ssfencevma val s0_vaddr = Wire(UInt(VAddrBits.W)) 170cdbff57cSHaoyuan Feng val s0_mask = Wire(UInt((VLEN/8).W)) 171870f462dSXuan Hu val s0_uop = Wire(new DynInst) 17214a67055Ssfencevma val s0_has_rob_entry = Wire(Bool()) 173870f462dSXuan Hu val s0_rsIdx = Wire(UInt(log2Up(MemIQSizeMax).W)) 17414a67055Ssfencevma val s0_sqIdx = Wire(new SqPtr) 17514a67055Ssfencevma val s0_mshrid = Wire(UInt()) 17614a67055Ssfencevma val s0_try_l2l = Wire(Bool()) 17704665835SMaxpicca-Li val s0_rep_carry = Wire(new ReplayCarry(nWays)) 17814a67055Ssfencevma val s0_isFirstIssue = Wire(Bool()) 17914a67055Ssfencevma val s0_fast_rep = Wire(Bool()) 18014a67055Ssfencevma val s0_ld_rep = Wire(Bool()) 18114a67055Ssfencevma val s0_l2l_fwd = Wire(Bool()) 18214a67055Ssfencevma val s0_sched_idx = Wire(UInt()) 183*0f55a0d3SHaojin Tang val s0_deqPortIdx = Wire(UInt(log2Ceil(LoadPipelineWidth).W)) 18414a67055Ssfencevma val s0_can_go = s1_ready 18514a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 18614a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 187dcd58560SWilliam Wang 18814a67055Ssfencevma // load flow select/gen 18976e71c02Shappy-lx // src0: super load replayed by LSQ (cache miss replay) (io.replay) 19076e71c02Shappy-lx // src1: fast load replay (io.fast_rep_in) 19176e71c02Shappy-lx // src2: load replayed by LSQ (io.replay) 19276e71c02Shappy-lx // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch) 19376e71c02Shappy-lx // src4: int read / software prefetch first issue from RS (io.in) 19476e71c02Shappy-lx // src5: vec read first issue from RS (TODO) 19576e71c02Shappy-lx // src6: load try pointchaising when no issued or replayed load (io.fastpath) 19676e71c02Shappy-lx // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch) 19714a67055Ssfencevma // priority: high to low 19814a67055Ssfencevma val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 19976e71c02Shappy-lx val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 20014a67055Ssfencevma val s0_ld_fast_rep_valid = io.fast_rep_in.valid 20176e71c02Shappy-lx val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 20214a67055Ssfencevma val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 20314a67055Ssfencevma val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 20414a67055Ssfencevma val s0_vec_iss_valid = WireInit(false.B) // TODO 20514a67055Ssfencevma val s0_l2l_fwd_valid = io.l2l_fwd_in.valid 20614a67055Ssfencevma val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 20776e71c02Shappy-lx dontTouch(s0_super_ld_rep_valid) 20814a67055Ssfencevma dontTouch(s0_ld_fast_rep_valid) 20914a67055Ssfencevma dontTouch(s0_ld_rep_valid) 21014a67055Ssfencevma dontTouch(s0_high_conf_prf_valid) 21114a67055Ssfencevma dontTouch(s0_int_iss_valid) 21214a67055Ssfencevma dontTouch(s0_vec_iss_valid) 21314a67055Ssfencevma dontTouch(s0_l2l_fwd_valid) 21414a67055Ssfencevma dontTouch(s0_low_conf_prf_valid) 215024ee227SWilliam Wang 21614a67055Ssfencevma // load flow source ready 21776e71c02Shappy-lx val s0_super_ld_rep_ready = WireInit(true.B) 21876e71c02Shappy-lx val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 21976e71c02Shappy-lx val s0_ld_rep_ready = !s0_super_ld_rep_valid && 22076e71c02Shappy-lx !s0_ld_fast_rep_valid 22176e71c02Shappy-lx val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 22276e71c02Shappy-lx !s0_ld_fast_rep_valid && 22314a67055Ssfencevma !s0_ld_rep_valid 224024ee227SWilliam Wang 22576e71c02Shappy-lx val s0_int_iss_ready = !s0_super_ld_rep_valid && 22676e71c02Shappy-lx !s0_ld_fast_rep_valid && 22714a67055Ssfencevma !s0_ld_rep_valid && 22814a67055Ssfencevma !s0_high_conf_prf_valid 229a760aeb0Shappy-lx 23076e71c02Shappy-lx val s0_vec_iss_ready = !s0_super_ld_rep_valid && 23176e71c02Shappy-lx !s0_ld_fast_rep_valid && 23214a67055Ssfencevma !s0_ld_rep_valid && 23314a67055Ssfencevma !s0_high_conf_prf_valid && 23414a67055Ssfencevma !s0_int_iss_valid 23514a67055Ssfencevma 23676e71c02Shappy-lx val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 23776e71c02Shappy-lx !s0_ld_fast_rep_valid && 23814a67055Ssfencevma !s0_ld_rep_valid && 23914a67055Ssfencevma !s0_high_conf_prf_valid && 24014a67055Ssfencevma !s0_int_iss_valid && 24114a67055Ssfencevma !s0_vec_iss_valid 24214a67055Ssfencevma 24376e71c02Shappy-lx val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 24476e71c02Shappy-lx !s0_ld_fast_rep_valid && 24514a67055Ssfencevma !s0_ld_rep_valid && 24614a67055Ssfencevma !s0_high_conf_prf_valid && 24714a67055Ssfencevma !s0_int_iss_valid && 24814a67055Ssfencevma !s0_vec_iss_valid && 24914a67055Ssfencevma !s0_l2l_fwd_valid 25076e71c02Shappy-lx dontTouch(s0_super_ld_rep_ready) 25114a67055Ssfencevma dontTouch(s0_ld_fast_rep_ready) 25214a67055Ssfencevma dontTouch(s0_ld_rep_ready) 25314a67055Ssfencevma dontTouch(s0_high_conf_prf_ready) 25414a67055Ssfencevma dontTouch(s0_int_iss_ready) 25514a67055Ssfencevma dontTouch(s0_vec_iss_ready) 25614a67055Ssfencevma dontTouch(s0_l2l_fwd_ready) 25714a67055Ssfencevma dontTouch(s0_low_conf_prf_ready) 25814a67055Ssfencevma 25914a67055Ssfencevma // load flow source select (OH) 26076e71c02Shappy-lx val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 26114a67055Ssfencevma val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 26214a67055Ssfencevma val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 26314a67055Ssfencevma val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 26414a67055Ssfencevma s0_low_conf_prf_ready && s0_low_conf_prf_valid 26514a67055Ssfencevma val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 26614a67055Ssfencevma val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 26714a67055Ssfencevma val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 26814a67055Ssfencevma assert(!s0_vec_iss_select) // to be added 26976e71c02Shappy-lx dontTouch(s0_super_ld_rep_select) 27014a67055Ssfencevma dontTouch(s0_ld_fast_rep_select) 27114a67055Ssfencevma dontTouch(s0_ld_rep_select) 27214a67055Ssfencevma dontTouch(s0_hw_prf_select) 27314a67055Ssfencevma dontTouch(s0_int_iss_select) 27414a67055Ssfencevma dontTouch(s0_vec_iss_select) 27514a67055Ssfencevma dontTouch(s0_l2l_fwd_select) 27614a67055Ssfencevma 27776e71c02Shappy-lx s0_valid := (s0_super_ld_rep_valid || 27876e71c02Shappy-lx s0_ld_fast_rep_valid || 27914a67055Ssfencevma s0_ld_rep_valid || 28014a67055Ssfencevma s0_high_conf_prf_valid || 28114a67055Ssfencevma s0_int_iss_valid || 28214a67055Ssfencevma s0_vec_iss_valid || 28314a67055Ssfencevma s0_l2l_fwd_valid || 28414a67055Ssfencevma s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill 28514a67055Ssfencevma 286a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 28714a67055Ssfencevma val s0_try_ptr_chasing = s0_l2l_fwd_select 28814a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 28914a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 29014a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 29114a67055Ssfencevma s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing) 29214a67055Ssfencevma 29314a67055Ssfencevma // prefetch related ctrl signal 29414a67055Ssfencevma val s0_prf = Wire(Bool()) 29514a67055Ssfencevma val s0_prf_rd = Wire(Bool()) 29614a67055Ssfencevma val s0_prf_wr = Wire(Bool()) 29714a67055Ssfencevma val s0_hw_prf = s0_hw_prf_select 29814a67055Ssfencevma 29914a67055Ssfencevma // query DTLB 30014a67055Ssfencevma io.tlb.req.valid := s0_valid 30114a67055Ssfencevma io.tlb.req.bits.cmd := Mux(s0_prf, 30214a67055Ssfencevma Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read), 30314a67055Ssfencevma TlbCmd.read 30414a67055Ssfencevma ) 30514a67055Ssfencevma io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_vaddr) 306870f462dSXuan Hu io.tlb.req.bits.size := LSUOpType.size(s0_uop.fuOpType) 30714a67055Ssfencevma io.tlb.req.bits.kill := s0_kill 30814a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 30914a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 31014a67055Ssfencevma io.tlb.req.bits.memidx.idx := s0_uop.lqIdx.value 31114a67055Ssfencevma io.tlb.req.bits.debug.robIdx := s0_uop.robIdx 31214a67055Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 313870f462dSXuan Hu io.tlb.req.bits.debug.pc := s0_uop.pc 31414a67055Ssfencevma io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue 31514a67055Ssfencevma 31614a67055Ssfencevma // query DCache 31714a67055Ssfencevma io.dcache.req.valid := s0_valid 31814a67055Ssfencevma io.dcache.req.bits.cmd := Mux(s0_prf_rd, 31914a67055Ssfencevma MemoryOpConstants.M_PFR, 32014a67055Ssfencevma Mux(s0_prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 32114a67055Ssfencevma ) 32214a67055Ssfencevma io.dcache.req.bits.vaddr := s0_vaddr 32314a67055Ssfencevma io.dcache.req.bits.mask := s0_mask 32414a67055Ssfencevma io.dcache.req.bits.data := DontCare 32514a67055Ssfencevma io.dcache.req.bits.isFirstIssue := s0_isFirstIssue 32614a67055Ssfencevma io.dcache.req.bits.instrtype := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 32714a67055Ssfencevma io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value 32814a67055Ssfencevma io.dcache.req.bits.replayCarry := s0_rep_carry 32914a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 33014a67055Ssfencevma 33114a67055Ssfencevma // load flow priority mux 33214a67055Ssfencevma def fromNullSource() = { 33314a67055Ssfencevma s0_vaddr := 0.U 33414a67055Ssfencevma s0_mask := 0.U 335870f462dSXuan Hu s0_uop := 0.U.asTypeOf(new DynInst) 33614a67055Ssfencevma s0_try_l2l := false.B 33714a67055Ssfencevma s0_has_rob_entry := false.B 33814a67055Ssfencevma s0_sqIdx := 0.U.asTypeOf(new SqPtr) 33914a67055Ssfencevma s0_rsIdx := 0.U 34014a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 34114a67055Ssfencevma s0_mshrid := 0.U 34214a67055Ssfencevma s0_isFirstIssue := false.B 34314a67055Ssfencevma s0_fast_rep := false.B 34414a67055Ssfencevma s0_ld_rep := false.B 34514a67055Ssfencevma s0_l2l_fwd := false.B 34614a67055Ssfencevma s0_prf := false.B 34714a67055Ssfencevma s0_prf_rd := false.B 34814a67055Ssfencevma s0_prf_wr := false.B 34914a67055Ssfencevma s0_sched_idx := 0.U 350*0f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 35114a67055Ssfencevma } 35214a67055Ssfencevma 35314a67055Ssfencevma def fromFastReplaySource(src: LqWriteBundle) = { 35414a67055Ssfencevma s0_vaddr := src.vaddr 35514a67055Ssfencevma s0_mask := src.mask 35614a67055Ssfencevma s0_uop := src.uop 35714a67055Ssfencevma s0_try_l2l := false.B 35814a67055Ssfencevma s0_has_rob_entry := src.hasROBEntry 35914a67055Ssfencevma s0_sqIdx := src.uop.sqIdx 36014a67055Ssfencevma s0_rep_carry := src.rep_info.rep_carry 36114a67055Ssfencevma s0_mshrid := src.rep_info.mshr_id 36214a67055Ssfencevma s0_rsIdx := src.rsIdx 36314a67055Ssfencevma s0_isFirstIssue := false.B 36414a67055Ssfencevma s0_fast_rep := true.B 36514a67055Ssfencevma s0_ld_rep := src.isLoadReplay 36614a67055Ssfencevma s0_l2l_fwd := false.B 367870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 368870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 369870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 37014a67055Ssfencevma s0_sched_idx := src.schedIndex 371*0f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 37214a67055Ssfencevma } 37314a67055Ssfencevma 37414a67055Ssfencevma def fromNormalReplaySource(src: LsPipelineBundle) = { 37514a67055Ssfencevma s0_vaddr := src.vaddr 376870f462dSXuan Hu s0_mask := genVWmask(src.vaddr, src.uop.fuOpType(1, 0)) 37714a67055Ssfencevma s0_uop := src.uop 37814a67055Ssfencevma s0_try_l2l := false.B 37914a67055Ssfencevma s0_has_rob_entry := true.B 38014a67055Ssfencevma s0_sqIdx := src.uop.sqIdx 38114a67055Ssfencevma s0_rsIdx := src.rsIdx 38214a67055Ssfencevma s0_rep_carry := src.replayCarry 38314a67055Ssfencevma s0_mshrid := src.mshrid 38414a67055Ssfencevma s0_isFirstIssue := src.isFirstIssue 38514a67055Ssfencevma s0_fast_rep := false.B 38614a67055Ssfencevma s0_ld_rep := true.B 38714a67055Ssfencevma s0_l2l_fwd := false.B 388870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 389870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 390870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 39114a67055Ssfencevma s0_sched_idx := src.schedIndex 392*0f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 39314a67055Ssfencevma } 39414a67055Ssfencevma 39514a67055Ssfencevma def fromPrefetchSource(src: L1PrefetchReq) = { 39614a67055Ssfencevma s0_vaddr := src.getVaddr() 39714a67055Ssfencevma s0_mask := 0.U 39814a67055Ssfencevma s0_uop := DontCare 39914a67055Ssfencevma s0_try_l2l := false.B 40014a67055Ssfencevma s0_has_rob_entry := false.B 40114a67055Ssfencevma s0_sqIdx := DontCare 40214a67055Ssfencevma s0_rsIdx := DontCare 40314a67055Ssfencevma s0_rep_carry := DontCare 40414a67055Ssfencevma s0_mshrid := DontCare 40514a67055Ssfencevma s0_isFirstIssue := false.B 40614a67055Ssfencevma s0_fast_rep := false.B 40714a67055Ssfencevma s0_ld_rep := false.B 40814a67055Ssfencevma s0_l2l_fwd := false.B 40914a67055Ssfencevma s0_prf := true.B 41014a67055Ssfencevma s0_prf_rd := !src.is_store 41114a67055Ssfencevma s0_prf_wr := src.is_store 41214a67055Ssfencevma s0_sched_idx := 0.U 413*0f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 41414a67055Ssfencevma } 41514a67055Ssfencevma 416870f462dSXuan Hu def fromIntIssueSource(src: MemExuInput) = { 417870f462dSXuan Hu s0_vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 418870f462dSXuan Hu s0_mask := genVWmask(s0_vaddr, src.uop.fuOpType(1,0)) 41914a67055Ssfencevma s0_uop := src.uop 42014a67055Ssfencevma s0_try_l2l := false.B 42114a67055Ssfencevma s0_has_rob_entry := true.B 42214a67055Ssfencevma s0_sqIdx := src.uop.sqIdx 423870f462dSXuan Hu s0_rsIdx := src.iqIdx 42414a67055Ssfencevma s0_rep_carry := DontCare 42514a67055Ssfencevma s0_mshrid := DontCare 42614a67055Ssfencevma s0_isFirstIssue := true.B 42714a67055Ssfencevma s0_fast_rep := false.B 42814a67055Ssfencevma s0_ld_rep := false.B 42914a67055Ssfencevma s0_l2l_fwd := false.B 430870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 431870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 432870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 43314a67055Ssfencevma s0_sched_idx := 0.U 434*0f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 43514a67055Ssfencevma } 43614a67055Ssfencevma 43714a67055Ssfencevma def fromVecIssueSource() = { 43814a67055Ssfencevma s0_vaddr := 0.U 43914a67055Ssfencevma s0_mask := 0.U 440870f462dSXuan Hu s0_uop := 0.U.asTypeOf(new DynInst) 44114a67055Ssfencevma s0_try_l2l := false.B 44214a67055Ssfencevma s0_has_rob_entry := false.B 44314a67055Ssfencevma s0_sqIdx := 0.U.asTypeOf(new SqPtr) 44414a67055Ssfencevma s0_rsIdx := 0.U 44514a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 44614a67055Ssfencevma s0_mshrid := 0.U 44714a67055Ssfencevma s0_isFirstIssue := false.B 44814a67055Ssfencevma s0_fast_rep := false.B 44914a67055Ssfencevma s0_ld_rep := false.B 45014a67055Ssfencevma s0_l2l_fwd := false.B 45114a67055Ssfencevma s0_prf := false.B 45214a67055Ssfencevma s0_prf_rd := false.B 45314a67055Ssfencevma s0_prf_wr := false.B 45414a67055Ssfencevma s0_sched_idx := 0.U 455*0f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 45614a67055Ssfencevma } 45714a67055Ssfencevma 45814a67055Ssfencevma def fromLoadToLoadSource(src: LoadToLoadIO) = { 45914a67055Ssfencevma s0_vaddr := Cat(io.l2l_fwd_in.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 460cdbff57cSHaoyuan Feng s0_mask := genVWmask(Cat(s0_ptr_chasing_vaddr(3), 0.U(3.W)), LSUOpType.ld) 46114a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 46214a67055Ssfencevma // Assume the pointer chasing is always ld. 463870f462dSXuan Hu s0_uop.fuOpType := LSUOpType.ld 46414a67055Ssfencevma s0_try_l2l := s0_l2l_fwd_select 46514a67055Ssfencevma // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing 46614a67055Ssfencevma // because these signals will be updated in S1 46714a67055Ssfencevma s0_has_rob_entry := false.B 46814a67055Ssfencevma s0_sqIdx := DontCare 46914a67055Ssfencevma s0_rsIdx := DontCare 47014a67055Ssfencevma s0_mshrid := DontCare 47114a67055Ssfencevma s0_rep_carry := DontCare 47214a67055Ssfencevma s0_isFirstIssue := true.B 47314a67055Ssfencevma s0_fast_rep := false.B 47414a67055Ssfencevma s0_ld_rep := false.B 47514a67055Ssfencevma s0_l2l_fwd := true.B 47614a67055Ssfencevma s0_prf := false.B 47714a67055Ssfencevma s0_prf_rd := false.B 47814a67055Ssfencevma s0_prf_wr := false.B 47914a67055Ssfencevma s0_sched_idx := 0.U 480*0f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 48114a67055Ssfencevma } 48214a67055Ssfencevma 48314a67055Ssfencevma // set default 48414a67055Ssfencevma s0_uop := DontCare 48576e71c02Shappy-lx when (s0_super_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 48676e71c02Shappy-lx .elsewhen (s0_ld_fast_rep_select) { fromFastReplaySource(io.fast_rep_in.bits) } 48714a67055Ssfencevma .elsewhen (s0_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 48814a67055Ssfencevma .elsewhen (s0_hw_prf_select) { fromPrefetchSource(io.prefetch_req.bits) } 48914a67055Ssfencevma .elsewhen (s0_int_iss_select) { fromIntIssueSource(io.ldin.bits) } 49014a67055Ssfencevma .elsewhen (s0_vec_iss_select) { fromVecIssueSource() } 49114a67055Ssfencevma .otherwise { 49214a67055Ssfencevma if (EnableLoadToLoadForward) { 49314a67055Ssfencevma fromLoadToLoadSource(io.l2l_fwd_in) 49414a67055Ssfencevma } else { 49514a67055Ssfencevma fromNullSource() 49614a67055Ssfencevma } 49714a67055Ssfencevma } 49814a67055Ssfencevma 49914a67055Ssfencevma // address align check 500870f462dSXuan Hu val s0_addr_aligned = LookupTree(s0_uop.fuOpType(1, 0), List( 50114a67055Ssfencevma "b00".U -> true.B, //b 50214a67055Ssfencevma "b01".U -> (s0_vaddr(0) === 0.U), //h 50314a67055Ssfencevma "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 50414a67055Ssfencevma "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 50514a67055Ssfencevma )) 50614a67055Ssfencevma 50714a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 50814a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 50914a67055Ssfencevma s0_out := DontCare 51014a67055Ssfencevma s0_out.rsIdx := s0_rsIdx 51114a67055Ssfencevma s0_out.vaddr := s0_vaddr 51214a67055Ssfencevma s0_out.mask := s0_mask 51314a67055Ssfencevma s0_out.uop := s0_uop 51414a67055Ssfencevma s0_out.isFirstIssue := s0_isFirstIssue 51514a67055Ssfencevma s0_out.hasROBEntry := s0_has_rob_entry 51614a67055Ssfencevma s0_out.isPrefetch := s0_prf 51714a67055Ssfencevma s0_out.isHWPrefetch := s0_hw_prf 51814a67055Ssfencevma s0_out.isFastReplay := s0_fast_rep 51914a67055Ssfencevma s0_out.isLoadReplay := s0_ld_rep 52014a67055Ssfencevma s0_out.isFastPath := s0_l2l_fwd 52114a67055Ssfencevma s0_out.mshrid := s0_mshrid 522870f462dSXuan Hu s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned 52376e71c02Shappy-lx s0_out.forward_tlDchannel := s0_super_ld_rep_select 52414a67055Ssfencevma when(io.tlb.req.valid && s0_isFirstIssue) { 52514a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 52614a67055Ssfencevma }.otherwise{ 52714a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime 52814a67055Ssfencevma } 52914a67055Ssfencevma s0_out.schedIndex := s0_sched_idx 530*0f55a0d3SHaojin Tang s0_out.deqPortIdx := s0_deqPortIdx 53114a67055Ssfencevma 53214a67055Ssfencevma // load fast replay 53314a67055Ssfencevma io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 53414a67055Ssfencevma 53514a67055Ssfencevma // load flow source ready 53676e71c02Shappy-lx // cache missed load has highest priority 53776e71c02Shappy-lx // always accept cache missed load flow from load replay queue 53876e71c02Shappy-lx io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 53914a67055Ssfencevma 54014a67055Ssfencevma // accept load flow from rs when: 54114a67055Ssfencevma // 1) there is no lsq-replayed load 54276e71c02Shappy-lx // 2) there is no fast replayed load 54376e71c02Shappy-lx // 3) there is no high confidence prefetch request 54414a67055Ssfencevma io.ldin.ready := (s0_can_go && io.dcache.req.ready && s0_int_iss_ready) 54514a67055Ssfencevma 54614a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 54714a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 54814a67055Ssfencevma 54914a67055Ssfencevma // dcache replacement extra info 55014a67055Ssfencevma // TODO: should prefetch load update replacement? 55114a67055Ssfencevma io.dcache.replacementUpdated := Mux(s0_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 55214a67055Ssfencevma 55314a67055Ssfencevma XSDebug(io.dcache.req.fire, 554870f462dSXuan Hu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 55514a67055Ssfencevma ) 55614a67055Ssfencevma XSDebug(s0_valid, 557870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 55814a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 55914a67055Ssfencevma 56014a67055Ssfencevma // Pipeline 56114a67055Ssfencevma // -------------------------------------------------------------------------------- 56214a67055Ssfencevma // stage 1 56314a67055Ssfencevma // -------------------------------------------------------------------------------- 56414a67055Ssfencevma // TLB resp (send paddr to dcache) 56514a67055Ssfencevma val s1_valid = RegInit(false.B) 56614a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 56714a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 56814a67055Ssfencevma val s1_kill = Wire(Bool()) 56914a67055Ssfencevma val s1_can_go = s2_ready 57014a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 57114a67055Ssfencevma 57214a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 57314a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 57414a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 57514a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 57614a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 57714a67055Ssfencevma 57814a67055Ssfencevma val s1_fast_rep_kill = RegEnable(io.fast_rep_in.bits.delayedLoadError, s0_fire) && s1_in.isFastReplay 57914a67055Ssfencevma val s1_l2l_fwd_kill = RegEnable(io.l2l_fwd_in.dly_ld_err, s0_fire) && s1_in.isFastPath 58014a67055Ssfencevma s1_kill := s1_l2l_fwd_kill || 58114a67055Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 58214a67055Ssfencevma RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid) 58314a67055Ssfencevma 58414a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 58514a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 58614a67055Ssfencevma val s1_vaddr = Wire(UInt()) 58714a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 58814a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 589870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 59014a67055Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 59114a67055Ssfencevma val s1_prf = s1_in.isPrefetch 59214a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 59314a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 59414a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 59514a67055Ssfencevma 59614a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 59714a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 59814a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 59914a67055Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 60014a67055Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 60114a67055Ssfencevma 60214a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 60314a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 60414a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 60514a67055Ssfencevma } 60614a67055Ssfencevma 60714a67055Ssfencevma io.tlb.req_kill := s1_kill || s1_fast_rep_kill 60814a67055Ssfencevma io.tlb.resp.ready := true.B 60914a67055Ssfencevma 61014a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 61114a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 61214a67055Ssfencevma io.dcache.s1_kill := s1_kill || s1_fast_rep_kill || s1_tlb_miss || s1_exception 61314a67055Ssfencevma 61414a67055Ssfencevma // store to load forwarding 61514a67055Ssfencevma io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf) 61614a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 61714a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 61814a67055Ssfencevma io.sbuffer.uop := s1_in.uop 61914a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 62014a67055Ssfencevma io.sbuffer.mask := s1_in.mask 621870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 62214a67055Ssfencevma 62314a67055Ssfencevma io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf) 62414a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 62514a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 62614a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 62714a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 62814a67055Ssfencevma io.lsq.forward.sqIdxMask := DontCare 62914a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 630870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 63114a67055Ssfencevma 63214a67055Ssfencevma // st-ld violation query 63314a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 63414a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 63514a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 636cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 63714a67055Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 63814a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 63914a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 64014a67055Ssfencevma // Generate forwardMaskFast to wake up insts earlier 64114a67055Ssfencevma val s1_fwd_mask_fast = ((~(io.lsq.forward.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt)).asUInt & s1_in.mask) === 0.U 64214a67055Ssfencevma 64314a67055Ssfencevma s1_out := s1_in 64414a67055Ssfencevma s1_out.vaddr := s1_vaddr 64514a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 64614a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 64714a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 64814a67055Ssfencevma s1_out.rsIdx := s1_in.rsIdx 64914a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 65014a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 65114a67055Ssfencevma s1_out.lateKill := s1_fast_rep_kill 65214a67055Ssfencevma s1_out.delayedLoadError := s1_l2l_fwd_kill || s1_fast_rep_kill 65314a67055Ssfencevma 65414a67055Ssfencevma when (!s1_fast_rep_kill) { 65514a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 65614a67055Ssfencevma // af & pf exception were modified 657870f462dSXuan Hu s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld 658870f462dSXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld 65914a67055Ssfencevma } .otherwise { 660870f462dSXuan Hu s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 661870f462dSXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := s1_fast_rep_kill 66214a67055Ssfencevma } 66314a67055Ssfencevma 66414a67055Ssfencevma // pointer chasing 66514a67055Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 66614a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 66714a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 66814a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 66914a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 67014a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 67114a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 67214a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 67314a67055Ssfencevma 674c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 675c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 676c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 677c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 67814a67055Ssfencevma s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 679c3b763d0SYinan Xu // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 68014a67055Ssfencevma s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 681870f462dSXuan Hu s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 682c3b763d0SYinan Xu // Case 2: this is not a valid load-load pair 68314a67055Ssfencevma s1_not_fast_match := RegEnable(!io.ld_fast_match, s0_try_ptr_chasing) 684c3b763d0SYinan Xu // Case 3: this load-load uop is cancelled 68514a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 68614a67055Ssfencevma 68714a67055Ssfencevma when (s1_try_ptr_chasing) { 68814a67055Ssfencevma s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_fu_op_type_not_ld || s1_not_fast_match || s1_ptr_chasing_canceled 68914a67055Ssfencevma 69014a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 691870f462dSXuan Hu s1_in.rsIdx := io.ldin.bits.iqIdx 692870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 69314a67055Ssfencevma s1_vaddr_lo := Cat(s1_ptr_chasing_vaddr(5, 3), 0.U(3.W)) 69414a67055Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_ptr_chasing_vaddr(5, 3), 0.U(3.W)) 69514a67055Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_ptr_chasing_vaddr(5, 3), 0.U(3.W)) 69614a67055Ssfencevma 6978744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 69814a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 69914a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 700c3b763d0SYinan Xu } 70114a67055Ssfencevma when (s1_cancel_ptr_chasing) { 70214a67055Ssfencevma s1_kill := true.B 703c3b763d0SYinan Xu }.otherwise { 70414a67055Ssfencevma s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 70514a67055Ssfencevma when (s1_try_ptr_chasing) { 70614a67055Ssfencevma io.ldin.ready := true.B 70714a67055Ssfencevma } 708c3b763d0SYinan Xu } 709c3b763d0SYinan Xu } 710c3b763d0SYinan Xu 71114a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 71214a67055Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 71314a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 71414a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 71514a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 71614a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 71714a67055Ssfencevma if (EnableLoadToLoadForward) { 71814a67055Ssfencevma when (s1_try_ptr_chasing) { 71914a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 720c3b763d0SYinan Xu } 72114a67055Ssfencevma } 722024ee227SWilliam Wang 72314a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 72414a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 72514a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 7260a47e4a1SWilliam Wang 72714a67055Ssfencevma XSDebug(s1_valid, 728870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 72914a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 730683c1411Shappy-lx 73114a67055Ssfencevma // Pipeline 73214a67055Ssfencevma // -------------------------------------------------------------------------------- 73314a67055Ssfencevma // stage 2 73414a67055Ssfencevma // -------------------------------------------------------------------------------- 73514a67055Ssfencevma // s2: DCache resp 73614a67055Ssfencevma val s2_valid = RegInit(false.B) 737f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 738f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 73914a67055Ssfencevma val s2_kill = Wire(Bool()) 74014a67055Ssfencevma val s2_can_go = s3_ready 74114a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 742e4f69d78Ssfencevma 74314a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 74414a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 74514a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 74614a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 74714a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 74814a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 74914a67055Ssfencevma 75014a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 75114a67055Ssfencevma val s2_static_pm = RegNext(io.tlb.resp.bits.static_pm) 75214a67055Ssfencevma when (s2_static_pm.valid) { 75314a67055Ssfencevma s2_pmp.ld := false.B 75414a67055Ssfencevma s2_pmp.st := false.B 75514a67055Ssfencevma s2_pmp.instr := false.B 75614a67055Ssfencevma s2_pmp.mmio := s2_static_pm.bits 75714a67055Ssfencevma } 75814a67055Ssfencevma val s2_prf = s2_in.isPrefetch 75914a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 76014a67055Ssfencevma 76114a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 76214a67055Ssfencevma // if such exception happen, that inst and its exception info 76314a67055Ssfencevma // will be force writebacked to rob 764870f462dSXuan Hu val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 76514a67055Ssfencevma when (!s2_in.lateKill) { 766870f462dSXuan Hu s2_exception_vec(loadAccessFault) := s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld 76714a67055Ssfencevma // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 76814a67055Ssfencevma when (s2_prf || s2_in.tlbMiss) { 76914a67055Ssfencevma s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 77014a67055Ssfencevma } 77114a67055Ssfencevma } 772870f462dSXuan Hu val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR 77314a67055Ssfencevma 77414a67055Ssfencevma val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 77514a67055Ssfencevma val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 77614a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 77714a67055Ssfencevma val s2_cache_hit = io.dcache.s2_hit || s2_fwd_frm_d_chan_or_mshr 77814a67055Ssfencevma 77914a67055Ssfencevma // writeback access fault caused by ecc error / bus error 78014a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 78114a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 78214a67055Ssfencevma val s2_actually_mmio = s2_pmp.mmio 78314a67055Ssfencevma val s2_mmio = !s2_prf && s2_actually_mmio && !s2_exception && !s2_in.tlbMiss 78414a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 78514a67055Ssfencevma val s2_cache_miss = io.dcache.resp.bits.miss && !s2_fwd_frm_d_chan_or_mshr 78614a67055Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack 78714a67055Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && !io.dcache.resp.bits.miss && !s2_full_fwd 78814a67055Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail 78914a67055Ssfencevma val s2_cache_rep = s2_bank_conflict || s2_wpu_pred_fail 79014a67055Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 79114a67055Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && io.dcache.resp.bits.tag_error 79214a67055Ssfencevma val s2_fwd_fail = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid 793870f462dSXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && io.lsq.forward.addrInvalid && !s2_mmio && !s2_prf 79414a67055Ssfencevma val s2_data_inv = io.lsq.forward.dataInvalid && !s2_exception 79514a67055Ssfencevma val s2_dcache_kill = s2_pmp.ld || s2_pmp.mmio 79614a67055Ssfencevma val s2_troublem = !s2_exception && !s2_mmio && !s2_prf && !s2_in.lateKill 79714a67055Ssfencevma 79814a67055Ssfencevma io.dcache.resp.ready := true.B 79914a67055Ssfencevma val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_mmio || s2_prf) 80014a67055Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 80114a67055Ssfencevma 80214a67055Ssfencevma // st-ld violation query 80314a67055Ssfencevma // NeedFastRecovery Valid when 80414a67055Ssfencevma // 1. Fast recovery query request Valid. 80514a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 80614a67055Ssfencevma // 3. Physical address match. 80714a67055Ssfencevma // 4. Data contains. 80814a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 80914a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 81014a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 811cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 81214a67055Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 81314a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 81414a67055Ssfencevma })).asUInt.orR || s2_in.rep_info.nuke 81514a67055Ssfencevma 81614a67055Ssfencevma // fast replay require 81714a67055Ssfencevma val s2_fast_rep = (s2_nuke || (!s2_mem_amb && !s2_in.tlbMiss && s2_cache_rep)) && s2_troublem 81814a67055Ssfencevma 81914a67055Ssfencevma // need allocate new entry 82014a67055Ssfencevma val s2_can_query = !s2_in.tlbMiss && 82114a67055Ssfencevma !s2_mem_amb && 82214a67055Ssfencevma !s2_fast_rep && 82314a67055Ssfencevma !s2_in.rep_info.mem_amb && 82414a67055Ssfencevma s2_troublem 82514a67055Ssfencevma 82614a67055Ssfencevma val s2_data_fwded = s2_cache_miss && (s2_full_fwd || s2_cache_tag_error) 82714a67055Ssfencevma 82814a67055Ssfencevma // ld-ld violation require 82914a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 83014a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 83114a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 83214a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 83314a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd, true.B, !s2_cache_miss) && !s2_cache_rep 83414a67055Ssfencevma 83514a67055Ssfencevma // st-ld violation require 83614a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 83714a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 83814a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 83914a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 84014a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd, true.B, !s2_cache_miss) && !s2_cache_rep 84114a67055Ssfencevma 84214a67055Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && !io.lsq.ldld_nuke_query.req.ready 84314a67055Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && !io.lsq.stld_nuke_query.req.ready 84414a67055Ssfencevma 84514a67055Ssfencevma // merge forward result 84614a67055Ssfencevma // lsq has higher priority than sbuffer 847cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 848cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 84914a67055Ssfencevma s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 85014a67055Ssfencevma // generate XLEN/8 Muxs 851cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 85214a67055Ssfencevma s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) 85314a67055Ssfencevma s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i)) 85414a67055Ssfencevma } 85514a67055Ssfencevma 85614a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 857870f462dSXuan Hu s2_in.uop.pc, 85814a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 85914a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 86014a67055Ssfencevma ) 86114a67055Ssfencevma 86214a67055Ssfencevma // 86314a67055Ssfencevma s2_out := s2_in 86414a67055Ssfencevma s2_out.data := 0.U // data will be generated in load s3 865870f462dSXuan Hu s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 86614a67055Ssfencevma s2_out.mmio := s2_mmio 867870f462dSXuan Hu s2_out.uop.flushPipe := false.B // io.fast_uop.valid && s2_mmio 868870f462dSXuan Hu s2_out.uop.exceptionVec := s2_exception_vec 86914a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 87014a67055Ssfencevma s2_out.forwardData := s2_fwd_data 87114a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 87214a67055Ssfencevma s2_out.miss := s2_cache_miss && !s2_full_fwd && s2_troublem 87314a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 87414a67055Ssfencevma 87514a67055Ssfencevma // Generate replay signal caused by: 87614a67055Ssfencevma // * st-ld violation check 87714a67055Ssfencevma // * tlb miss 87814a67055Ssfencevma // * dcache replay 87914a67055Ssfencevma // * forward data invalid 88014a67055Ssfencevma // * dcache miss 88114a67055Ssfencevma s2_out.rep_info.tlb_miss := s2_in.tlbMiss 88214a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 88314a67055Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 88414a67055Ssfencevma s2_out.rep_info.fwd_fail := s2_data_inv && s2_troublem 88514a67055Ssfencevma s2_out.rep_info.dcache_rep := s2_cache_rep && s2_troublem 88614a67055Ssfencevma s2_out.rep_info.dcache_miss := s2_out.miss 88714a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 88814a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 88914a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 89014a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 89114a67055Ssfencevma s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 89214a67055Ssfencevma s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 89314a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 89414a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 89514a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 89614a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 89714a67055Ssfencevma 89814a67055Ssfencevma // if forward fail, replay this inst from fetch 89914a67055Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_mmio && !s2_prf && !s2_in.tlbMiss 90014a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 90114a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 902870f462dSXuan Hu // io.out.bits.uop.replayInst := false.B 90314a67055Ssfencevma 90414a67055Ssfencevma // to be removed 905f6490124Ssfencevma io.feedback_fast.valid := s2_valid && // inst is valid 906f6490124Ssfencevma !s2_in.isLoadReplay && // already feedbacked 907f6490124Ssfencevma io.lq_rep_full && // LoadQueueReplay is full 908f6490124Ssfencevma s2_out.rep_info.need_rep && // need replay 909f6490124Ssfencevma !s2_exception && // no exception is triggered 910f6490124Ssfencevma !s2_hw_prf // not hardware prefetch 91114a67055Ssfencevma io.feedback_fast.bits.hit := false.B 91214a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 9137f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 91414a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 91514a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 91614a67055Ssfencevma 91714a67055Ssfencevma // fast wakeup 91814a67055Ssfencevma io.fast_uop.valid := RegNext( 91914a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 92014a67055Ssfencevma s1_valid && 92114a67055Ssfencevma !s1_kill && 92214a67055Ssfencevma !s1_fast_rep_kill && 92314a67055Ssfencevma !io.tlb.resp.bits.fast_miss && 92414a67055Ssfencevma !io.lsq.forward.dataInvalidFast 92514a67055Ssfencevma ) && (s2_valid && !io.feedback_fast.valid && !s2_out.rep_info.need_rep && !s2_mmio) 92614a67055Ssfencevma io.fast_uop.bits := RegNext(s1_out.uop) 92714a67055Ssfencevma 92814a67055Ssfencevma // 92914a67055Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, s1_fire) 93014a67055Ssfencevma io.prefetch_train.valid := s2_valid && !s2_in.mmio && !s2_in.tlbMiss 93114a67055Ssfencevma io.prefetch_train.bits.fromLsPipelineBundle(s2_in) 932f21b441aSLinJiawei io.prefetch_train.bits.miss := io.dcache.resp.bits.miss 9333af6aa6eSWilliam Wang io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 9343af6aa6eSWilliam Wang io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 93504665835SMaxpicca-Li if (env.FPGAPlatform){ 93604665835SMaxpicca-Li io.dcache.s0_pc := DontCare 93704665835SMaxpicca-Li io.dcache.s1_pc := DontCare 938977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 93904665835SMaxpicca-Li }else{ 940870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 941870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 942870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 94304665835SMaxpicca-Li } 94414a67055Ssfencevma io.dcache.s2_kill := s2_pmp.ld || s2_pmp.mmio || s2_kill 945e4f69d78Ssfencevma 94614a67055Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && !s1_fast_rep_kill && s2_ready 94714a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 94814a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 94914a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 950f6490124Ssfencevma when (s1_kill || s1_fast_rep_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 95114a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 952024ee227SWilliam Wang 95314a67055Ssfencevma // Pipeline 95414a67055Ssfencevma // -------------------------------------------------------------------------------- 95514a67055Ssfencevma // stage 3 95614a67055Ssfencevma // -------------------------------------------------------------------------------- 95714a67055Ssfencevma // writeback and update load queue 958f6490124Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 95914a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 960870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 96114a67055Ssfencevma val s3_cache_rep = RegEnable(s2_cache_rep && s2_troublem, s2_fire) 96214a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 96314a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 96414a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 96514a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 966a760aeb0Shappy-lx 967594c5198Ssfencevma // s3 load fast replay 96814a67055Ssfencevma io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 96914a67055Ssfencevma io.fast_rep_out.bits := s3_in 970594c5198Ssfencevma 97114a67055Ssfencevma io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 97214a67055Ssfencevma io.lsq.ldin.bits := s3_in 973594c5198Ssfencevma 974e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 97514a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 97614a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 977a760aeb0Shappy-lx 97814a67055Ssfencevma val s3_dly_ld_err = 979e4f69d78Ssfencevma if (EnableAccurateLoadError) { 98014a67055Ssfencevma (s3_in.delayedLoadError || io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable) 981e4f69d78Ssfencevma } else { 982e4f69d78Ssfencevma WireInit(false.B) 983e4f69d78Ssfencevma } 98414a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 98514a67055Ssfencevma io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 98614a67055Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_cache_rep 987e4f69d78Ssfencevma 98814a67055Ssfencevma val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) 98914a67055Ssfencevma val s3_ldld_rep_inst = 99014a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 99114a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 992e4f69d78Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 99367cddb05SWilliam Wang 99414a67055Ssfencevma val s3_rep_info = s3_in.rep_info 99514a67055Ssfencevma val s3_rep_frm_fetch = s3_vp_match_fail || s3_ldld_rep_inst 99614a67055Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 99714a67055Ssfencevma val s3_force_rep = s3_sel_rep_cause(LoadReplayCauses.C_MA) || 99814a67055Ssfencevma s3_sel_rep_cause(LoadReplayCauses.C_TM) || 99914a67055Ssfencevma s3_sel_rep_cause(LoadReplayCauses.C_NK) 1000e4f69d78Ssfencevma 1001870f462dSXuan Hu val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR 100214a67055Ssfencevma when ((s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) { 100314a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1004e4f69d78Ssfencevma } .otherwise { 100514a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1006e4f69d78Ssfencevma } 1007024ee227SWilliam Wang 1008c5c06e78SWilliam Wang // Int load, if hit, will be writebacked at s2 100914a67055Ssfencevma s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio && !s3_in.lateKill 101014a67055Ssfencevma s3_out.bits.uop := s3_in.uop 1011870f462dSXuan Hu s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault) 1012870f462dSXuan Hu s3_out.bits.uop.replayInst := s3_rep_frm_fetch 101314a67055Ssfencevma s3_out.bits.data := s3_in.data 101414a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 101514a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 101614a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 101714a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 1018024ee227SWilliam Wang 101914a67055Ssfencevma when (s3_force_rep) { 1020870f462dSXuan Hu s3_out.bits.uop.exceptionVec := 0.U.asTypeOf(s3_in.uop.exceptionVec.cloneType) 1021e4f69d78Ssfencevma } 1022c5c06e78SWilliam Wang 1023e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1024cb9c18dcSWilliam Wang 102514a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1026e4f69d78Ssfencevma 102714a67055Ssfencevma val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 102814a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 102914a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1030e4f69d78Ssfencevma 1031e4f69d78Ssfencevma // feedback slow 103214a67055Ssfencevma s3_fast_rep := (RegNext(s2_fast_rep) || 103314a67055Ssfencevma (s3_in.rep_info.dcache_miss && io.l2_hint.valid && io.l2_hint.bits.sourceId === s3_in.rep_info.mshr_id)) && 103414a67055Ssfencevma !s3_in.feedbacked && 103514a67055Ssfencevma !s3_in.lateKill && 103614a67055Ssfencevma !s3_rep_frm_fetch && 1037b9e121dfShappy-lx !s3_exception 103814a67055Ssfencevma val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.fast_rep_out.ready) && !s3_in.feedbacked 1039594c5198Ssfencevma 1040594c5198Ssfencevma // 104114a67055Ssfencevma io.feedback_slow.valid := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting 104214a67055Ssfencevma io.feedback_slow.bits.hit := !io.lsq.ldin.bits.rep_info.need_rep || io.lsq.ldin.ready 104314a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 10445db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 104514a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 104614a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1047e4f69d78Ssfencevma 1048*0f55a0d3SHaojin Tang io.ldCancel.ld2Cancel.valid := s3_loadOutValid && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect) && !s3_loadOutBits.isLoadReplay && !io.feedbackSlow.bits.hit 1049*0f55a0d3SHaojin Tang io.ldCancel.ld2Cancel.bits := s3_loadOutBits.deqPortIdx 105014a67055Ssfencevma 1051*0f55a0d3SHaojin Tang val s3_ld_wb_meta = Mux(s3_out.valid, s3_out.bits, io.lsq.uncache.bits) 1052cb9c18dcSWilliam Wang // data from load queue refill 105314a67055Ssfencevma val s3_ld_raw_data_frm_uncache = io.lsq.ld_raw_data 105414a67055Ssfencevma val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 105514a67055Ssfencevma val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 105614a67055Ssfencevma "b000".U -> s3_merged_data_frm_uncache(63, 0), 105714a67055Ssfencevma "b001".U -> s3_merged_data_frm_uncache(63, 8), 105814a67055Ssfencevma "b010".U -> s3_merged_data_frm_uncache(63, 16), 105914a67055Ssfencevma "b011".U -> s3_merged_data_frm_uncache(63, 24), 106014a67055Ssfencevma "b100".U -> s3_merged_data_frm_uncache(63, 32), 106114a67055Ssfencevma "b101".U -> s3_merged_data_frm_uncache(63, 40), 106214a67055Ssfencevma "b110".U -> s3_merged_data_frm_uncache(63, 48), 106314a67055Ssfencevma "b111".U -> s3_merged_data_frm_uncache(63, 56) 1064cb9c18dcSWilliam Wang )) 106514a67055Ssfencevma val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1066cb9c18dcSWilliam Wang 1067cb9c18dcSWilliam Wang // data from dcache hit 106814a67055Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 106914a67055Ssfencevma s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 107014a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 107114a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 107214a67055Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1073cdbff57cSHaoyuan Feng s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 107414a67055Ssfencevma s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, s2_valid) 107514a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_D := RegEnable(s2_fwd_data_frm_d_chan, s2_valid) 107614a67055Ssfencevma s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, s2_valid) 107714a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 107814a67055Ssfencevma s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, s2_valid) 107914a67055Ssfencevma 108014a67055Ssfencevma val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 108114a67055Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1082cdbff57cSHaoyuan Feng "b0000".U -> s3_merged_data_frm_cache(63, 0), 1083cdbff57cSHaoyuan Feng "b0001".U -> s3_merged_data_frm_cache(63, 8), 1084cdbff57cSHaoyuan Feng "b0010".U -> s3_merged_data_frm_cache(63, 16), 1085cdbff57cSHaoyuan Feng "b0011".U -> s3_merged_data_frm_cache(63, 24), 1086cdbff57cSHaoyuan Feng "b0100".U -> s3_merged_data_frm_cache(63, 32), 1087cdbff57cSHaoyuan Feng "b0101".U -> s3_merged_data_frm_cache(63, 40), 1088cdbff57cSHaoyuan Feng "b0110".U -> s3_merged_data_frm_cache(63, 48), 1089cdbff57cSHaoyuan Feng "b0111".U -> s3_merged_data_frm_cache(63, 56), 1090cdbff57cSHaoyuan Feng "b1000".U -> s3_merged_data_frm_cache(127, 64), 1091cdbff57cSHaoyuan Feng "b1001".U -> s3_merged_data_frm_cache(127, 72), 1092cdbff57cSHaoyuan Feng "b1010".U -> s3_merged_data_frm_cache(127, 80), 1093cdbff57cSHaoyuan Feng "b1011".U -> s3_merged_data_frm_cache(127, 88), 1094cdbff57cSHaoyuan Feng "b1100".U -> s3_merged_data_frm_cache(127, 96), 1095cdbff57cSHaoyuan Feng "b1101".U -> s3_merged_data_frm_cache(127, 104), 1096cdbff57cSHaoyuan Feng "b1110".U -> s3_merged_data_frm_cache(127, 112), 1097cdbff57cSHaoyuan Feng "b1111".U -> s3_merged_data_frm_cache(127, 120) 1098cb9c18dcSWilliam Wang )) 109914a67055Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1100cb9c18dcSWilliam Wang 1101e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 110214a67055Ssfencevma io.lsq.uncache.ready := !s3_out.valid 110314a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 110414a67055Ssfencevma io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 110514a67055Ssfencevma io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 110614a67055Ssfencevma io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1107c837faaaSWilliam Wang 1108c837faaaSWilliam Wang 1109a19ae480SWilliam Wang // fast load to load forward 111014a67055Ssfencevma io.l2l_fwd_out.valid := s3_out.valid && !s3_in.lateKill // for debug only 1111cdbff57cSHaoyuan Feng io.l2l_fwd_out.data := Mux(s3_ld_raw_data_frm_cache.addrOffset(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) // load to load is for ld only 111214a67055Ssfencevma io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error 1113a19ae480SWilliam Wang 1114b52348aeSWilliam Wang // trigger 111514a67055Ssfencevma val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 111614a67055Ssfencevma val hit_ld_addr_trig_hit_vec = Wire(Vec(3, Bool())) 111714a67055Ssfencevma val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1118b978565cSWilliam Wang (0 until 3).map{i => { 1119e4f69d78Ssfencevma val tdata2 = RegNext(io.trigger(i).tdata2) 1120e4f69d78Ssfencevma val matchType = RegNext(io.trigger(i).matchType) 1121e4f69d78Ssfencevma val tEnable = RegNext(io.trigger(i).tEnable) 11220277f8caSLi Qianruo 112314a67055Ssfencevma hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 112414a67055Ssfencevma io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 112514a67055Ssfencevma io.trigger(i).lastDataHit := TriggerCmp(last_valid_data, tdata2, matchType, tEnable) 1126b978565cSWilliam Wang }} 112714a67055Ssfencevma io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1128b978565cSWilliam Wang 1129e4f69d78Ssfencevma // FIXME: please move this part to LoadQueueReplay 1130e4f69d78Ssfencevma io.debug_ls := DontCare 11318744445eSMaxpicca-Li 113214a67055Ssfencevma // Topdown 113314a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 113414a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 113514a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 113614a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 113714a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 113814a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 113914a67055Ssfencevma 114014a67055Ssfencevma // perf cnt 11411b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 11421b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 11431b027d07Ssfencevma XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_isFirstIssue) 11441b027d07Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.replay.fire) 11451b027d07Ssfencevma XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_isFirstIssue) 11461b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 114714a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 114814a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 11491b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 11501b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 11511b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 11521b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 11531b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 11541b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 11551b027d07Ssfencevma XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_prf && s0_int_iss_select) 11561b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 11571b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 115814a67055Ssfencevma 11591b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 11601b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 11611b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 11621b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 11631b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 116414a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 116514a67055Ssfencevma 11661b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 11671b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 11681b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 11691b027d07Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && s2_cache_miss) 11701b027d07Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && s2_cache_miss && s2_in.isFirstIssue) 11711b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 11721b027d07Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_cache_miss && s2_full_fwd) 117314a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 11741b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 11751b027d07Ssfencevma XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_cache_rep) // ignore prefetch for mshr full / miss req port conflict 11761b027d07Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && s2_cache_miss) // prefetch req miss in l1 11771b027d07Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !s2_cache_miss) // prefetch req hit in l1 11781b027d07Ssfencevma XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && s2_cache_miss && !s2_cache_rep) // prefetch a missed line in l1, and l1 accepted it 11791b027d07Ssfencevma XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fwd_frm_d_chan && s2_fwd_data_valid) 11801b027d07Ssfencevma XSPerfAccumulate("s2_successfully_forward_mshr", s2_fwd_frm_mshr && s2_fwd_data_valid) 118114a67055Ssfencevma 118214a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 118314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 118414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 118514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 118614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 118714a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 118814a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 118914a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1190d2b20d1aSTang Haojin 11918744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1192b52348aeSWilliam Wang // hardware performance counter 1193cd365d4cSrvcoresjw val perfEvents = Seq( 119414a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 119514a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 119614a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 119714a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 119814a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 119914a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 120014a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1201cd365d4cSrvcoresjw ) 12021ca0e4f3SYinan Xu generatePerfEvent() 1203cd365d4cSrvcoresjw 120414a67055Ssfencevma when(io.ldout.fire){ 1205870f462dSXuan Hu XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1206c5c06e78SWilliam Wang } 120714a67055Ssfencevma // end 1208024ee227SWilliam Wang}