1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 311279060fSWilliam Wangimport xiangshan.cache._ 3204665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 336ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 34e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 35024ee227SWilliam Wang 36e4f69d78Ssfencevmaclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 37e4f69d78Ssfencevma // mshr refill index 3814a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 39e4f69d78Ssfencevma // get full data from store queue and sbuffer 4014a67055Ssfencevma val full_fwd = Bool() 41e4f69d78Ssfencevma // wait for data from store inst's store queue index 4214a67055Ssfencevma val data_inv_sq_idx = new SqPtr 43e4f69d78Ssfencevma // wait for address from store queue index 4414a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 45e4f69d78Ssfencevma // replay carry 4604665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 47e4f69d78Ssfencevma // data in last beat 4814a67055Ssfencevma val last_beat = Bool() 49e4f69d78Ssfencevma // replay cause 50e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 51e4f69d78Ssfencevma // performance debug information 52e4f69d78Ssfencevma val debug = new PerfDebugInfo 538744445eSMaxpicca-Li 5414a67055Ssfencevma // alias 5514a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 56e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 5714a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 5814a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 59e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 60e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 61e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 6214a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 6314a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 64e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 6514a67055Ssfencevma def need_rep = cause.asUInt.orR 66a760aeb0Shappy-lx} 67a760aeb0Shappy-lx 68a760aeb0Shappy-lx 692225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 7014a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 71870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 7214a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 731b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 7414a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 7514a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 76b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 77024ee227SWilliam Wang} 78024ee227SWilliam Wang 79e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 80e3f759aeSWilliam Wang val valid = Bool() 8114a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 8214a67055Ssfencevma val dly_ld_err = Bool() 83e3f759aeSWilliam Wang} 84e3f759aeSWilliam Wang 85b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 86b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 87b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 8884e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 89b978565cSWilliam Wang val addrHit = Output(Bool()) 90b978565cSWilliam Wang val lastDataHit = Output(Bool()) 91b978565cSWilliam Wang} 92b978565cSWilliam Wang 9309203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 9409203307SWilliam Wang with HasLoadHelper 9509203307SWilliam Wang with HasPerfEvents 9609203307SWilliam Wang with HasDCacheParameters 97e4f69d78Ssfencevma with HasCircularQueuePtrHelper 98*20a5248fSzhanglinjuan with HasVLSUParameters 9909203307SWilliam Wang{ 100024ee227SWilliam Wang val io = IO(new Bundle() { 10114a67055Ssfencevma // control 102024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 10314a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 10414a67055Ssfencevma 10514a67055Ssfencevma // int issue path 106870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 107870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 10814a67055Ssfencevma 109*20a5248fSzhanglinjuan // vec issue path 110*20a5248fSzhanglinjuan val vecldin = Flipped(Decoupled(new VecLoadPipeBundle)) 111*20a5248fSzhanglinjuan val vecldout = Decoupled(new VecExuOutput) 112*20a5248fSzhanglinjuan val vecReplay = Decoupled(new LsPipelineBundle) 113*20a5248fSzhanglinjuan 11414a67055Ssfencevma // data path 11514a67055Ssfencevma val tlb = new TlbRequestIO(2) 11614a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1171279060fSWilliam Wang val dcache = new DCacheLoadIO 118024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 119*20a5248fSzhanglinjuan val vec_forward = new LoadForwardQueryIO // forward from vec store flow queue 1200bd67ba5SYinan Xu val lsq = new LoadToLsqIO 12114a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 122683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 12309203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 12414a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 12514a67055Ssfencevma 12614a67055Ssfencevma // fast wakeup 127*20a5248fSzhanglinjuan // TODO: implement vector fast wakeup 128870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 12914a67055Ssfencevma 13014a67055Ssfencevma // trigger 131b978565cSWilliam Wang val trigger = Vec(3, new LoadUnitTriggerIO) 132a0301c0dSLemover 13314a67055Ssfencevma // prefetch 1340d32f713Shappy-lx val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 1350d32f713Shappy-lx val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 13614a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1370d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1380d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 139b52348aeSWilliam Wang 140b52348aeSWilliam Wang // load to load fast path 14114a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 14214a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 143c163075eSsfencevma 14414a67055Ssfencevma val ld_fast_match = Input(Bool()) 145c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 14614a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 14767682d05SWilliam Wang 148e4f69d78Ssfencevma // rs feedback 14914a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 15014a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 1512326221cSXuan Hu val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 152e4f69d78Ssfencevma 15314a67055Ssfencevma // load ecc error 15414a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1556786cfb7SWilliam Wang 15614a67055Ssfencevma // schedule error query 15714a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1580ce3de17SYinan Xu 15914a67055Ssfencevma // queue-based replay 160e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 16114a67055Ssfencevma val lq_rep_full = Input(Bool()) 16214a67055Ssfencevma 16314a67055Ssfencevma // misc 16414a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 165594c5198Ssfencevma 166594c5198Ssfencevma // Load fast replay path 16714a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 16814a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 169b9e121dfShappy-lx 17014a67055Ssfencevma // perf 17114a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 17214a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 1730d32f713Shappy-lx val correctMissTrain = Input(Bool()) 174024ee227SWilliam Wang }) 175024ee227SWilliam Wang 17614a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 177024ee227SWilliam Wang 17814a67055Ssfencevma // Pipeline 17914a67055Ssfencevma // -------------------------------------------------------------------------------- 18014a67055Ssfencevma // stage 0 18114a67055Ssfencevma // -------------------------------------------------------------------------------- 18214a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 18314a67055Ssfencevma val s0_valid = Wire(Bool()) 18414a67055Ssfencevma val s0_kill = Wire(Bool()) 18514a67055Ssfencevma val s0_vaddr = Wire(UInt(VAddrBits.W)) 186cdbff57cSHaoyuan Feng val s0_mask = Wire(UInt((VLEN/8).W)) 187870f462dSXuan Hu val s0_uop = Wire(new DynInst) 18814a67055Ssfencevma val s0_has_rob_entry = Wire(Bool()) 189870f462dSXuan Hu val s0_rsIdx = Wire(UInt(log2Up(MemIQSizeMax).W)) 19014a67055Ssfencevma val s0_mshrid = Wire(UInt()) 19114a67055Ssfencevma val s0_try_l2l = Wire(Bool()) 19204665835SMaxpicca-Li val s0_rep_carry = Wire(new ReplayCarry(nWays)) 19314a67055Ssfencevma val s0_isFirstIssue = Wire(Bool()) 19414a67055Ssfencevma val s0_fast_rep = Wire(Bool()) 19514a67055Ssfencevma val s0_ld_rep = Wire(Bool()) 19614a67055Ssfencevma val s0_l2l_fwd = Wire(Bool()) 19714a67055Ssfencevma val s0_sched_idx = Wire(UInt()) 1982326221cSXuan Hu // Record the issue port idx of load issue queue. This signal is used by load cancel. 1990f55a0d3SHaojin Tang val s0_deqPortIdx = Wire(UInt(log2Ceil(LoadPipelineWidth).W)) 20014a67055Ssfencevma val s0_can_go = s1_ready 20114a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 20214a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 203dcd58560SWilliam Wang 204*20a5248fSzhanglinjuan // vector related ctrl signal 205*20a5248fSzhanglinjuan val s0_isvec = WireInit(false.B) 206*20a5248fSzhanglinjuan val s0_is128bit = WireInit(false.B) 207*20a5248fSzhanglinjuan val s0_uop_unit_stride_fof = WireInit(false.B) 208*20a5248fSzhanglinjuan // val s0_rob_idx_valid = WireInit(VecInit(Seq.fill(2)(false.B))) 209*20a5248fSzhanglinjuan // val s0_inner_idx = WireInit(VecInit(Seq.fill(2)(0.U(3.W)))) 210*20a5248fSzhanglinjuan // val s0_rob_idx = WireInit(VecInit(Seq.fill(2)(0.U.asTypeOf(new RobPtr)))) 211*20a5248fSzhanglinjuan val s0_reg_offset = WireInit(0.U(vOffsetBits.W)) 212*20a5248fSzhanglinjuan // val s0_offset = WireInit(VecInit(Seq.fill(2)(0.U(4.W)))) 213*20a5248fSzhanglinjuan val s0_exp = WireInit(true.B) 214*20a5248fSzhanglinjuan val s0_is_first_ele = WireInit(false.B) 215*20a5248fSzhanglinjuan val s0_flowIdx = WireInit(0.U(elemIdxBits.W)) 216*20a5248fSzhanglinjuan val s0_flowPtr = WireInit(0.U.asTypeOf(new VlflowPtr)) 217*20a5248fSzhanglinjuan 21814a67055Ssfencevma // load flow select/gen 21976e71c02Shappy-lx // src0: super load replayed by LSQ (cache miss replay) (io.replay) 22076e71c02Shappy-lx // src1: fast load replay (io.fast_rep_in) 22176e71c02Shappy-lx // src2: load replayed by LSQ (io.replay) 22276e71c02Shappy-lx // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch) 22376e71c02Shappy-lx // src4: int read / software prefetch first issue from RS (io.in) 224*20a5248fSzhanglinjuan // src5: vec read from RS (io.vecldin) 22576e71c02Shappy-lx // src6: load try pointchaising when no issued or replayed load (io.fastpath) 22676e71c02Shappy-lx // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch) 22714a67055Ssfencevma // priority: high to low 22814a67055Ssfencevma val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 22976e71c02Shappy-lx val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 23014a67055Ssfencevma val s0_ld_fast_rep_valid = io.fast_rep_in.valid 23176e71c02Shappy-lx val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 23214a67055Ssfencevma val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 23314a67055Ssfencevma val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 234*20a5248fSzhanglinjuan val s0_vec_iss_valid = io.vecldin.valid 235c163075eSsfencevma val s0_l2l_fwd_valid = io.l2l_fwd_in.valid && io.ld_fast_match 23614a67055Ssfencevma val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 23776e71c02Shappy-lx dontTouch(s0_super_ld_rep_valid) 23814a67055Ssfencevma dontTouch(s0_ld_fast_rep_valid) 23914a67055Ssfencevma dontTouch(s0_ld_rep_valid) 24014a67055Ssfencevma dontTouch(s0_high_conf_prf_valid) 24114a67055Ssfencevma dontTouch(s0_int_iss_valid) 24214a67055Ssfencevma dontTouch(s0_vec_iss_valid) 24314a67055Ssfencevma dontTouch(s0_l2l_fwd_valid) 24414a67055Ssfencevma dontTouch(s0_low_conf_prf_valid) 245024ee227SWilliam Wang 24614a67055Ssfencevma // load flow source ready 24776e71c02Shappy-lx val s0_super_ld_rep_ready = WireInit(true.B) 24876e71c02Shappy-lx val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 24976e71c02Shappy-lx val s0_ld_rep_ready = !s0_super_ld_rep_valid && 25076e71c02Shappy-lx !s0_ld_fast_rep_valid 25176e71c02Shappy-lx val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 25276e71c02Shappy-lx !s0_ld_fast_rep_valid && 25314a67055Ssfencevma !s0_ld_rep_valid 254024ee227SWilliam Wang 25576e71c02Shappy-lx val s0_int_iss_ready = !s0_super_ld_rep_valid && 25676e71c02Shappy-lx !s0_ld_fast_rep_valid && 25714a67055Ssfencevma !s0_ld_rep_valid && 25814a67055Ssfencevma !s0_high_conf_prf_valid 259a760aeb0Shappy-lx 26076e71c02Shappy-lx val s0_vec_iss_ready = !s0_super_ld_rep_valid && 26176e71c02Shappy-lx !s0_ld_fast_rep_valid && 26214a67055Ssfencevma !s0_ld_rep_valid && 26314a67055Ssfencevma !s0_high_conf_prf_valid && 26414a67055Ssfencevma !s0_int_iss_valid 26514a67055Ssfencevma 26676e71c02Shappy-lx val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 26776e71c02Shappy-lx !s0_ld_fast_rep_valid && 26814a67055Ssfencevma !s0_ld_rep_valid && 26914a67055Ssfencevma !s0_high_conf_prf_valid && 27014a67055Ssfencevma !s0_int_iss_valid && 27114a67055Ssfencevma !s0_vec_iss_valid 27214a67055Ssfencevma 27376e71c02Shappy-lx val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 27476e71c02Shappy-lx !s0_ld_fast_rep_valid && 27514a67055Ssfencevma !s0_ld_rep_valid && 27614a67055Ssfencevma !s0_high_conf_prf_valid && 27714a67055Ssfencevma !s0_int_iss_valid && 27814a67055Ssfencevma !s0_vec_iss_valid && 27914a67055Ssfencevma !s0_l2l_fwd_valid 28076e71c02Shappy-lx dontTouch(s0_super_ld_rep_ready) 28114a67055Ssfencevma dontTouch(s0_ld_fast_rep_ready) 28214a67055Ssfencevma dontTouch(s0_ld_rep_ready) 28314a67055Ssfencevma dontTouch(s0_high_conf_prf_ready) 28414a67055Ssfencevma dontTouch(s0_int_iss_ready) 28514a67055Ssfencevma dontTouch(s0_vec_iss_ready) 28614a67055Ssfencevma dontTouch(s0_l2l_fwd_ready) 28714a67055Ssfencevma dontTouch(s0_low_conf_prf_ready) 28814a67055Ssfencevma 28914a67055Ssfencevma // load flow source select (OH) 29076e71c02Shappy-lx val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 29114a67055Ssfencevma val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 29214a67055Ssfencevma val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 29314a67055Ssfencevma val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 29414a67055Ssfencevma s0_low_conf_prf_ready && s0_low_conf_prf_valid 29514a67055Ssfencevma val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 29614a67055Ssfencevma val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 29714a67055Ssfencevma val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 29876e71c02Shappy-lx dontTouch(s0_super_ld_rep_select) 29914a67055Ssfencevma dontTouch(s0_ld_fast_rep_select) 30014a67055Ssfencevma dontTouch(s0_ld_rep_select) 30114a67055Ssfencevma dontTouch(s0_hw_prf_select) 30214a67055Ssfencevma dontTouch(s0_int_iss_select) 30314a67055Ssfencevma dontTouch(s0_vec_iss_select) 30414a67055Ssfencevma dontTouch(s0_l2l_fwd_select) 30514a67055Ssfencevma 30676e71c02Shappy-lx s0_valid := (s0_super_ld_rep_valid || 30776e71c02Shappy-lx s0_ld_fast_rep_valid || 30814a67055Ssfencevma s0_ld_rep_valid || 30914a67055Ssfencevma s0_high_conf_prf_valid || 31014a67055Ssfencevma s0_int_iss_valid || 31114a67055Ssfencevma s0_vec_iss_valid || 31214a67055Ssfencevma s0_l2l_fwd_valid || 31314a67055Ssfencevma s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill 31414a67055Ssfencevma 315a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 31614a67055Ssfencevma val s0_try_ptr_chasing = s0_l2l_fwd_select 31714a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 31814a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 31914a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 32014a67055Ssfencevma s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing) 32114a67055Ssfencevma 32214a67055Ssfencevma // prefetch related ctrl signal 32314a67055Ssfencevma val s0_prf = Wire(Bool()) 32414a67055Ssfencevma val s0_prf_rd = Wire(Bool()) 32514a67055Ssfencevma val s0_prf_wr = Wire(Bool()) 32614a67055Ssfencevma val s0_hw_prf = s0_hw_prf_select 32714a67055Ssfencevma 3280d32f713Shappy-lx io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready 3290d32f713Shappy-lx io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready 3300d32f713Shappy-lx 33114a67055Ssfencevma // query DTLB 33214a67055Ssfencevma io.tlb.req.valid := s0_valid 33314a67055Ssfencevma io.tlb.req.bits.cmd := Mux(s0_prf, 33414a67055Ssfencevma Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read), 33514a67055Ssfencevma TlbCmd.read 33614a67055Ssfencevma ) 33714a67055Ssfencevma io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_vaddr) 338*20a5248fSzhanglinjuan io.tlb.req.bits.size := Mux(s0_isvec, io.vecldin.bits.alignedType, LSUOpType.size(s0_uop.fuOpType)) 33914a67055Ssfencevma io.tlb.req.bits.kill := s0_kill 34014a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 34114a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 34214a67055Ssfencevma io.tlb.req.bits.memidx.idx := s0_uop.lqIdx.value 34314a67055Ssfencevma io.tlb.req.bits.debug.robIdx := s0_uop.robIdx 34414a67055Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 345870f462dSXuan Hu io.tlb.req.bits.debug.pc := s0_uop.pc 34614a67055Ssfencevma io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue 34714a67055Ssfencevma 34814a67055Ssfencevma // query DCache 34914a67055Ssfencevma io.dcache.req.valid := s0_valid 35014a67055Ssfencevma io.dcache.req.bits.cmd := Mux(s0_prf_rd, 35114a67055Ssfencevma MemoryOpConstants.M_PFR, 35214a67055Ssfencevma Mux(s0_prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 35314a67055Ssfencevma ) 35414a67055Ssfencevma io.dcache.req.bits.vaddr := s0_vaddr 35514a67055Ssfencevma io.dcache.req.bits.mask := s0_mask 35614a67055Ssfencevma io.dcache.req.bits.data := DontCare 35714a67055Ssfencevma io.dcache.req.bits.isFirstIssue := s0_isFirstIssue 35814a67055Ssfencevma io.dcache.req.bits.instrtype := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 35914a67055Ssfencevma io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value 36014a67055Ssfencevma io.dcache.req.bits.replayCarry := s0_rep_carry 361*20a5248fSzhanglinjuan // io.dcache.req.bits.is128bit := s0_is128bit 36214a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 3630d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 36414a67055Ssfencevma 36514a67055Ssfencevma // load flow priority mux 36614a67055Ssfencevma def fromNullSource() = { 36714a67055Ssfencevma s0_vaddr := 0.U 36814a67055Ssfencevma s0_mask := 0.U 369870f462dSXuan Hu s0_uop := 0.U.asTypeOf(new DynInst) 37014a67055Ssfencevma s0_try_l2l := false.B 37114a67055Ssfencevma s0_has_rob_entry := false.B 37214a67055Ssfencevma s0_rsIdx := 0.U 37314a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 37414a67055Ssfencevma s0_mshrid := 0.U 37514a67055Ssfencevma s0_isFirstIssue := false.B 37614a67055Ssfencevma s0_fast_rep := false.B 37714a67055Ssfencevma s0_ld_rep := false.B 37814a67055Ssfencevma s0_l2l_fwd := false.B 37914a67055Ssfencevma s0_prf := false.B 38014a67055Ssfencevma s0_prf_rd := false.B 38114a67055Ssfencevma s0_prf_wr := false.B 38214a67055Ssfencevma s0_sched_idx := 0.U 3830f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 38414a67055Ssfencevma } 38514a67055Ssfencevma 38614a67055Ssfencevma def fromFastReplaySource(src: LqWriteBundle) = { 38714a67055Ssfencevma s0_vaddr := src.vaddr 38814a67055Ssfencevma s0_mask := src.mask 38914a67055Ssfencevma s0_uop := src.uop 39014a67055Ssfencevma s0_try_l2l := false.B 39114a67055Ssfencevma s0_has_rob_entry := src.hasROBEntry 39214a67055Ssfencevma s0_rep_carry := src.rep_info.rep_carry 39314a67055Ssfencevma s0_mshrid := src.rep_info.mshr_id 39414a67055Ssfencevma s0_rsIdx := src.rsIdx 39514a67055Ssfencevma s0_isFirstIssue := false.B 39614a67055Ssfencevma s0_fast_rep := true.B 39714a67055Ssfencevma s0_ld_rep := src.isLoadReplay 39814a67055Ssfencevma s0_l2l_fwd := false.B 399870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 400870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 401870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 40214a67055Ssfencevma s0_sched_idx := src.schedIndex 4030f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 40414a67055Ssfencevma } 40514a67055Ssfencevma 40614a67055Ssfencevma def fromNormalReplaySource(src: LsPipelineBundle) = { 40714a67055Ssfencevma s0_vaddr := src.vaddr 408870f462dSXuan Hu s0_mask := genVWmask(src.vaddr, src.uop.fuOpType(1, 0)) 40914a67055Ssfencevma s0_uop := src.uop 41014a67055Ssfencevma s0_try_l2l := false.B 41114a67055Ssfencevma s0_has_rob_entry := true.B 41214a67055Ssfencevma s0_rsIdx := src.rsIdx 41314a67055Ssfencevma s0_rep_carry := src.replayCarry 41414a67055Ssfencevma s0_mshrid := src.mshrid 41535e90f34SXuan Hu s0_isFirstIssue := false.B 41614a67055Ssfencevma s0_fast_rep := false.B 41714a67055Ssfencevma s0_ld_rep := true.B 41814a67055Ssfencevma s0_l2l_fwd := false.B 419870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 420870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 421870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 42214a67055Ssfencevma s0_sched_idx := src.schedIndex 4230f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 42414a67055Ssfencevma } 42514a67055Ssfencevma 42614a67055Ssfencevma def fromPrefetchSource(src: L1PrefetchReq) = { 42714a67055Ssfencevma s0_vaddr := src.getVaddr() 42814a67055Ssfencevma s0_mask := 0.U 42914a67055Ssfencevma s0_uop := DontCare 43014a67055Ssfencevma s0_try_l2l := false.B 43114a67055Ssfencevma s0_has_rob_entry := false.B 432e50f3145Ssfencevma s0_rsIdx := 0.U 433e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 434e50f3145Ssfencevma s0_mshrid := 0.U 43514a67055Ssfencevma s0_isFirstIssue := false.B 43614a67055Ssfencevma s0_fast_rep := false.B 43714a67055Ssfencevma s0_ld_rep := false.B 43814a67055Ssfencevma s0_l2l_fwd := false.B 43914a67055Ssfencevma s0_prf := true.B 44014a67055Ssfencevma s0_prf_rd := !src.is_store 44114a67055Ssfencevma s0_prf_wr := src.is_store 44214a67055Ssfencevma s0_sched_idx := 0.U 4432326221cSXuan Hu s0_deqPortIdx := 0.U 44414a67055Ssfencevma } 44514a67055Ssfencevma 446870f462dSXuan Hu def fromIntIssueSource(src: MemExuInput) = { 447870f462dSXuan Hu s0_vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 448870f462dSXuan Hu s0_mask := genVWmask(s0_vaddr, src.uop.fuOpType(1,0)) 44914a67055Ssfencevma s0_uop := src.uop 45014a67055Ssfencevma s0_try_l2l := false.B 45114a67055Ssfencevma s0_has_rob_entry := true.B 452870f462dSXuan Hu s0_rsIdx := src.iqIdx 453e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 454e50f3145Ssfencevma s0_mshrid := 0.U 45514a67055Ssfencevma s0_isFirstIssue := true.B 45614a67055Ssfencevma s0_fast_rep := false.B 45714a67055Ssfencevma s0_ld_rep := false.B 45814a67055Ssfencevma s0_l2l_fwd := false.B 459870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 460870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 461870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 46214a67055Ssfencevma s0_sched_idx := 0.U 4630f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 46414a67055Ssfencevma } 46514a67055Ssfencevma 466*20a5248fSzhanglinjuan def fromVecIssueSource(src: VecLoadPipeBundle) = { 467*20a5248fSzhanglinjuan s0_vaddr := src.vaddr 468*20a5248fSzhanglinjuan s0_mask := src.mask 469*20a5248fSzhanglinjuan s0_uop := src.uop 47014a67055Ssfencevma s0_try_l2l := false.B 471*20a5248fSzhanglinjuan s0_has_rob_entry := true.B 472*20a5248fSzhanglinjuan // TODO: VLSU, implement vector feedback 47314a67055Ssfencevma s0_rsIdx := 0.U 474*20a5248fSzhanglinjuan // TODO: VLSU, implement replay carry 47514a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 47614a67055Ssfencevma s0_mshrid := 0.U 477*20a5248fSzhanglinjuan // TODO: VLSU, implement first issue 478*20a5248fSzhanglinjuan s0_isFirstIssue := src.isFirstIssue 47914a67055Ssfencevma s0_fast_rep := false.B 48014a67055Ssfencevma s0_ld_rep := false.B 48114a67055Ssfencevma s0_l2l_fwd := false.B 48214a67055Ssfencevma s0_prf := false.B 48314a67055Ssfencevma s0_prf_rd := false.B 48414a67055Ssfencevma s0_prf_wr := false.B 48514a67055Ssfencevma s0_sched_idx := 0.U 486*20a5248fSzhanglinjuan // Vector load interface 487*20a5248fSzhanglinjuan s0_isvec := true.B 488*20a5248fSzhanglinjuan // vector loads only access a single element at a time, so 128-bit path is not used for now 489*20a5248fSzhanglinjuan s0_is128bit := false.B 490*20a5248fSzhanglinjuan s0_uop_unit_stride_fof := src.uop_unit_stride_fof 491*20a5248fSzhanglinjuan // s0_rob_idx_valid := src.rob_idx_valid 492*20a5248fSzhanglinjuan // s0_inner_idx := src.inner_idx 493*20a5248fSzhanglinjuan // s0_rob_idx := src.rob_idx 494*20a5248fSzhanglinjuan s0_reg_offset := src.reg_offset 495*20a5248fSzhanglinjuan // s0_offset := src.offset 496*20a5248fSzhanglinjuan s0_exp := src.exp 497*20a5248fSzhanglinjuan s0_is_first_ele := src.is_first_ele 498*20a5248fSzhanglinjuan s0_flowIdx := src.flowIdx 499*20a5248fSzhanglinjuan s0_flowPtr := src.flowPtr 5000f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 50114a67055Ssfencevma } 50214a67055Ssfencevma 50314a67055Ssfencevma def fromLoadToLoadSource(src: LoadToLoadIO) = { 504e50f3145Ssfencevma s0_vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 505c163075eSsfencevma s0_mask := genVWmask(s0_vaddr, io.ld_fast_fuOpType(1, 0)) 50614a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 50714a67055Ssfencevma // Assume the pointer chasing is always ld. 5084b0d80d8SXuan Hu s0_uop.fuOpType := io.ld_fast_fuOpType 509e50f3145Ssfencevma s0_try_l2l := true.B 5102326221cSXuan Hu // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx and s0_deqPortIdx in S0 when trying pointchasing 51114a67055Ssfencevma // because these signals will be updated in S1 51214a67055Ssfencevma s0_has_rob_entry := false.B 513e50f3145Ssfencevma s0_rsIdx := 0.U 514e50f3145Ssfencevma s0_mshrid := 0.U 515e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 51614a67055Ssfencevma s0_isFirstIssue := true.B 51714a67055Ssfencevma s0_fast_rep := false.B 51814a67055Ssfencevma s0_ld_rep := false.B 51914a67055Ssfencevma s0_l2l_fwd := true.B 52014a67055Ssfencevma s0_prf := false.B 52114a67055Ssfencevma s0_prf_rd := false.B 52214a67055Ssfencevma s0_prf_wr := false.B 52314a67055Ssfencevma s0_sched_idx := 0.U 5242326221cSXuan Hu s0_deqPortIdx := 0.U 52514a67055Ssfencevma } 52614a67055Ssfencevma 52714a67055Ssfencevma // set default 52814a67055Ssfencevma s0_uop := DontCare 52976e71c02Shappy-lx when (s0_super_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 53076e71c02Shappy-lx .elsewhen (s0_ld_fast_rep_select) { fromFastReplaySource(io.fast_rep_in.bits) } 53114a67055Ssfencevma .elsewhen (s0_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 53214a67055Ssfencevma .elsewhen (s0_hw_prf_select) { fromPrefetchSource(io.prefetch_req.bits) } 53314a67055Ssfencevma .elsewhen (s0_int_iss_select) { fromIntIssueSource(io.ldin.bits) } 534*20a5248fSzhanglinjuan .elsewhen (s0_vec_iss_select) { fromVecIssueSource(io.vecldin.bits) } 53514a67055Ssfencevma .otherwise { 53614a67055Ssfencevma if (EnableLoadToLoadForward) { 53714a67055Ssfencevma fromLoadToLoadSource(io.l2l_fwd_in) 53814a67055Ssfencevma } else { 53914a67055Ssfencevma fromNullSource() 54014a67055Ssfencevma } 54114a67055Ssfencevma } 54214a67055Ssfencevma 54314a67055Ssfencevma // address align check 544*20a5248fSzhanglinjuan val s0_addr_aligned = LookupTree(Mux(s0_isvec, io.vecldin.bits.alignedType, s0_uop.fuOpType(1, 0)), List( 54514a67055Ssfencevma "b00".U -> true.B, //b 54614a67055Ssfencevma "b01".U -> (s0_vaddr(0) === 0.U), //h 54714a67055Ssfencevma "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 54814a67055Ssfencevma "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 54914a67055Ssfencevma )) 55014a67055Ssfencevma 55114a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 55214a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 55314a67055Ssfencevma s0_out := DontCare 55414a67055Ssfencevma s0_out.rsIdx := s0_rsIdx 55514a67055Ssfencevma s0_out.vaddr := s0_vaddr 55614a67055Ssfencevma s0_out.mask := s0_mask 55714a67055Ssfencevma s0_out.uop := s0_uop 55814a67055Ssfencevma s0_out.isFirstIssue := s0_isFirstIssue 55914a67055Ssfencevma s0_out.hasROBEntry := s0_has_rob_entry 56014a67055Ssfencevma s0_out.isPrefetch := s0_prf 56114a67055Ssfencevma s0_out.isHWPrefetch := s0_hw_prf 56214a67055Ssfencevma s0_out.isFastReplay := s0_fast_rep 56314a67055Ssfencevma s0_out.isLoadReplay := s0_ld_rep 56414a67055Ssfencevma s0_out.isFastPath := s0_l2l_fwd 56514a67055Ssfencevma s0_out.mshrid := s0_mshrid 566*20a5248fSzhanglinjuan s0_out.isvec := s0_isvec 567*20a5248fSzhanglinjuan s0_out.is128bit := s0_is128bit 568*20a5248fSzhanglinjuan s0_out.uop_unit_stride_fof := s0_uop_unit_stride_fof 569*20a5248fSzhanglinjuan // s0_out.rob_idx_valid := s0_rob_idx_valid 570*20a5248fSzhanglinjuan // s0_out.inner_idx := s0_inner_idx 571*20a5248fSzhanglinjuan // s0_out.rob_idx := s0_rob_idx 572*20a5248fSzhanglinjuan s0_out.reg_offset := s0_reg_offset 573*20a5248fSzhanglinjuan // s0_out.offset := s0_offset 574*20a5248fSzhanglinjuan s0_out.exp := s0_exp 575*20a5248fSzhanglinjuan s0_out.is_first_ele := s0_is_first_ele 576*20a5248fSzhanglinjuan s0_out.flowIdx := s0_flowIdx 577*20a5248fSzhanglinjuan s0_out.flowPtr := s0_flowPtr 578*20a5248fSzhanglinjuan s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_exp 57976e71c02Shappy-lx s0_out.forward_tlDchannel := s0_super_ld_rep_select 58014a67055Ssfencevma when(io.tlb.req.valid && s0_isFirstIssue) { 58114a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 58214a67055Ssfencevma }.otherwise{ 58314a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime 58414a67055Ssfencevma } 58514a67055Ssfencevma s0_out.schedIndex := s0_sched_idx 5860f55a0d3SHaojin Tang s0_out.deqPortIdx := s0_deqPortIdx 58714a67055Ssfencevma 58814a67055Ssfencevma // load fast replay 58914a67055Ssfencevma io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 59014a67055Ssfencevma 59114a67055Ssfencevma // load flow source ready 59276e71c02Shappy-lx // cache missed load has highest priority 59376e71c02Shappy-lx // always accept cache missed load flow from load replay queue 59476e71c02Shappy-lx io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 59514a67055Ssfencevma 59614a67055Ssfencevma // accept load flow from rs when: 59714a67055Ssfencevma // 1) there is no lsq-replayed load 59876e71c02Shappy-lx // 2) there is no fast replayed load 59976e71c02Shappy-lx // 3) there is no high confidence prefetch request 600*20a5248fSzhanglinjuan io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready 601*20a5248fSzhanglinjuan io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready 60214a67055Ssfencevma 60314a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 60414a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 60514a67055Ssfencevma 60614a67055Ssfencevma // dcache replacement extra info 60714a67055Ssfencevma // TODO: should prefetch load update replacement? 608e50f3145Ssfencevma io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 60914a67055Ssfencevma 61014a67055Ssfencevma XSDebug(io.dcache.req.fire, 611870f462dSXuan Hu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 61214a67055Ssfencevma ) 61314a67055Ssfencevma XSDebug(s0_valid, 614870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 61514a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 61614a67055Ssfencevma 61714a67055Ssfencevma // Pipeline 61814a67055Ssfencevma // -------------------------------------------------------------------------------- 61914a67055Ssfencevma // stage 1 62014a67055Ssfencevma // -------------------------------------------------------------------------------- 62114a67055Ssfencevma // TLB resp (send paddr to dcache) 62214a67055Ssfencevma val s1_valid = RegInit(false.B) 62314a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 62414a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 62514a67055Ssfencevma val s1_kill = Wire(Bool()) 62614a67055Ssfencevma val s1_can_go = s2_ready 62714a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 628*20a5248fSzhanglinjuan val s1_exp = RegEnable(s0_out.exp, true.B, s0_fire) 629*20a5248fSzhanglinjuan val s1_isvec = RegEnable(s0_out.isvec, false.B, s0_fire) 630*20a5248fSzhanglinjuan val s1_vec_alignedType = RegEnable(io.vecldin.bits.alignedType, s0_fire) 63114a67055Ssfencevma 63214a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 63314a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 63414a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 63514a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 63614a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 63714a67055Ssfencevma 638e50f3145Ssfencevma val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError) 639e50f3145Ssfencevma val s1_fast_rep_kill = s1_fast_rep_dly_err && s1_in.isFastReplay 640e50f3145Ssfencevma val s1_l2l_fwd_dly_err = RegNext(io.l2l_fwd_in.dly_ld_err) 641e50f3145Ssfencevma val s1_l2l_fwd_kill = s1_l2l_fwd_dly_err && s1_in.isFastPath 642e50f3145Ssfencevma val s1_late_kill = s1_fast_rep_kill || s1_l2l_fwd_kill 64314a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 64414a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 64514a67055Ssfencevma val s1_vaddr = Wire(UInt()) 64614a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 64714a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 648870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 64914a67055Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 65014a67055Ssfencevma val s1_prf = s1_in.isPrefetch 65114a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 65214a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 65314a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 65414a67055Ssfencevma 65514a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 65614a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 65714a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 65814a67055Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 65914a67055Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 66014a67055Ssfencevma 66114a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 66214a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 66314a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 66414a67055Ssfencevma } 66514a67055Ssfencevma 666e50f3145Ssfencevma io.tlb.req_kill := s1_kill 66714a67055Ssfencevma io.tlb.resp.ready := true.B 66814a67055Ssfencevma 66914a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 67014a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 671e50f3145Ssfencevma io.dcache.s1_kill := s1_kill || s1_tlb_miss || s1_exception 67214a67055Ssfencevma 67314a67055Ssfencevma // store to load forwarding 674e50f3145Ssfencevma io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 67514a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 67614a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 67714a67055Ssfencevma io.sbuffer.uop := s1_in.uop 67814a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 67914a67055Ssfencevma io.sbuffer.mask := s1_in.mask 680870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 68114a67055Ssfencevma 682*20a5248fSzhanglinjuan io.vec_forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 683*20a5248fSzhanglinjuan io.vec_forward.vaddr := s1_vaddr 684*20a5248fSzhanglinjuan io.vec_forward.paddr := s1_paddr_dup_lsu 685*20a5248fSzhanglinjuan io.vec_forward.uop := s1_in.uop 686*20a5248fSzhanglinjuan io.vec_forward.sqIdx := s1_in.uop.sqIdx 687*20a5248fSzhanglinjuan io.vec_forward.mask := s1_in.mask 688*20a5248fSzhanglinjuan io.vec_forward.pc := s1_in.uop.pc // FIXME: remove it 689*20a5248fSzhanglinjuan 690e50f3145Ssfencevma io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 69114a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 69214a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 69314a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 69414a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 695e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 69614a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 697870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 69814a67055Ssfencevma 69914a67055Ssfencevma // st-ld violation query 700*20a5248fSzhanglinjuan // val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).map(w => {Mux(s1_isvec && s1_in.is128bit, 701*20a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 702*20a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))})) 70314a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 70414a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 70514a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 70614a67055Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 70714a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 70814a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 70914a67055Ssfencevma 71014a67055Ssfencevma s1_out := s1_in 71114a67055Ssfencevma s1_out.vaddr := s1_vaddr 71214a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 71314a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 71414a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 71514a67055Ssfencevma s1_out.rsIdx := s1_in.rsIdx 71614a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 71714a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 718e50f3145Ssfencevma s1_out.lateKill := s1_late_kill 71914a67055Ssfencevma 720e50f3145Ssfencevma when (!s1_late_kill) { 72114a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 72214a67055Ssfencevma // af & pf exception were modified 723*20a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_exp 724*20a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_exp 72514a67055Ssfencevma } .otherwise { 726*20a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B && s1_exp 727*20a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadAccessFault) := s1_late_kill && s1_exp 72814a67055Ssfencevma } 72914a67055Ssfencevma 73014a67055Ssfencevma // pointer chasing 73114a67055Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 73214a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 73314a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 73414a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 73514a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 73614a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 73714a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 73814a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 73914a67055Ssfencevma 740e50f3145Ssfencevma s1_kill := s1_late_kill || 741e50f3145Ssfencevma s1_cancel_ptr_chasing || 742e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 743e50f3145Ssfencevma RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid) 744e50f3145Ssfencevma 745c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 746c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 747c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 748c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 74914a67055Ssfencevma s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 750c163075eSsfencevma // Case 1: the address is misaligned, kill s1 7514b0d80d8SXuan Hu s1_addr_misaligned := LookupTree(s1_in.uop.fuOpType(1, 0), List( 752c163075eSsfencevma "b00".U -> false.B, //b 753c163075eSsfencevma "b01".U -> (s1_vaddr(0) =/= 0.U), //h 754c163075eSsfencevma "b10".U -> (s1_vaddr(1, 0) =/= 0.U), //w 755c163075eSsfencevma "b11".U -> (s1_vaddr(2, 0) =/= 0.U) //d 756c163075eSsfencevma )) 757c163075eSsfencevma // Case 2: this load-load uop is cancelled 75814a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 75914a67055Ssfencevma 76014a67055Ssfencevma when (s1_try_ptr_chasing) { 761c163075eSsfencevma s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_ptr_chasing_canceled 76214a67055Ssfencevma 76314a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 764870f462dSXuan Hu s1_in.rsIdx := io.ldin.bits.iqIdx 765870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 7662326221cSXuan Hu s1_in.deqPortIdx := io.ldin.bits.deqPortIdx 767c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 768e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 769e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 77014a67055Ssfencevma 7718744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 77214a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 77314a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 774c3b763d0SYinan Xu } 775e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 77614a67055Ssfencevma s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 77714a67055Ssfencevma when (s1_try_ptr_chasing) { 77814a67055Ssfencevma io.ldin.ready := true.B 77914a67055Ssfencevma } 780c3b763d0SYinan Xu } 781c3b763d0SYinan Xu } 782c3b763d0SYinan Xu 78314a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 78414a67055Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 78514a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 78614a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 78714a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 78814a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 78914a67055Ssfencevma if (EnableLoadToLoadForward) { 79014a67055Ssfencevma when (s1_try_ptr_chasing) { 79114a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 792c3b763d0SYinan Xu } 79314a67055Ssfencevma } 794024ee227SWilliam Wang 79514a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 79614a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 79714a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 7980a47e4a1SWilliam Wang 79914a67055Ssfencevma XSDebug(s1_valid, 800870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 80114a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 802683c1411Shappy-lx 80314a67055Ssfencevma // Pipeline 80414a67055Ssfencevma // -------------------------------------------------------------------------------- 80514a67055Ssfencevma // stage 2 80614a67055Ssfencevma // -------------------------------------------------------------------------------- 80714a67055Ssfencevma // s2: DCache resp 80814a67055Ssfencevma val s2_valid = RegInit(false.B) 809f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 810f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 81114a67055Ssfencevma val s2_kill = Wire(Bool()) 81214a67055Ssfencevma val s2_can_go = s3_ready 81314a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 814*20a5248fSzhanglinjuan val s2_exp = RegEnable(s1_out.exp, true.B, s1_fire) 815*20a5248fSzhanglinjuan val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 816*20a5248fSzhanglinjuan val s2_vec_alignedType = RegEnable(s1_vec_alignedType, s1_fire) 817e4f69d78Ssfencevma 81814a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 81914a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 82014a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 82114a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 82214a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 82314a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 82414a67055Ssfencevma 82514a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 826f9ac118cSHaoyuan Feng 82714a67055Ssfencevma val s2_prf = s2_in.isPrefetch 82814a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 82914a67055Ssfencevma 83014a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 83114a67055Ssfencevma // if such exception happen, that inst and its exception info 83214a67055Ssfencevma // will be force writebacked to rob 833870f462dSXuan Hu val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 83414a67055Ssfencevma when (!s2_in.lateKill) { 835*20a5248fSzhanglinjuan s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld) && s2_exp 83614a67055Ssfencevma // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 83714a67055Ssfencevma when (s2_prf || s2_in.tlbMiss) { 83814a67055Ssfencevma s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 83914a67055Ssfencevma } 84014a67055Ssfencevma } 841*20a5248fSzhanglinjuan val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_exp 84214a67055Ssfencevma 84314a67055Ssfencevma val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 84414a67055Ssfencevma val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 84514a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 84614a67055Ssfencevma 84714a67055Ssfencevma // writeback access fault caused by ecc error / bus error 84814a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 84914a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 85014a67055Ssfencevma val s2_actually_mmio = s2_pmp.mmio 851e50f3145Ssfencevma val s2_mmio = !s2_prf && 852e50f3145Ssfencevma s2_actually_mmio && 853e50f3145Ssfencevma !s2_exception && 854e50f3145Ssfencevma !s2_in.tlbMiss 855e50f3145Ssfencevma 85614a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 8574b0d80d8SXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && 858e50f3145Ssfencevma io.lsq.forward.addrInvalid 85914a67055Ssfencevma 860e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 861*20a5248fSzhanglinjuan val s2_fwd_fail = io.lsq.forward.dataInvalid || io.vec_forward.dataInvalid 862e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 863e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 864e50f3145Ssfencevma !s2_full_fwd 86514a67055Ssfencevma 866e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 867e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 868e50f3145Ssfencevma !s2_full_fwd 869e50f3145Ssfencevma 870e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 871e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 872e50f3145Ssfencevma !s2_full_fwd 873e50f3145Ssfencevma 874e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 875e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 876e50f3145Ssfencevma !s2_full_fwd 877e50f3145Ssfencevma 878e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 879e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 880e50f3145Ssfencevma 881e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 882e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 88314a67055Ssfencevma // st-ld violation query 88414a67055Ssfencevma // NeedFastRecovery Valid when 88514a67055Ssfencevma // 1. Fast recovery query request Valid. 88614a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 88714a67055Ssfencevma // 3. Physical address match. 88814a67055Ssfencevma // 4. Data contains. 88914a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 89014a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 89114a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 892cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 89314a67055Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 89414a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 895e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 896e50f3145Ssfencevma 897e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 898e50f3145Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 899e50f3145Ssfencevma io.dcache.resp.bits.tag_error 900e50f3145Ssfencevma 901e50f3145Ssfencevma val s2_troublem = !s2_exception && 902e50f3145Ssfencevma !s2_mmio && 903e50f3145Ssfencevma !s2_prf && 904e50f3145Ssfencevma !s2_in.lateKill 905e50f3145Ssfencevma 906e50f3145Ssfencevma io.dcache.resp.ready := true.B 907e50f3145Ssfencevma val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_mmio || s2_prf || s2_in.lateKill) 908e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 90914a67055Ssfencevma 91014a67055Ssfencevma // fast replay require 911e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 912e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 913e50f3145Ssfencevma !s2_dcache_miss && 914e50f3145Ssfencevma !s2_bank_conflict && 915e50f3145Ssfencevma !s2_wpu_pred_fail && 916e50f3145Ssfencevma !s2_rar_nack && 917e50f3145Ssfencevma !s2_raw_nack && 918e50f3145Ssfencevma s2_nuke 91914a67055Ssfencevma 920e50f3145Ssfencevma val s2_fast_rep = !s2_mem_amb && 921e50f3145Ssfencevma !s2_tlb_miss && 922e50f3145Ssfencevma !s2_fwd_fail && 923ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 92414a67055Ssfencevma s2_troublem 92514a67055Ssfencevma 926e50f3145Ssfencevma // need allocate new entry 927e50f3145Ssfencevma val s2_can_query = !s2_mem_amb && 928e50f3145Ssfencevma !s2_tlb_miss && 929e50f3145Ssfencevma !s2_fwd_fail && 930e50f3145Ssfencevma !s2_dcache_fast_rep && 931e50f3145Ssfencevma s2_troublem 932e50f3145Ssfencevma 933e50f3145Ssfencevma val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 93414a67055Ssfencevma 93514a67055Ssfencevma // ld-ld violation require 93614a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 93714a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 93814a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 93914a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 940e50f3145Ssfencevma io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 94114a67055Ssfencevma 94214a67055Ssfencevma // st-ld violation require 94314a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 94414a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 94514a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 94614a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 947e50f3145Ssfencevma io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 94814a67055Ssfencevma 94914a67055Ssfencevma // merge forward result 95014a67055Ssfencevma // lsq has higher priority than sbuffer 951cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 952cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 953*20a5248fSzhanglinjuan s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid && !io.vec_forward.dataInvalid 95414a67055Ssfencevma // generate XLEN/8 Muxs 955cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 956*20a5248fSzhanglinjuan s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.vec_forward.forwardMask(i) 957*20a5248fSzhanglinjuan s2_fwd_data(i) := Mux( 958*20a5248fSzhanglinjuan io.lsq.forward.forwardMask(i), 959*20a5248fSzhanglinjuan io.lsq.forward.forwardData(i), 960*20a5248fSzhanglinjuan Mux( 961*20a5248fSzhanglinjuan io.vec_forward.forwardMask(i), 962*20a5248fSzhanglinjuan io.vec_forward.forwardData(i), 963*20a5248fSzhanglinjuan io.sbuffer.forwardData(i) 964*20a5248fSzhanglinjuan ) 965*20a5248fSzhanglinjuan ) 96614a67055Ssfencevma } 96714a67055Ssfencevma 96814a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 969870f462dSXuan Hu s2_in.uop.pc, 97014a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 97114a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 97214a67055Ssfencevma ) 97314a67055Ssfencevma 97414a67055Ssfencevma // 97514a67055Ssfencevma s2_out := s2_in 97614a67055Ssfencevma s2_out.data := 0.U // data will be generated in load s3 977870f462dSXuan Hu s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 97814a67055Ssfencevma s2_out.mmio := s2_mmio 9794b0d80d8SXuan Hu s2_out.uop.flushPipe := false.B 980870f462dSXuan Hu s2_out.uop.exceptionVec := s2_exception_vec 98114a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 98214a67055Ssfencevma s2_out.forwardData := s2_fwd_data 98314a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 984e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 98514a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 98614a67055Ssfencevma 98714a67055Ssfencevma // Generate replay signal caused by: 98814a67055Ssfencevma // * st-ld violation check 98914a67055Ssfencevma // * tlb miss 99014a67055Ssfencevma // * dcache replay 99114a67055Ssfencevma // * forward data invalid 99214a67055Ssfencevma // * dcache miss 99314a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 994e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 995e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 996e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 997e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 99814a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 999e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 100014a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 100114a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1002e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 100314a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 1004*20a5248fSzhanglinjuan s2_out.rep_info.data_inv_sq_idx := Mux(io.vec_forward.dataInvalid, s2_out.uop.sqIdx, io.lsq.forward.dataInvalidSqIdx) 1005*20a5248fSzhanglinjuan s2_out.rep_info.addr_inv_sq_idx := Mux(io.vec_forward.addrInvalid, s2_out.uop.sqIdx, io.lsq.forward.addrInvalidSqIdx) 100614a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 100714a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 100814a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 100914a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 101014a67055Ssfencevma 101114a67055Ssfencevma // if forward fail, replay this inst from fetch 1012e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 101314a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 101414a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 1015870f462dSXuan Hu // io.out.bits.uop.replayInst := false.B 101614a67055Ssfencevma 101714a67055Ssfencevma // to be removed 1018f6490124Ssfencevma io.feedback_fast.valid := s2_valid && // inst is valid 1019f6490124Ssfencevma !s2_in.isLoadReplay && // already feedbacked 1020f6490124Ssfencevma io.lq_rep_full && // LoadQueueReplay is full 1021f6490124Ssfencevma s2_out.rep_info.need_rep && // need replay 1022f6490124Ssfencevma !s2_exception && // no exception is triggered 1023*20a5248fSzhanglinjuan !s2_hw_prf && // not hardware prefetch 1024*20a5248fSzhanglinjuan !s2_isvec // not vector 102514a67055Ssfencevma io.feedback_fast.bits.hit := false.B 102614a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 10277f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 102814a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 102914a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 103014a67055Ssfencevma 103135e90f34SXuan Hu io.ldCancel.ld1Cancel.valid := s2_valid && ( 103235e90f34SXuan Hu (s2_out.rep_info.need_rep && s2_out.isFirstIssue) || // exe fail and issued from IQ 103335e90f34SXuan Hu s2_mmio // is mmio 103435e90f34SXuan Hu ) 10352326221cSXuan Hu io.ldCancel.ld1Cancel.bits := s2_out.deqPortIdx 10362326221cSXuan Hu 103714a67055Ssfencevma // fast wakeup 103814a67055Ssfencevma io.fast_uop.valid := RegNext( 103914a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 104014a67055Ssfencevma s1_valid && 104114a67055Ssfencevma !s1_kill && 1042f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 104314a67055Ssfencevma !io.lsq.forward.dataInvalidFast 1044*20a5248fSzhanglinjuan ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) && !s2_isvec 104514a67055Ssfencevma io.fast_uop.bits := RegNext(s1_out.uop) 104614a67055Ssfencevma 104714a67055Ssfencevma // 1048495ea2f0Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 10490d32f713Shappy-lx 1050f6f10bebSsfencevma io.prefetch_train.valid := s2_valid && !s2_actually_mmio && !s2_in.tlbMiss 105114a67055Ssfencevma io.prefetch_train.bits.fromLsPipelineBundle(s2_in) 10520d32f713Shappy-lx io.prefetch_train.bits.miss := io.dcache.resp.bits.miss // TODO: use trace with bank conflict? 10533af6aa6eSWilliam Wang io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 10543af6aa6eSWilliam Wang io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 10550d32f713Shappy-lx 10560d32f713Shappy-lx 10570d32f713Shappy-lx io.prefetch_train_l1.valid := s2_valid && !s2_actually_mmio 10580d32f713Shappy-lx io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in) 10590d32f713Shappy-lx io.prefetch_train_l1.bits.miss := io.dcache.resp.bits.miss 10600d32f713Shappy-lx io.prefetch_train_l1.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 10610d32f713Shappy-lx io.prefetch_train_l1.bits.meta_access := io.dcache.resp.bits.meta_access 106204665835SMaxpicca-Li if (env.FPGAPlatform){ 106304665835SMaxpicca-Li io.dcache.s0_pc := DontCare 106404665835SMaxpicca-Li io.dcache.s1_pc := DontCare 1065977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 106604665835SMaxpicca-Li }else{ 1067870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 1068870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 1069870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 107004665835SMaxpicca-Li } 1071f6f10bebSsfencevma io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1072e4f69d78Ssfencevma 1073e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 107414a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 107514a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 107614a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1077e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 107814a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1079024ee227SWilliam Wang 108014a67055Ssfencevma // Pipeline 108114a67055Ssfencevma // -------------------------------------------------------------------------------- 108214a67055Ssfencevma // stage 3 108314a67055Ssfencevma // -------------------------------------------------------------------------------- 108414a67055Ssfencevma // writeback and update load queue 1085f6490124Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 108614a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 1087870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 1088495ea2f0Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 108914a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 109014a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 1091e50f3145Ssfencevma val s3_troublem = RegNext(s2_troublem) 109214a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 1093*20a5248fSzhanglinjuan val s3_vecout = Wire(new OnlyVecExuOutput) 1094*20a5248fSzhanglinjuan val s3_exp = RegEnable(s2_out.exp, true.B, s2_fire) 1095*20a5248fSzhanglinjuan val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 1096*20a5248fSzhanglinjuan val s3_vec_alignedType = RegEnable(s2_vec_alignedType, s2_fire) 109714a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 1098a760aeb0Shappy-lx 1099e50f3145Ssfencevma // forwrad last beat 1100e50f3145Ssfencevma val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1101495ea2f0Ssfencevma val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1102a57c4f84Ssfencevma val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR) 1103e50f3145Ssfencevma val s3_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1104e50f3145Ssfencevma io.stld_nuke_query(w).valid && // query valid 1105e50f3145Ssfencevma isAfter(s3_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1106e50f3145Ssfencevma // TODO: Fix me when vector instruction 1107e50f3145Ssfencevma (s3_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 1108e50f3145Ssfencevma (s3_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1109e50f3145Ssfencevma })).asUInt.orR && !s3_in.tlbMiss || s3_in.rep_info.nuke 1110e50f3145Ssfencevma 1111e50f3145Ssfencevma 1112594c5198Ssfencevma // s3 load fast replay 111314a67055Ssfencevma io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 111414a67055Ssfencevma io.fast_rep_out.bits := s3_in 1115594c5198Ssfencevma 111614a67055Ssfencevma io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 111714a67055Ssfencevma io.lsq.ldin.bits := s3_in 1118e50f3145Ssfencevma io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1119594c5198Ssfencevma 1120e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 112114a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 112214a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 11230d32f713Shappy-lx io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1124a760aeb0Shappy-lx 112514a67055Ssfencevma val s3_dly_ld_err = 1126e4f69d78Ssfencevma if (EnableAccurateLoadError) { 1127e50f3145Ssfencevma (s3_in.lateKill || io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable) 1128e4f69d78Ssfencevma } else { 1129e4f69d78Ssfencevma WireInit(false.B) 1130e4f69d78Ssfencevma } 113114a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 113214a67055Ssfencevma io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1133e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1134e4f69d78Ssfencevma 1135e50f3145Ssfencevma val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 113614a67055Ssfencevma val s3_ldld_rep_inst = 113714a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 113814a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1139e4f69d78Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 114067cddb05SWilliam Wang 1141e50f3145Ssfencevma val s3_rep_info = WireInit(s3_in.rep_info) 1142e50f3145Ssfencevma s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid && s3_troublem 114314a67055Ssfencevma val s3_rep_frm_fetch = s3_vp_match_fail || s3_ldld_rep_inst 114414a67055Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1145e50f3145Ssfencevma val s3_force_rep = s3_sel_rep_cause(LoadReplayCauses.C_TM) && 114683ba63b3SXuan Hu !s3_in.uop.exceptionVec(loadAddrMisaligned) && 1147e50f3145Ssfencevma s3_troublem 1148e4f69d78Ssfencevma 1149*20a5248fSzhanglinjuan val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_exp 115014a67055Ssfencevma when ((s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) { 115114a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1152e4f69d78Ssfencevma } .otherwise { 115314a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1154e4f69d78Ssfencevma } 1155024ee227SWilliam Wang 1156e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1157e50f3145Ssfencevma s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 115814a67055Ssfencevma s3_out.bits.uop := s3_in.uop 1159*20a5248fSzhanglinjuan s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_exp 1160870f462dSXuan Hu s3_out.bits.uop.replayInst := s3_rep_frm_fetch 116114a67055Ssfencevma s3_out.bits.data := s3_in.data 116214a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 116314a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 116414a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 116514a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 1166*20a5248fSzhanglinjuan // Vector load 1167*20a5248fSzhanglinjuan s3_vecout.isvec := s3_isvec 1168*20a5248fSzhanglinjuan s3_vecout.vecdata := 0.U // Data will be assigned later 1169*20a5248fSzhanglinjuan s3_vecout.mask := s3_in.mask 1170*20a5248fSzhanglinjuan // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 1171*20a5248fSzhanglinjuan // s3_vecout.inner_idx := s3_in.inner_idx 1172*20a5248fSzhanglinjuan // s3_vecout.rob_idx := s3_in.rob_idx 1173*20a5248fSzhanglinjuan // s3_vecout.offset := s3_in.offset 1174*20a5248fSzhanglinjuan s3_vecout.reg_offset := s3_in.reg_offset 1175*20a5248fSzhanglinjuan s3_vecout.exp := s3_exp 1176*20a5248fSzhanglinjuan s3_vecout.is_first_ele := s3_in.is_first_ele 1177*20a5248fSzhanglinjuan // TODO: VLSU, fix it! 1178*20a5248fSzhanglinjuan s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 1179*20a5248fSzhanglinjuan s3_vecout.flowPtr := s3_in.flowPtr 1180*20a5248fSzhanglinjuan s3_vecout.exp_ele_index := 0.U 1181024ee227SWilliam Wang 118214a67055Ssfencevma when (s3_force_rep) { 1183870f462dSXuan Hu s3_out.bits.uop.exceptionVec := 0.U.asTypeOf(s3_in.uop.exceptionVec.cloneType) 1184e4f69d78Ssfencevma } 1185c5c06e78SWilliam Wang 1186e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1187cb9c18dcSWilliam Wang 118814a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1189e4f69d78Ssfencevma 119014a67055Ssfencevma val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 119114a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 119214a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1193e4f69d78Ssfencevma 1194e4f69d78Ssfencevma // feedback slow 1195e50f3145Ssfencevma s3_fast_rep := RegNext(s2_fast_rep) && 119614a67055Ssfencevma !s3_in.feedbacked && 119714a67055Ssfencevma !s3_in.lateKill && 119814a67055Ssfencevma !s3_rep_frm_fetch && 1199b9e121dfShappy-lx !s3_exception 1200e50f3145Ssfencevma 120114a67055Ssfencevma val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.fast_rep_out.ready) && !s3_in.feedbacked 1202594c5198Ssfencevma 1203594c5198Ssfencevma // 120414a67055Ssfencevma io.feedback_slow.valid := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting 120514a67055Ssfencevma io.feedback_slow.bits.hit := !io.lsq.ldin.bits.rep_info.need_rep || io.lsq.ldin.ready 120614a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 12075db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 120814a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 120914a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1210e4f69d78Ssfencevma 121135e90f34SXuan Hu io.ldCancel.ld2Cancel.valid := s3_valid && ( 121235e90f34SXuan Hu (io.lsq.ldin.bits.rep_info.need_rep && s3_in.isFirstIssue) || 121335e90f34SXuan Hu s3_in.mmio 121435e90f34SXuan Hu ) 12152326221cSXuan Hu io.ldCancel.ld2Cancel.bits := s3_in.deqPortIdx 121614a67055Ssfencevma 12170f55a0d3SHaojin Tang val s3_ld_wb_meta = Mux(s3_out.valid, s3_out.bits, io.lsq.uncache.bits) 1218e4f69d78Ssfencevma 1219cb9c18dcSWilliam Wang // data from load queue refill 122014a67055Ssfencevma val s3_ld_raw_data_frm_uncache = io.lsq.ld_raw_data 122114a67055Ssfencevma val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 122214a67055Ssfencevma val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 122314a67055Ssfencevma "b000".U -> s3_merged_data_frm_uncache(63, 0), 122414a67055Ssfencevma "b001".U -> s3_merged_data_frm_uncache(63, 8), 122514a67055Ssfencevma "b010".U -> s3_merged_data_frm_uncache(63, 16), 122614a67055Ssfencevma "b011".U -> s3_merged_data_frm_uncache(63, 24), 122714a67055Ssfencevma "b100".U -> s3_merged_data_frm_uncache(63, 32), 122814a67055Ssfencevma "b101".U -> s3_merged_data_frm_uncache(63, 40), 122914a67055Ssfencevma "b110".U -> s3_merged_data_frm_uncache(63, 48), 123014a67055Ssfencevma "b111".U -> s3_merged_data_frm_uncache(63, 56) 1231cb9c18dcSWilliam Wang )) 123214a67055Ssfencevma val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1233cb9c18dcSWilliam Wang 1234cb9c18dcSWilliam Wang // data from dcache hit 123514a67055Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 123614a67055Ssfencevma s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 123714a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 123814a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 123914a67055Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1240cdbff57cSHaoyuan Feng s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1241495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1242e50f3145Ssfencevma s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1243495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 124414a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1245495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 124614a67055Ssfencevma 124714a67055Ssfencevma val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 124814a67055Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1249cdbff57cSHaoyuan Feng "b0000".U -> s3_merged_data_frm_cache(63, 0), 1250cdbff57cSHaoyuan Feng "b0001".U -> s3_merged_data_frm_cache(63, 8), 1251cdbff57cSHaoyuan Feng "b0010".U -> s3_merged_data_frm_cache(63, 16), 1252cdbff57cSHaoyuan Feng "b0011".U -> s3_merged_data_frm_cache(63, 24), 1253cdbff57cSHaoyuan Feng "b0100".U -> s3_merged_data_frm_cache(63, 32), 1254cdbff57cSHaoyuan Feng "b0101".U -> s3_merged_data_frm_cache(63, 40), 1255cdbff57cSHaoyuan Feng "b0110".U -> s3_merged_data_frm_cache(63, 48), 1256cdbff57cSHaoyuan Feng "b0111".U -> s3_merged_data_frm_cache(63, 56), 1257cdbff57cSHaoyuan Feng "b1000".U -> s3_merged_data_frm_cache(127, 64), 1258cdbff57cSHaoyuan Feng "b1001".U -> s3_merged_data_frm_cache(127, 72), 1259cdbff57cSHaoyuan Feng "b1010".U -> s3_merged_data_frm_cache(127, 80), 1260cdbff57cSHaoyuan Feng "b1011".U -> s3_merged_data_frm_cache(127, 88), 1261cdbff57cSHaoyuan Feng "b1100".U -> s3_merged_data_frm_cache(127, 96), 1262cdbff57cSHaoyuan Feng "b1101".U -> s3_merged_data_frm_cache(127, 104), 1263cdbff57cSHaoyuan Feng "b1110".U -> s3_merged_data_frm_cache(127, 112), 1264cdbff57cSHaoyuan Feng "b1111".U -> s3_merged_data_frm_cache(127, 120) 1265cb9c18dcSWilliam Wang )) 126614a67055Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1267cb9c18dcSWilliam Wang 1268e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 126914a67055Ssfencevma io.lsq.uncache.ready := !s3_out.valid 127014a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 127114a67055Ssfencevma io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1272*20a5248fSzhanglinjuan io.ldout.valid := !s3_vecout.isvec && 1273*20a5248fSzhanglinjuan (s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1274*20a5248fSzhanglinjuan io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid) 1275c837faaaSWilliam Wang 1276*20a5248fSzhanglinjuan // vector output 1277*20a5248fSzhanglinjuan io.vecldout.bits.vec := s3_vecout 1278*20a5248fSzhanglinjuan // TODO: VLSU, uncache data logic 1279*20a5248fSzhanglinjuan val vecdata = rdataVecHelper(s3_vec_alignedType, s3_picked_data_frm_cache) 1280*20a5248fSzhanglinjuan io.vecldout.bits.vec.vecdata := vecdata 1281*20a5248fSzhanglinjuan io.vecldout.bits.data := 0.U 1282*20a5248fSzhanglinjuan // io.vecldout.bits.fflags := s3_out.bits.fflags 1283*20a5248fSzhanglinjuan // io.vecldout.bits.redirectValid := s3_out.bits.redirectValid 1284*20a5248fSzhanglinjuan // io.vecldout.bits.redirect := s3_out.bits.redirect 1285*20a5248fSzhanglinjuan io.vecldout.bits.debug := s3_out.bits.debug 1286*20a5248fSzhanglinjuan io.vecldout.bits.uop := s3_out.bits.uop 1287*20a5248fSzhanglinjuan io.vecldout.valid := s3_vecout.isvec && 1288*20a5248fSzhanglinjuan (s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1289*20a5248fSzhanglinjuan io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid) && 1290*20a5248fSzhanglinjuan !io.lsq.ldin.bits.rep_info.need_rep 1291*20a5248fSzhanglinjuan 1292*20a5248fSzhanglinjuan io.vecReplay.valid := s3_vecout.isvec && s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && 1293*20a5248fSzhanglinjuan io.lsq.ldin.bits.rep_info.need_rep 1294*20a5248fSzhanglinjuan io.vecReplay.bits := DontCare 1295*20a5248fSzhanglinjuan io.vecReplay.bits.uop := s3_in.uop 1296*20a5248fSzhanglinjuan io.vecReplay.bits.vaddr := s3_in.vaddr 1297*20a5248fSzhanglinjuan io.vecReplay.bits.paddr := s3_in.paddr 1298*20a5248fSzhanglinjuan io.vecReplay.bits.mask := s3_in.mask 1299*20a5248fSzhanglinjuan io.vecReplay.bits.isvec := true.B 1300*20a5248fSzhanglinjuan io.vecReplay.bits.uop_unit_stride_fof := s3_in.uop_unit_stride_fof 1301*20a5248fSzhanglinjuan io.vecReplay.bits.reg_offset := s3_in.reg_offset 1302*20a5248fSzhanglinjuan io.vecReplay.bits.exp := s3_in.exp 1303*20a5248fSzhanglinjuan io.vecReplay.bits.is_first_ele := s3_in.is_first_ele 1304*20a5248fSzhanglinjuan io.vecReplay.bits.flowIdx := s3_in.flowIdx 1305*20a5248fSzhanglinjuan io.vecReplay.bits.flowPtr := s3_in.flowPtr 1306*20a5248fSzhanglinjuan io.vecReplay.bits.fqIdx := s3_in.fqIdx 1307c837faaaSWilliam Wang 1308a19ae480SWilliam Wang // fast load to load forward 1309e50f3145Ssfencevma io.l2l_fwd_out.valid := s3_out.valid && !s3_in.lateKill 1310c163075eSsfencevma io.l2l_fwd_out.data := s3_ld_data_frm_cache 131114a67055Ssfencevma io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error 1312a19ae480SWilliam Wang 1313b52348aeSWilliam Wang // trigger 131414a67055Ssfencevma val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 131514a67055Ssfencevma val hit_ld_addr_trig_hit_vec = Wire(Vec(3, Bool())) 131614a67055Ssfencevma val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1317b978565cSWilliam Wang (0 until 3).map{i => { 1318e4f69d78Ssfencevma val tdata2 = RegNext(io.trigger(i).tdata2) 1319e4f69d78Ssfencevma val matchType = RegNext(io.trigger(i).matchType) 1320e4f69d78Ssfencevma val tEnable = RegNext(io.trigger(i).tEnable) 13210277f8caSLi Qianruo 132214a67055Ssfencevma hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 132314a67055Ssfencevma io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 132414a67055Ssfencevma io.trigger(i).lastDataHit := TriggerCmp(last_valid_data, tdata2, matchType, tEnable) 1325b978565cSWilliam Wang }} 132614a67055Ssfencevma io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1327b978565cSWilliam Wang 1328e4f69d78Ssfencevma // FIXME: please move this part to LoadQueueReplay 1329e4f69d78Ssfencevma io.debug_ls := DontCare 13308744445eSMaxpicca-Li 133114a67055Ssfencevma // Topdown 133214a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 133314a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 133414a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 133514a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 133614a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 133714a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 13380d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 13390d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 134014a67055Ssfencevma 134114a67055Ssfencevma // perf cnt 13421b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 13431b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 13441b027d07Ssfencevma XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_isFirstIssue) 13451b027d07Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.replay.fire) 13461b027d07Ssfencevma XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_isFirstIssue) 13471b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 134814a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 134914a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 13501b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 13511b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 13521b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 13531b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 13541b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 13551b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 13561b027d07Ssfencevma XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_prf && s0_int_iss_select) 13571b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 13581b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 135914a67055Ssfencevma 13601b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 13611b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 13621b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 13631b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 13641b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 136514a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1366e50f3145Ssfencevma XSPerfAccumulate("s1_late_kill", s1_valid && s1_fast_rep_kill) 136714a67055Ssfencevma 13681b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 13691b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 13701b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1371e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1372e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1373257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 13741b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1375e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1376e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1377e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 137814a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 13791b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1380e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1381e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1382e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1383e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1384a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1385a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1386a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 138714a67055Ssfencevma 1388e50f3145Ssfencevma XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 138914a67055Ssfencevma 139014a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 139114a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 139214a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 139314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 139414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 139514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 139614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 139714a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1398d2b20d1aSTang Haojin 13998744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1400b52348aeSWilliam Wang // hardware performance counter 1401cd365d4cSrvcoresjw val perfEvents = Seq( 140214a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 140314a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 140414a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 140514a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 140614a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 140714a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 140814a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1409cd365d4cSrvcoresjw ) 14101ca0e4f3SYinan Xu generatePerfEvent() 1411cd365d4cSrvcoresjw 141214a67055Ssfencevma when(io.ldout.fire){ 1413870f462dSXuan Hu XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1414c5c06e78SWilliam Wang } 141514a67055Ssfencevma // end 1416024ee227SWilliam Wang}