1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 31f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle 32f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt 33f7af4c74Schengguanghui 341279060fSWilliam Wangimport xiangshan.cache._ 3504665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 36185e6164SHaoyuan Fengimport xiangshan.cache.mmu._ 37e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 38024ee227SWilliam Wang 39185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 40185e6164SHaoyuan Feng with HasDCacheParameters 41185e6164SHaoyuan Feng with HasTlbConst 42185e6164SHaoyuan Feng{ 43e4f69d78Ssfencevma // mshr refill index 4414a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 45e4f69d78Ssfencevma // get full data from store queue and sbuffer 4614a67055Ssfencevma val full_fwd = Bool() 47e4f69d78Ssfencevma // wait for data from store inst's store queue index 4814a67055Ssfencevma val data_inv_sq_idx = new SqPtr 49e4f69d78Ssfencevma // wait for address from store queue index 5014a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 51e4f69d78Ssfencevma // replay carry 5204665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 53e4f69d78Ssfencevma // data in last beat 5414a67055Ssfencevma val last_beat = Bool() 55e4f69d78Ssfencevma // replay cause 56e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 57e4f69d78Ssfencevma // performance debug information 58e4f69d78Ssfencevma val debug = new PerfDebugInfo 59185e6164SHaoyuan Feng // tlb hint 60185e6164SHaoyuan Feng val tlb_id = UInt(log2Up(loadfiltersize).W) 61185e6164SHaoyuan Feng val tlb_full = Bool() 628744445eSMaxpicca-Li 6314a67055Ssfencevma // alias 6414a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 65e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 6614a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 6714a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 68e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 69e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 70e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 7114a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 7214a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 73e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 7414a67055Ssfencevma def need_rep = cause.asUInt.orR 75a760aeb0Shappy-lx} 76a760aeb0Shappy-lx 77a760aeb0Shappy-lx 782225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 7914a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 80870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 8114a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 821b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 8314a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 8414a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 85b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 86024ee227SWilliam Wang} 87024ee227SWilliam Wang 88e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 89e3f759aeSWilliam Wang val valid = Bool() 9014a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 9114a67055Ssfencevma val dly_ld_err = Bool() 92e3f759aeSWilliam Wang} 93e3f759aeSWilliam Wang 94b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 95b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 96b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 9784e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 98b978565cSWilliam Wang val addrHit = Output(Bool()) 99b978565cSWilliam Wang} 100b978565cSWilliam Wang 10109203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 10209203307SWilliam Wang with HasLoadHelper 10309203307SWilliam Wang with HasPerfEvents 10409203307SWilliam Wang with HasDCacheParameters 105e4f69d78Ssfencevma with HasCircularQueuePtrHelper 10620a5248fSzhanglinjuan with HasVLSUParameters 107f7af4c74Schengguanghui with SdtrigExt 10809203307SWilliam Wang{ 109024ee227SWilliam Wang val io = IO(new Bundle() { 11014a67055Ssfencevma // control 111024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 11214a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 11314a67055Ssfencevma 11414a67055Ssfencevma // int issue path 115870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 116870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 11714a67055Ssfencevma 11820a5248fSzhanglinjuan // vec issue path 11920a5248fSzhanglinjuan val vecldin = Flipped(Decoupled(new VecLoadPipeBundle)) 12020a5248fSzhanglinjuan val vecldout = Decoupled(new VecExuOutput) 12120a5248fSzhanglinjuan val vecReplay = Decoupled(new LsPipelineBundle) 12220a5248fSzhanglinjuan 12314a67055Ssfencevma // data path 12414a67055Ssfencevma val tlb = new TlbRequestIO(2) 12514a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1261279060fSWilliam Wang val dcache = new DCacheLoadIO 127024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 12820a5248fSzhanglinjuan val vec_forward = new LoadForwardQueryIO // forward from vec store flow queue 1290bd67ba5SYinan Xu val lsq = new LoadToLsqIO 13014a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 131683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 132692e2fafSHuijin Li // val refill = Flipped(ValidIO(new Refill)) 13314a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 134185e6164SHaoyuan Feng val tlb_hint = Flipped(new TlbHintReq) 13514a67055Ssfencevma // fast wakeup 13620a5248fSzhanglinjuan // TODO: implement vector fast wakeup 137870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 13814a67055Ssfencevma 13914a67055Ssfencevma // trigger 140f7af4c74Schengguanghui val trigger = Vec(TriggerNum, new LoadUnitTriggerIO) 141f7af4c74Schengguanghui 14214a67055Ssfencevma // prefetch 1430d32f713Shappy-lx val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 1440d32f713Shappy-lx val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 14514a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1460d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1470d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 148b52348aeSWilliam Wang 149b52348aeSWilliam Wang // load to load fast path 15014a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 15114a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 152c163075eSsfencevma 15314a67055Ssfencevma val ld_fast_match = Input(Bool()) 154c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 15514a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 15667682d05SWilliam Wang 157e4f69d78Ssfencevma // rs feedback 158596af5d2SHaojin Tang val wakeup = ValidIO(new DynInst) 15914a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 16014a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 1612326221cSXuan Hu val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 162e4f69d78Ssfencevma 16314a67055Ssfencevma // load ecc error 16414a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1656786cfb7SWilliam Wang 16614a67055Ssfencevma // schedule error query 16714a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1680ce3de17SYinan Xu 16914a67055Ssfencevma // queue-based replay 170e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 17114a67055Ssfencevma val lq_rep_full = Input(Bool()) 17214a67055Ssfencevma 17314a67055Ssfencevma // misc 17414a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 175594c5198Ssfencevma 176594c5198Ssfencevma // Load fast replay path 17714a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 17814a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 179b9e121dfShappy-lx 1803343d4a5Ssfencevma // Load RAR rollback 1813343d4a5Ssfencevma val rollback = Valid(new Redirect) 1823343d4a5Ssfencevma 18314a67055Ssfencevma // perf 18414a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 18514a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 1860d32f713Shappy-lx val correctMissTrain = Input(Bool()) 187024ee227SWilliam Wang }) 188024ee227SWilliam Wang 18914a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 190024ee227SWilliam Wang 19114a67055Ssfencevma // Pipeline 19214a67055Ssfencevma // -------------------------------------------------------------------------------- 19314a67055Ssfencevma // stage 0 19414a67055Ssfencevma // -------------------------------------------------------------------------------- 19514a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 19614a67055Ssfencevma val s0_valid = Wire(Bool()) 19763101478SHaojin Tang val s0_mmio_select = Wire(Bool()) 19814a67055Ssfencevma val s0_kill = Wire(Bool()) 19914a67055Ssfencevma val s0_can_go = s1_ready 20014a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 20163101478SHaojin Tang val s0_mmio_fire = s0_mmio_select && s0_can_go 20214a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 203dcd58560SWilliam Wang 204cd2ff98bShappy-lx // flow source bundle 205cd2ff98bShappy-lx class FlowSource extends Bundle { 206cd2ff98bShappy-lx val vaddr = UInt(VAddrBits.W) 207cd2ff98bShappy-lx val mask = UInt((VLEN/8).W) 2088241cb85SXuan Hu val uop = new DynInst 209cd2ff98bShappy-lx val try_l2l = Bool() 210cd2ff98bShappy-lx val has_rob_entry = Bool() 21171489510SXuan Hu val rsIdx = UInt(log2Up(MemIQSizeMax).W) 212cd2ff98bShappy-lx val rep_carry = new ReplayCarry(nWays) 213cd2ff98bShappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 214cd2ff98bShappy-lx val isFirstIssue = Bool() 215cd2ff98bShappy-lx val fast_rep = Bool() 216cd2ff98bShappy-lx val ld_rep = Bool() 217cd2ff98bShappy-lx val l2l_fwd = Bool() 218cd2ff98bShappy-lx val prf = Bool() 219cd2ff98bShappy-lx val prf_rd = Bool() 220cd2ff98bShappy-lx val prf_wr = Bool() 221cd2ff98bShappy-lx val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 222b436d3b6Speixiaokun val hlv = Bool() 223b436d3b6Speixiaokun val hlvx = Bool() 22471489510SXuan Hu // Record the issue port idx of load issue queue. This signal is used by load cancel. 22571489510SXuan Hu val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 22671489510SXuan Hu // vec only 22771489510SXuan Hu val isvec = Bool() 22871489510SXuan Hu val is128bit = Bool() 22971489510SXuan Hu val uop_unit_stride_fof = Bool() 23071489510SXuan Hu val reg_offset = UInt(vOffsetBits.W) 231e20747afSXuan Hu val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 23271489510SXuan Hu val is_first_ele = Bool() 23371489510SXuan Hu val flowPtr = new VlflowPtr 234cd2ff98bShappy-lx } 235cd2ff98bShappy-lx val s0_sel_src = Wire(new FlowSource) 236cd2ff98bShappy-lx 23714a67055Ssfencevma // load flow select/gen 23876e71c02Shappy-lx // src0: super load replayed by LSQ (cache miss replay) (io.replay) 23976e71c02Shappy-lx // src1: fast load replay (io.fast_rep_in) 24063101478SHaojin Tang // src2: mmio (io.lsq.uncache) 24163101478SHaojin Tang // src3: load replayed by LSQ (io.replay) 24263101478SHaojin Tang // src4: hardware prefetch from prefetchor (high confidence) (io.prefetch) 24363101478SHaojin Tang // src5: int read / software prefetch first issue from RS (io.in) 24463101478SHaojin Tang // src6: vec read from RS (io.vecldin) 24563101478SHaojin Tang // src7: load try pointchaising when no issued or replayed load (io.fastpath) 24663101478SHaojin Tang // src8: hardware prefetch from prefetchor (high confidence) (io.prefetch) 24714a67055Ssfencevma // priority: high to low 24814a67055Ssfencevma val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 24976e71c02Shappy-lx val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 25014a67055Ssfencevma val s0_ld_fast_rep_valid = io.fast_rep_in.valid 25163101478SHaojin Tang val s0_ld_mmio_valid = io.lsq.uncache.valid 25276e71c02Shappy-lx val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 25314a67055Ssfencevma val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 25414a67055Ssfencevma val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 25520a5248fSzhanglinjuan val s0_vec_iss_valid = io.vecldin.valid 256cd2ff98bShappy-lx val s0_l2l_fwd_valid = io.l2l_fwd_in.valid 25714a67055Ssfencevma val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 25876e71c02Shappy-lx dontTouch(s0_super_ld_rep_valid) 25914a67055Ssfencevma dontTouch(s0_ld_fast_rep_valid) 26063101478SHaojin Tang dontTouch(s0_ld_mmio_valid) 26114a67055Ssfencevma dontTouch(s0_ld_rep_valid) 26214a67055Ssfencevma dontTouch(s0_high_conf_prf_valid) 26314a67055Ssfencevma dontTouch(s0_int_iss_valid) 26414a67055Ssfencevma dontTouch(s0_vec_iss_valid) 26514a67055Ssfencevma dontTouch(s0_l2l_fwd_valid) 26614a67055Ssfencevma dontTouch(s0_low_conf_prf_valid) 267024ee227SWilliam Wang 26814a67055Ssfencevma // load flow source ready 26976e71c02Shappy-lx val s0_super_ld_rep_ready = WireInit(true.B) 27076e71c02Shappy-lx val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 27163101478SHaojin Tang val s0_ld_mmio_ready = !s0_super_ld_rep_valid && 27276e71c02Shappy-lx !s0_ld_fast_rep_valid 27363101478SHaojin Tang val s0_ld_rep_ready = !s0_super_ld_rep_valid && 27463101478SHaojin Tang !s0_ld_fast_rep_valid && 27563101478SHaojin Tang !s0_ld_mmio_valid 27676e71c02Shappy-lx val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 27776e71c02Shappy-lx !s0_ld_fast_rep_valid && 27863101478SHaojin Tang !s0_ld_mmio_valid && 27914a67055Ssfencevma !s0_ld_rep_valid 280024ee227SWilliam Wang 28176e71c02Shappy-lx val s0_int_iss_ready = !s0_super_ld_rep_valid && 28276e71c02Shappy-lx !s0_ld_fast_rep_valid && 28363101478SHaojin Tang !s0_ld_mmio_valid && 28414a67055Ssfencevma !s0_ld_rep_valid && 28514a67055Ssfencevma !s0_high_conf_prf_valid 286a760aeb0Shappy-lx 28776e71c02Shappy-lx val s0_vec_iss_ready = !s0_super_ld_rep_valid && 28876e71c02Shappy-lx !s0_ld_fast_rep_valid && 28963101478SHaojin Tang !s0_ld_mmio_valid && 29014a67055Ssfencevma !s0_ld_rep_valid && 29114a67055Ssfencevma !s0_high_conf_prf_valid && 29214a67055Ssfencevma !s0_int_iss_valid 29314a67055Ssfencevma 29476e71c02Shappy-lx val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 29576e71c02Shappy-lx !s0_ld_fast_rep_valid && 29663101478SHaojin Tang !s0_ld_mmio_valid && 29714a67055Ssfencevma !s0_ld_rep_valid && 29814a67055Ssfencevma !s0_high_conf_prf_valid && 29914a67055Ssfencevma !s0_int_iss_valid && 30014a67055Ssfencevma !s0_vec_iss_valid 30114a67055Ssfencevma 30276e71c02Shappy-lx val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 30376e71c02Shappy-lx !s0_ld_fast_rep_valid && 30463101478SHaojin Tang !s0_ld_mmio_valid && 30514a67055Ssfencevma !s0_ld_rep_valid && 30614a67055Ssfencevma !s0_high_conf_prf_valid && 30714a67055Ssfencevma !s0_int_iss_valid && 30814a67055Ssfencevma !s0_vec_iss_valid && 30914a67055Ssfencevma !s0_l2l_fwd_valid 31076e71c02Shappy-lx dontTouch(s0_super_ld_rep_ready) 31114a67055Ssfencevma dontTouch(s0_ld_fast_rep_ready) 31263101478SHaojin Tang dontTouch(s0_ld_mmio_ready) 31314a67055Ssfencevma dontTouch(s0_ld_rep_ready) 31414a67055Ssfencevma dontTouch(s0_high_conf_prf_ready) 31514a67055Ssfencevma dontTouch(s0_int_iss_ready) 31614a67055Ssfencevma dontTouch(s0_vec_iss_ready) 31714a67055Ssfencevma dontTouch(s0_l2l_fwd_ready) 31814a67055Ssfencevma dontTouch(s0_low_conf_prf_ready) 31914a67055Ssfencevma 32014a67055Ssfencevma // load flow source select (OH) 32176e71c02Shappy-lx val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 32214a67055Ssfencevma val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 32363101478SHaojin Tang val s0_ld_mmio_select = s0_ld_mmio_valid && s0_ld_mmio_ready 32414a67055Ssfencevma val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 32514a67055Ssfencevma val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 32614a67055Ssfencevma s0_low_conf_prf_ready && s0_low_conf_prf_valid 32714a67055Ssfencevma val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 32814a67055Ssfencevma val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 32914a67055Ssfencevma val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 33076e71c02Shappy-lx dontTouch(s0_super_ld_rep_select) 33114a67055Ssfencevma dontTouch(s0_ld_fast_rep_select) 33263101478SHaojin Tang dontTouch(s0_ld_mmio_select) 33314a67055Ssfencevma dontTouch(s0_ld_rep_select) 33414a67055Ssfencevma dontTouch(s0_hw_prf_select) 33514a67055Ssfencevma dontTouch(s0_int_iss_select) 33614a67055Ssfencevma dontTouch(s0_vec_iss_select) 33714a67055Ssfencevma dontTouch(s0_l2l_fwd_select) 33814a67055Ssfencevma 33976e71c02Shappy-lx s0_valid := (s0_super_ld_rep_valid || 34076e71c02Shappy-lx s0_ld_fast_rep_valid || 34114a67055Ssfencevma s0_ld_rep_valid || 34214a67055Ssfencevma s0_high_conf_prf_valid || 34314a67055Ssfencevma s0_int_iss_valid || 34414a67055Ssfencevma s0_vec_iss_valid || 34514a67055Ssfencevma s0_l2l_fwd_valid || 34663101478SHaojin Tang s0_low_conf_prf_valid) && !s0_ld_mmio_select && io.dcache.req.ready && !s0_kill 34763101478SHaojin Tang 34863101478SHaojin Tang s0_mmio_select := s0_ld_mmio_select && !s0_kill 34914a67055Ssfencevma 350a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 35114a67055Ssfencevma val s0_try_ptr_chasing = s0_l2l_fwd_select 35214a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 35314a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 35414a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 355cd2ff98bShappy-lx s0_kill := s0_ptr_chasing_canceled 35614a67055Ssfencevma 35714a67055Ssfencevma // prefetch related ctrl signal 3580d32f713Shappy-lx io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready 3590d32f713Shappy-lx io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready 3600d32f713Shappy-lx 36114a67055Ssfencevma // query DTLB 36214a67055Ssfencevma io.tlb.req.valid := s0_valid 363cd2ff98bShappy-lx io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 364cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 36514a67055Ssfencevma TlbCmd.read 36614a67055Ssfencevma ) 367cd2ff98bShappy-lx io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_sel_src.vaddr) 368b436d3b6Speixiaokun io.tlb.req.bits.hyperinst := s0_sel_src.hlv 369b436d3b6Speixiaokun io.tlb.req.bits.hlvx := s0_sel_src.hlvx 37071489510SXuan Hu io.tlb.req.bits.size := Mux(s0_sel_src.isvec, io.vecldin.bits.alignedType, LSUOpType.size(s0_sel_src.uop.fuOpType)) 37114a67055Ssfencevma io.tlb.req.bits.kill := s0_kill 37214a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 37314a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 374cd2ff98bShappy-lx io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 375cd2ff98bShappy-lx io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 37614a67055Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 3778241cb85SXuan Hu io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 378cd2ff98bShappy-lx io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 37914a67055Ssfencevma 38014a67055Ssfencevma // query DCache 38114a67055Ssfencevma io.dcache.req.valid := s0_valid 382cd2ff98bShappy-lx io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 38314a67055Ssfencevma MemoryOpConstants.M_PFR, 384cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 38514a67055Ssfencevma ) 386cd2ff98bShappy-lx io.dcache.req.bits.vaddr := s0_sel_src.vaddr 387cd2ff98bShappy-lx io.dcache.req.bits.mask := s0_sel_src.mask 38814a67055Ssfencevma io.dcache.req.bits.data := DontCare 389cd2ff98bShappy-lx io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 390cd2ff98bShappy-lx io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 391cd2ff98bShappy-lx io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 392cd2ff98bShappy-lx io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 39314a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 3940d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 395d2945707SHuijin Li io.dcache.req.bits.lqIdx := s0_sel_src.uop.lqIdx 39614a67055Ssfencevma // load flow priority mux 397cd2ff98bShappy-lx def fromNullSource(): FlowSource = { 398cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 399cd2ff98bShappy-lx out 40014a67055Ssfencevma } 40114a67055Ssfencevma 402cd2ff98bShappy-lx def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 403cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 404cd2ff98bShappy-lx out.vaddr := src.vaddr 405cd2ff98bShappy-lx out.mask := src.mask 406cd2ff98bShappy-lx out.uop := src.uop 407cd2ff98bShappy-lx out.try_l2l := false.B 408cd2ff98bShappy-lx out.has_rob_entry := src.hasROBEntry 409cd2ff98bShappy-lx out.rep_carry := src.rep_info.rep_carry 410cd2ff98bShappy-lx out.mshrid := src.rep_info.mshr_id 411cd2ff98bShappy-lx out.rsIdx := src.rsIdx 412cd2ff98bShappy-lx out.isFirstIssue := false.B 413cd2ff98bShappy-lx out.fast_rep := true.B 414cd2ff98bShappy-lx out.ld_rep := src.isLoadReplay 415cd2ff98bShappy-lx out.l2l_fwd := false.B 4168241cb85SXuan Hu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 4178241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 4188241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 419cd2ff98bShappy-lx out.sched_idx := src.schedIndex 420e25e4d90SXuan Hu out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 421e25e4d90SXuan Hu out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 422e20747afSXuan Hu out.vecActive := true.B // true for scala load 423cd2ff98bShappy-lx out 42414a67055Ssfencevma } 42514a67055Ssfencevma 42663101478SHaojin Tang def fromMmioSource(src: MemExuOutput) = { 42763101478SHaojin Tang val out = WireInit(0.U.asTypeOf(new FlowSource)) 42863101478SHaojin Tang out.vaddr := 0.U 42963101478SHaojin Tang out.mask := 0.U 43063101478SHaojin Tang out.uop := src.uop 43163101478SHaojin Tang out.try_l2l := false.B 43263101478SHaojin Tang out.has_rob_entry := false.B 43363101478SHaojin Tang out.rsIdx := 0.U 43463101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 43563101478SHaojin Tang out.mshrid := 0.U 43663101478SHaojin Tang out.isFirstIssue := false.B 43763101478SHaojin Tang out.fast_rep := false.B 43863101478SHaojin Tang out.ld_rep := false.B 43963101478SHaojin Tang out.l2l_fwd := false.B 44063101478SHaojin Tang out.prf := false.B 44163101478SHaojin Tang out.prf_rd := false.B 44263101478SHaojin Tang out.prf_wr := false.B 44363101478SHaojin Tang out.sched_idx := 0.U 444e25e4d90SXuan Hu out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 445e25e4d90SXuan Hu out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 44663101478SHaojin Tang out.vecActive := true.B 44763101478SHaojin Tang out 44863101478SHaojin Tang } 44963101478SHaojin Tang 450cd2ff98bShappy-lx def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 451cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 452cd2ff98bShappy-lx out.vaddr := src.vaddr 4538241cb85SXuan Hu out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1, 0)) 454cd2ff98bShappy-lx out.uop := src.uop 455cd2ff98bShappy-lx out.try_l2l := false.B 456cd2ff98bShappy-lx out.has_rob_entry := true.B 457cd2ff98bShappy-lx out.rsIdx := src.rsIdx 458cd2ff98bShappy-lx out.rep_carry := src.replayCarry 459cd2ff98bShappy-lx out.mshrid := src.mshrid 460cd2ff98bShappy-lx out.isFirstIssue := false.B 461cd2ff98bShappy-lx out.fast_rep := false.B 462cd2ff98bShappy-lx out.ld_rep := true.B 463cd2ff98bShappy-lx out.l2l_fwd := false.B 4648241cb85SXuan Hu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 4658241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 4668241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 467cd2ff98bShappy-lx out.sched_idx := src.schedIndex 468e25e4d90SXuan Hu out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 469e25e4d90SXuan Hu out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 470e20747afSXuan Hu out.vecActive := true.B // true for scala load 471cd2ff98bShappy-lx out 47214a67055Ssfencevma } 47314a67055Ssfencevma 474cd2ff98bShappy-lx def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 475cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 476cd2ff98bShappy-lx out.vaddr := src.getVaddr() 477cd2ff98bShappy-lx out.mask := 0.U 478cd2ff98bShappy-lx out.uop := DontCare 479cd2ff98bShappy-lx out.try_l2l := false.B 480cd2ff98bShappy-lx out.has_rob_entry := false.B 481cd2ff98bShappy-lx out.rsIdx := 0.U 48263101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 483cd2ff98bShappy-lx out.mshrid := 0.U 484cd2ff98bShappy-lx out.isFirstIssue := false.B 485cd2ff98bShappy-lx out.fast_rep := false.B 486cd2ff98bShappy-lx out.ld_rep := false.B 487cd2ff98bShappy-lx out.l2l_fwd := false.B 488cd2ff98bShappy-lx out.prf := true.B 489cd2ff98bShappy-lx out.prf_rd := !src.is_store 490cd2ff98bShappy-lx out.prf_wr := src.is_store 491cd2ff98bShappy-lx out.sched_idx := 0.U 492b436d3b6Speixiaokun out.hlv := false.B 493b436d3b6Speixiaokun out.hlvx := false.B 494e20747afSXuan Hu out.vecActive := true.B // true for scala load 495cd2ff98bShappy-lx out 49614a67055Ssfencevma } 49714a67055Ssfencevma 4988241cb85SXuan Hu def fromIntIssueSource(src: MemExuInput): FlowSource = { 499cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 5008241cb85SXuan Hu out.vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 5018241cb85SXuan Hu out.mask := genVWmask(out.vaddr, src.uop.fuOpType(1,0)) 502cd2ff98bShappy-lx out.uop := src.uop 503cd2ff98bShappy-lx out.try_l2l := false.B 504cd2ff98bShappy-lx out.has_rob_entry := true.B 50571489510SXuan Hu out.rsIdx := src.iqIdx 50663101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 507cd2ff98bShappy-lx out.mshrid := 0.U 508cd2ff98bShappy-lx out.isFirstIssue := true.B 509cd2ff98bShappy-lx out.fast_rep := false.B 510cd2ff98bShappy-lx out.ld_rep := false.B 511cd2ff98bShappy-lx out.l2l_fwd := false.B 5128241cb85SXuan Hu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 5138241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 5148241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 515cd2ff98bShappy-lx out.sched_idx := 0.U 516e25e4d90SXuan Hu out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 517e25e4d90SXuan Hu out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 518e20747afSXuan Hu out.vecActive := true.B // true for scala load 519cd2ff98bShappy-lx out 52014a67055Ssfencevma } 52114a67055Ssfencevma 5228241cb85SXuan Hu def fromVecIssueSource(src: VecLoadPipeBundle): FlowSource = { 523cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 5248241cb85SXuan Hu out.vaddr := src.vaddr 5258241cb85SXuan Hu out.mask := src.mask 5268241cb85SXuan Hu out.uop := src.uop 527cd2ff98bShappy-lx out.try_l2l := false.B 5288241cb85SXuan Hu out.has_rob_entry := true.B 52920a5248fSzhanglinjuan // TODO: VLSU, implement vector feedback 530cd2ff98bShappy-lx out.rsIdx := 0.U 53120a5248fSzhanglinjuan // TODO: VLSU, implement replay carry 53263101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 533cd2ff98bShappy-lx out.mshrid := 0.U 53420a5248fSzhanglinjuan // TODO: VLSU, implement first issue 5358241cb85SXuan Hu out.isFirstIssue := src.isFirstIssue 536cd2ff98bShappy-lx out.fast_rep := false.B 537cd2ff98bShappy-lx out.ld_rep := false.B 538cd2ff98bShappy-lx out.l2l_fwd := false.B 539cd2ff98bShappy-lx out.prf := false.B 540cd2ff98bShappy-lx out.prf_rd := false.B 541cd2ff98bShappy-lx out.prf_wr := false.B 542cd2ff98bShappy-lx out.sched_idx := 0.U 543b436d3b6Speixiaokun out.hlv := false.B 544b436d3b6Speixiaokun out.hlvx := false.B 54520a5248fSzhanglinjuan // Vector load interface 5468241cb85SXuan Hu out.isvec := true.B 54720a5248fSzhanglinjuan // vector loads only access a single element at a time, so 128-bit path is not used for now 5488241cb85SXuan Hu out.is128bit := false.B 5498241cb85SXuan Hu out.uop_unit_stride_fof := src.uop_unit_stride_fof 5508241cb85SXuan Hu // out.rob_idx_valid := src.rob_idx_valid 5518241cb85SXuan Hu // out.inner_idx := src.inner_idx 5528241cb85SXuan Hu // out.rob_idx := src.rob_idx 5538241cb85SXuan Hu out.reg_offset := src.reg_offset 5548241cb85SXuan Hu // out.offset := src.offset 555e20747afSXuan Hu out.vecActive := src.vecActive 5568241cb85SXuan Hu out.is_first_ele := src.is_first_ele 5578241cb85SXuan Hu out.flowPtr := src.flowPtr 55871489510SXuan Hu out 55914a67055Ssfencevma } 56014a67055Ssfencevma 561cd2ff98bShappy-lx def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 562cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 563cd2ff98bShappy-lx out.vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 564cd2ff98bShappy-lx out.mask := genVWmask(0.U, LSUOpType.ld) 56514a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 56614a67055Ssfencevma // Assume the pointer chasing is always ld. 5678241cb85SXuan Hu out.uop.fuOpType := LSUOpType.ld 568cd2ff98bShappy-lx out.try_l2l := true.B 569596af5d2SHaojin Tang // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 57014a67055Ssfencevma // because these signals will be updated in S1 571cd2ff98bShappy-lx out.has_rob_entry := false.B 572cd2ff98bShappy-lx out.rsIdx := 0.U 573cd2ff98bShappy-lx out.mshrid := 0.U 57463101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 575cd2ff98bShappy-lx out.isFirstIssue := true.B 576cd2ff98bShappy-lx out.fast_rep := false.B 577cd2ff98bShappy-lx out.ld_rep := false.B 578cd2ff98bShappy-lx out.l2l_fwd := true.B 579cd2ff98bShappy-lx out.prf := false.B 580cd2ff98bShappy-lx out.prf_rd := false.B 581cd2ff98bShappy-lx out.prf_wr := false.B 582cd2ff98bShappy-lx out.sched_idx := 0.U 583e25e4d90SXuan Hu out.hlv := LSUOpType.isHlv(out.uop.fuOpType) 584e25e4d90SXuan Hu out.hlvx := LSUOpType.isHlvx(out.uop.fuOpType) 585e20747afSXuan Hu out.vecActive := true.B // true for scala load 586cd2ff98bShappy-lx out 58714a67055Ssfencevma } 58814a67055Ssfencevma 58914a67055Ssfencevma // set default 590cd2ff98bShappy-lx val s0_src_selector = Seq( 591cd2ff98bShappy-lx s0_super_ld_rep_select, 592cd2ff98bShappy-lx s0_ld_fast_rep_select, 59363101478SHaojin Tang s0_ld_mmio_select, 594cd2ff98bShappy-lx s0_ld_rep_select, 595cd2ff98bShappy-lx s0_hw_prf_select, 596cd2ff98bShappy-lx s0_int_iss_select, 597cd2ff98bShappy-lx s0_vec_iss_select, 598cd2ff98bShappy-lx (if (EnableLoadToLoadForward) s0_l2l_fwd_select else true.B) 599cd2ff98bShappy-lx ) 600cd2ff98bShappy-lx val s0_src_format = Seq( 601cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 602cd2ff98bShappy-lx fromFastReplaySource(io.fast_rep_in.bits), 60363101478SHaojin Tang fromMmioSource(io.lsq.uncache.bits), 604cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 605cd2ff98bShappy-lx fromPrefetchSource(io.prefetch_req.bits), 606cd2ff98bShappy-lx fromIntIssueSource(io.ldin.bits), 6078241cb85SXuan Hu fromVecIssueSource(io.vecldin.bits), 608cd2ff98bShappy-lx (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()) 609cd2ff98bShappy-lx ) 610cd2ff98bShappy-lx s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 61114a67055Ssfencevma 61214a67055Ssfencevma // address align check 61371489510SXuan Hu val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, io.vecldin.bits.alignedType, s0_sel_src.uop.fuOpType(1, 0)), List( 61414a67055Ssfencevma "b00".U -> true.B, //b 615cd2ff98bShappy-lx "b01".U -> (s0_sel_src.vaddr(0) === 0.U), //h 616cd2ff98bShappy-lx "b10".U -> (s0_sel_src.vaddr(1, 0) === 0.U), //w 617cd2ff98bShappy-lx "b11".U -> (s0_sel_src.vaddr(2, 0) === 0.U) //d 61814a67055Ssfencevma )) 61914a67055Ssfencevma 62014a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 62114a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 62214a67055Ssfencevma s0_out := DontCare 623cd2ff98bShappy-lx s0_out.rsIdx := s0_sel_src.rsIdx 624cd2ff98bShappy-lx s0_out.vaddr := s0_sel_src.vaddr 625cd2ff98bShappy-lx s0_out.mask := s0_sel_src.mask 626cd2ff98bShappy-lx s0_out.uop := s0_sel_src.uop 627cd2ff98bShappy-lx s0_out.isFirstIssue := s0_sel_src.isFirstIssue 628cd2ff98bShappy-lx s0_out.hasROBEntry := s0_sel_src.has_rob_entry 629cd2ff98bShappy-lx s0_out.isPrefetch := s0_sel_src.prf 630cd2ff98bShappy-lx s0_out.isHWPrefetch := s0_hw_prf_select 631cd2ff98bShappy-lx s0_out.isFastReplay := s0_sel_src.fast_rep 632cd2ff98bShappy-lx s0_out.isLoadReplay := s0_sel_src.ld_rep 633cd2ff98bShappy-lx s0_out.isFastPath := s0_sel_src.l2l_fwd 634cd2ff98bShappy-lx s0_out.mshrid := s0_sel_src.mshrid 63571489510SXuan Hu s0_out.isvec := s0_sel_src.isvec 63671489510SXuan Hu s0_out.is128bit := s0_sel_src.is128bit 63771489510SXuan Hu s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 63820a5248fSzhanglinjuan // s0_out.rob_idx_valid := s0_rob_idx_valid 63920a5248fSzhanglinjuan // s0_out.inner_idx := s0_inner_idx 64020a5248fSzhanglinjuan // s0_out.rob_idx := s0_rob_idx 64171489510SXuan Hu s0_out.reg_offset := s0_sel_src.reg_offset 64220a5248fSzhanglinjuan // s0_out.offset := s0_offset 643e20747afSXuan Hu s0_out.vecActive := s0_sel_src.vecActive 64471489510SXuan Hu s0_out.is_first_ele := s0_sel_src.is_first_ele 64571489510SXuan Hu s0_out.flowPtr := s0_sel_src.flowPtr 646e20747afSXuan Hu s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_sel_src.vecActive 64776e71c02Shappy-lx s0_out.forward_tlDchannel := s0_super_ld_rep_select 648cd2ff98bShappy-lx when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 64914a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 65014a67055Ssfencevma }.otherwise{ 651cd2ff98bShappy-lx s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 65214a67055Ssfencevma } 653cd2ff98bShappy-lx s0_out.schedIndex := s0_sel_src.sched_idx 65414a67055Ssfencevma 65514a67055Ssfencevma // load fast replay 65614a67055Ssfencevma io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 65714a67055Ssfencevma 65863101478SHaojin Tang // mmio 65963101478SHaojin Tang io.lsq.uncache.ready := s0_mmio_fire 66063101478SHaojin Tang 66114a67055Ssfencevma // load flow source ready 66276e71c02Shappy-lx // cache missed load has highest priority 66376e71c02Shappy-lx // always accept cache missed load flow from load replay queue 66476e71c02Shappy-lx io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 66514a67055Ssfencevma 66614a67055Ssfencevma // accept load flow from rs when: 66714a67055Ssfencevma // 1) there is no lsq-replayed load 66876e71c02Shappy-lx // 2) there is no fast replayed load 66976e71c02Shappy-lx // 3) there is no high confidence prefetch request 67020a5248fSzhanglinjuan io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready 67120a5248fSzhanglinjuan io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready 67214a67055Ssfencevma 67314a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 67414a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 67514a67055Ssfencevma 67614a67055Ssfencevma // dcache replacement extra info 67714a67055Ssfencevma // TODO: should prefetch load update replacement? 678e50f3145Ssfencevma io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 67914a67055Ssfencevma 680596af5d2SHaojin Tang // load wakeup 68163101478SHaojin Tang io.wakeup.valid := s0_fire && (s0_super_ld_rep_select || s0_ld_fast_rep_select || s0_ld_rep_select || s0_int_iss_select) || s0_mmio_fire 682596af5d2SHaojin Tang io.wakeup.bits := s0_out.uop 683596af5d2SHaojin Tang 68414a67055Ssfencevma XSDebug(io.dcache.req.fire, 6858241cb85SXuan Hu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_sel_src.vaddr)}\n" 68614a67055Ssfencevma ) 68714a67055Ssfencevma XSDebug(s0_valid, 688870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 68914a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 69014a67055Ssfencevma 69114a67055Ssfencevma // Pipeline 69214a67055Ssfencevma // -------------------------------------------------------------------------------- 69314a67055Ssfencevma // stage 1 69414a67055Ssfencevma // -------------------------------------------------------------------------------- 69514a67055Ssfencevma // TLB resp (send paddr to dcache) 69614a67055Ssfencevma val s1_valid = RegInit(false.B) 69714a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 69814a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 69914a67055Ssfencevma val s1_kill = Wire(Bool()) 70014a67055Ssfencevma val s1_can_go = s2_ready 70114a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 702e20747afSXuan Hu val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 70320a5248fSzhanglinjuan val s1_vec_alignedType = RegEnable(io.vecldin.bits.alignedType, s0_fire) 70414a67055Ssfencevma 70514a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 70614a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 70714a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 70814a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 70914a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 71014a67055Ssfencevma 711cd2ff98bShappy-lx val s1_fast_rep_dly_kill = RegNext(io.fast_rep_in.bits.lateKill) && s1_in.isFastReplay 712cd2ff98bShappy-lx val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError) && s1_in.isFastReplay 713cd2ff98bShappy-lx val s1_l2l_fwd_dly_err = RegNext(io.l2l_fwd_in.dly_ld_err) && s1_in.isFastPath 714cd2ff98bShappy-lx val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 71514a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 71614a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 71714a67055Ssfencevma val s1_vaddr = Wire(UInt()) 71814a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 719cca17e78Speixiaokun val s1_gpaddr_dup_lsu = Wire(UInt()) 72014a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 721870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 72214a67055Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 72314a67055Ssfencevma val s1_prf = s1_in.isPrefetch 72414a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 72514a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 72614a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 72714a67055Ssfencevma 72814a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 72914a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 73014a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 73114a67055Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 73214a67055Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 733eb4bf3f2Speixiaokun s1_gpaddr_dup_lsu := io.tlb.resp.bits.gpaddr(0) 73414a67055Ssfencevma 73514a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 73614a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 73714a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 73814a67055Ssfencevma } 73914a67055Ssfencevma 740cd2ff98bShappy-lx io.tlb.req_kill := s1_kill || s1_dly_err 74114a67055Ssfencevma io.tlb.resp.ready := true.B 74214a67055Ssfencevma 74314a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 74414a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 745cd2ff98bShappy-lx io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 74614a67055Ssfencevma 74714a67055Ssfencevma // store to load forwarding 748cd2ff98bShappy-lx io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 74914a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 75014a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 751d0de7e4aSpeixiaokun io.sbuffer.gpaddr:= s1_gpaddr_dup_lsu 75214a67055Ssfencevma io.sbuffer.uop := s1_in.uop 75314a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 75414a67055Ssfencevma io.sbuffer.mask := s1_in.mask 755870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 75614a67055Ssfencevma 75720a5248fSzhanglinjuan io.vec_forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 75820a5248fSzhanglinjuan io.vec_forward.vaddr := s1_vaddr 75920a5248fSzhanglinjuan io.vec_forward.paddr := s1_paddr_dup_lsu 760e25e4d90SXuan Hu io.vec_forward.gpaddr:= s1_gpaddr_dup_lsu 76120a5248fSzhanglinjuan io.vec_forward.uop := s1_in.uop 76220a5248fSzhanglinjuan io.vec_forward.sqIdx := s1_in.uop.sqIdx 76320a5248fSzhanglinjuan io.vec_forward.mask := s1_in.mask 76420a5248fSzhanglinjuan io.vec_forward.pc := s1_in.uop.pc // FIXME: remove it 76520a5248fSzhanglinjuan 766cd2ff98bShappy-lx io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 76714a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 76814a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 769b436d3b6Speixiaokun io.lsq.forward.gpaddr := s1_gpaddr_dup_lsu 77014a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 77114a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 772e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 77314a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 774870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 77514a67055Ssfencevma 77614a67055Ssfencevma // st-ld violation query 77720a5248fSzhanglinjuan // val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).map(w => {Mux(s1_isvec && s1_in.is128bit, 77820a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 77920a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))})) 78014a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 78114a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 78214a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 78314a67055Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 78414a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 78514a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 78614a67055Ssfencevma 78714a67055Ssfencevma s1_out := s1_in 78814a67055Ssfencevma s1_out.vaddr := s1_vaddr 78914a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 7908ecb4a7dSpeixiaokun s1_out.gpaddr := s1_gpaddr_dup_lsu 79114a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 79214a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 79314a67055Ssfencevma s1_out.rsIdx := s1_in.rsIdx 79414a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 79514a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 796cd2ff98bShappy-lx s1_out.delayedLoadError := s1_dly_err 79714a67055Ssfencevma 798cd2ff98bShappy-lx when (!s1_dly_err) { 79914a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 80014a67055Ssfencevma // af & pf exception were modified 801e20747afSXuan Hu s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss 802e25e4d90SXuan Hu s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss 803e20747afSXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss 80414a67055Ssfencevma } .otherwise { 80571489510SXuan Hu s1_out.uop.exceptionVec(loadPageFault) := false.B 806e25e4d90SXuan Hu s1_out.uop.exceptionVec(loadGuestPageFault) := false.B 80771489510SXuan Hu s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 808e20747afSXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 80914a67055Ssfencevma } 81014a67055Ssfencevma 81114a67055Ssfencevma // pointer chasing 81214a67055Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 81314a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 81414a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 81514a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 81614a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 81714a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 818cd2ff98bShappy-lx val s1_fast_mismatch = WireInit(false.B) 81914a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 82014a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 82114a67055Ssfencevma 822cd2ff98bShappy-lx s1_kill := s1_fast_rep_dly_kill || 823e50f3145Ssfencevma s1_cancel_ptr_chasing || 824e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 825cd2ff98bShappy-lx (s1_in.uop.robIdx.needFlush(RegNext(io.redirect)) && !RegNext(s0_try_ptr_chasing)) || 82621968057Sweidingliu RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.vecldin.valid) 827e50f3145Ssfencevma 828c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 829c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 830c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 831c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 832cd2ff98bShappy-lx s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 833cd2ff98bShappy-lx RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 834cd2ff98bShappy-lx // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 835cd2ff98bShappy-lx s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 8368241cb85SXuan Hu s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 837c163075eSsfencevma // Case 2: this load-load uop is cancelled 83814a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 839cd2ff98bShappy-lx // Case 3: fast mismatch 840cd2ff98bShappy-lx s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 84114a67055Ssfencevma 84214a67055Ssfencevma when (s1_try_ptr_chasing) { 843cd2ff98bShappy-lx s1_cancel_ptr_chasing := s1_addr_mismatch || 844cd2ff98bShappy-lx s1_addr_misaligned || 845cd2ff98bShappy-lx s1_fu_op_type_not_ld || 846cd2ff98bShappy-lx s1_ptr_chasing_canceled || 847cd2ff98bShappy-lx s1_fast_mismatch 84814a67055Ssfencevma 84914a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 850870f462dSXuan Hu s1_in.rsIdx := io.ldin.bits.iqIdx 851870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 852c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 853e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 854e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 85514a67055Ssfencevma 8568744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 85714a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 85814a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 859c3b763d0SYinan Xu } 860e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 86114a67055Ssfencevma s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 86214a67055Ssfencevma when (s1_try_ptr_chasing) { 86314a67055Ssfencevma io.ldin.ready := true.B 86414a67055Ssfencevma } 865c3b763d0SYinan Xu } 866c3b763d0SYinan Xu } 867c3b763d0SYinan Xu 86814a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 86914a67055Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 87014a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 87114a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 87214a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 87314a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 87414a67055Ssfencevma if (EnableLoadToLoadForward) { 87514a67055Ssfencevma when (s1_try_ptr_chasing) { 87614a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 877c3b763d0SYinan Xu } 87814a67055Ssfencevma } 879024ee227SWilliam Wang 88014a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 88114a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 88214a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 8830a47e4a1SWilliam Wang 88414a67055Ssfencevma XSDebug(s1_valid, 885870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 88614a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 887683c1411Shappy-lx 88814a67055Ssfencevma // Pipeline 88914a67055Ssfencevma // -------------------------------------------------------------------------------- 89014a67055Ssfencevma // stage 2 89114a67055Ssfencevma // -------------------------------------------------------------------------------- 89214a67055Ssfencevma // s2: DCache resp 89314a67055Ssfencevma val s2_valid = RegInit(false.B) 894f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 895f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 89614a67055Ssfencevma val s2_kill = Wire(Bool()) 89714a67055Ssfencevma val s2_can_go = s3_ready 89814a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 899e20747afSXuan Hu val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 90020a5248fSzhanglinjuan val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 90120a5248fSzhanglinjuan val s2_vec_alignedType = RegEnable(s1_vec_alignedType, s1_fire) 902e4f69d78Ssfencevma 90314a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 90414a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 90514a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 90614a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 90714a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 90814a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 90914a67055Ssfencevma 91014a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 911f9ac118cSHaoyuan Feng 91214a67055Ssfencevma val s2_prf = s2_in.isPrefetch 91314a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 91414a67055Ssfencevma 91514a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 91614a67055Ssfencevma // if such exception happen, that inst and its exception info 91714a67055Ssfencevma // will be force writebacked to rob 91871489510SXuan Hu val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 919cd2ff98bShappy-lx when (!s2_in.delayedLoadError) { 92071489510SXuan Hu s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld || 921e20747afSXuan Hu (io.dcache.resp.bits.tag_error && RegNext(io.csrCtrl.cache_error_enable))) && s2_vecActive 92214a67055Ssfencevma } 923cd2ff98bShappy-lx 924cd2ff98bShappy-lx // soft prefetch will not trigger any exception (but ecc error interrupt may 925cd2ff98bShappy-lx // be triggered) 926cd2ff98bShappy-lx when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) { 927cd2ff98bShappy-lx s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 92814a67055Ssfencevma } 929e20747afSXuan Hu val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_vecActive 93014a67055Ssfencevma 93114a67055Ssfencevma val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 93214a67055Ssfencevma val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 93314a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 93414a67055Ssfencevma 93514a67055Ssfencevma // writeback access fault caused by ecc error / bus error 93614a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 93714a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 93814a67055Ssfencevma val s2_actually_mmio = s2_pmp.mmio 939e50f3145Ssfencevma val s2_mmio = !s2_prf && 940e50f3145Ssfencevma s2_actually_mmio && 941e50f3145Ssfencevma !s2_exception && 942e50f3145Ssfencevma !s2_in.tlbMiss 943e50f3145Ssfencevma 94414a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 9454b0d80d8SXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && 946e50f3145Ssfencevma io.lsq.forward.addrInvalid 94714a67055Ssfencevma 948e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 94920a5248fSzhanglinjuan val s2_fwd_fail = io.lsq.forward.dataInvalid || io.vec_forward.dataInvalid 950e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 951e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 952e50f3145Ssfencevma !s2_full_fwd 95314a67055Ssfencevma 954e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 955e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 956e50f3145Ssfencevma !s2_full_fwd 957e50f3145Ssfencevma 958e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 959e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 960e50f3145Ssfencevma !s2_full_fwd 961e50f3145Ssfencevma 962e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 963e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 964e50f3145Ssfencevma !s2_full_fwd 965e50f3145Ssfencevma 966e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 967e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 968e50f3145Ssfencevma 969e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 970e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 97114a67055Ssfencevma // st-ld violation query 97214a67055Ssfencevma // NeedFastRecovery Valid when 97314a67055Ssfencevma // 1. Fast recovery query request Valid. 97414a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 97514a67055Ssfencevma // 3. Physical address match. 97614a67055Ssfencevma // 4. Data contains. 97714a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 97814a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 97914a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 980cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 98114a67055Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 98214a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 983e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 984e50f3145Ssfencevma 985e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 986e50f3145Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 987e50f3145Ssfencevma io.dcache.resp.bits.tag_error 988e50f3145Ssfencevma 989e50f3145Ssfencevma val s2_troublem = !s2_exception && 990e50f3145Ssfencevma !s2_mmio && 991e50f3145Ssfencevma !s2_prf && 992cd2ff98bShappy-lx !s2_in.delayedLoadError 993e50f3145Ssfencevma 994e50f3145Ssfencevma io.dcache.resp.ready := true.B 995cd2ff98bShappy-lx val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf) 996e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 99714a67055Ssfencevma 99814a67055Ssfencevma // fast replay require 999e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1000e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 1001e50f3145Ssfencevma !s2_dcache_miss && 1002e50f3145Ssfencevma !s2_bank_conflict && 1003e50f3145Ssfencevma !s2_wpu_pred_fail && 1004e50f3145Ssfencevma !s2_rar_nack && 1005e50f3145Ssfencevma !s2_raw_nack && 1006e50f3145Ssfencevma s2_nuke 100714a67055Ssfencevma 1008e50f3145Ssfencevma val s2_fast_rep = !s2_mem_amb && 1009e50f3145Ssfencevma !s2_tlb_miss && 1010e50f3145Ssfencevma !s2_fwd_fail && 1011ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 101214a67055Ssfencevma s2_troublem 101314a67055Ssfencevma 1014e50f3145Ssfencevma // need allocate new entry 1015e50f3145Ssfencevma val s2_can_query = !s2_mem_amb && 1016e50f3145Ssfencevma !s2_tlb_miss && 1017e50f3145Ssfencevma !s2_fwd_fail && 1018e50f3145Ssfencevma s2_troublem 1019e50f3145Ssfencevma 1020e50f3145Ssfencevma val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 102114a67055Ssfencevma 102214a67055Ssfencevma // ld-ld violation require 102314a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 102414a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 102514a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 102614a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1027e50f3145Ssfencevma io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 102814a67055Ssfencevma 102914a67055Ssfencevma // st-ld violation require 103014a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 103114a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 103214a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 103314a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1034e50f3145Ssfencevma io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 103514a67055Ssfencevma 103614a67055Ssfencevma // merge forward result 103714a67055Ssfencevma // lsq has higher priority than sbuffer 1038cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1039cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 104020a5248fSzhanglinjuan s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid && !io.vec_forward.dataInvalid 104114a67055Ssfencevma // generate XLEN/8 Muxs 1042cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 104320a5248fSzhanglinjuan s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.vec_forward.forwardMask(i) 104420a5248fSzhanglinjuan s2_fwd_data(i) := Mux( 104520a5248fSzhanglinjuan io.lsq.forward.forwardMask(i), 104620a5248fSzhanglinjuan io.lsq.forward.forwardData(i), 104720a5248fSzhanglinjuan Mux( 104820a5248fSzhanglinjuan io.vec_forward.forwardMask(i), 104920a5248fSzhanglinjuan io.vec_forward.forwardData(i), 105020a5248fSzhanglinjuan io.sbuffer.forwardData(i) 105120a5248fSzhanglinjuan ) 105220a5248fSzhanglinjuan ) 105314a67055Ssfencevma } 105414a67055Ssfencevma 105514a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1056870f462dSXuan Hu s2_in.uop.pc, 105714a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 105814a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 105914a67055Ssfencevma ) 106014a67055Ssfencevma 106114a67055Ssfencevma // 106214a67055Ssfencevma s2_out := s2_in 106314a67055Ssfencevma s2_out.data := 0.U // data will be generated in load s3 1064870f462dSXuan Hu s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 106514a67055Ssfencevma s2_out.mmio := s2_mmio 10664b0d80d8SXuan Hu s2_out.uop.flushPipe := false.B 1067870f462dSXuan Hu s2_out.uop.exceptionVec := s2_exception_vec 106814a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 106914a67055Ssfencevma s2_out.forwardData := s2_fwd_data 107014a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 1071e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 107214a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 107314a67055Ssfencevma 107414a67055Ssfencevma // Generate replay signal caused by: 107514a67055Ssfencevma // * st-ld violation check 107614a67055Ssfencevma // * tlb miss 107714a67055Ssfencevma // * dcache replay 107814a67055Ssfencevma // * forward data invalid 107914a67055Ssfencevma // * dcache miss 108014a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1081e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1082e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1083e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1084e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 108514a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1086e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 108714a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 108814a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1089e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 109014a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 109120a5248fSzhanglinjuan s2_out.rep_info.data_inv_sq_idx := Mux(io.vec_forward.dataInvalid, s2_out.uop.sqIdx, io.lsq.forward.dataInvalidSqIdx) 109220a5248fSzhanglinjuan s2_out.rep_info.addr_inv_sq_idx := Mux(io.vec_forward.addrInvalid, s2_out.uop.sqIdx, io.lsq.forward.addrInvalidSqIdx) 109314a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 109414a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 109514a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 109614a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 1097185e6164SHaoyuan Feng s2_out.rep_info.tlb_id := io.tlb_hint.id 1098185e6164SHaoyuan Feng s2_out.rep_info.tlb_full := io.tlb_hint.full 109914a67055Ssfencevma 110014a67055Ssfencevma // if forward fail, replay this inst from fetch 1101e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 110214a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 110314a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 110414a67055Ssfencevma 110514a67055Ssfencevma // to be removed 1106cd2ff98bShappy-lx io.feedback_fast.valid := false.B 110714a67055Ssfencevma io.feedback_fast.bits.hit := false.B 110814a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 11097f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 111014a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 111114a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 111214a67055Ssfencevma 111363101478SHaojin Tang io.ldCancel.ld1Cancel := false.B 11142326221cSXuan Hu 111514a67055Ssfencevma // fast wakeup 111614a67055Ssfencevma io.fast_uop.valid := RegNext( 111714a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 111814a67055Ssfencevma s1_valid && 111914a67055Ssfencevma !s1_kill && 1120f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 112114a67055Ssfencevma !io.lsq.forward.dataInvalidFast 112220a5248fSzhanglinjuan ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) && !s2_isvec 112314a67055Ssfencevma io.fast_uop.bits := RegNext(s1_out.uop) 112414a67055Ssfencevma 112514a67055Ssfencevma // 1126495ea2f0Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 11270d32f713Shappy-lx 1128cd2ff98bShappy-lx // RegNext prefetch train for better timing 1129cd2ff98bShappy-lx // ** Now, prefetch train is valid at load s3 ** 1130cd2ff98bShappy-lx io.prefetch_train.valid := RegNext(s2_valid && !s2_actually_mmio && !s2_in.tlbMiss) 1131cd2ff98bShappy-lx io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true) 1132cd2ff98bShappy-lx io.prefetch_train.bits.miss := RegNext(io.dcache.resp.bits.miss) // TODO: use trace with bank conflict? 1133cd2ff98bShappy-lx io.prefetch_train.bits.meta_prefetch := RegNext(io.dcache.resp.bits.meta_prefetch) 1134cd2ff98bShappy-lx io.prefetch_train.bits.meta_access := RegNext(io.dcache.resp.bits.meta_access) 11350d32f713Shappy-lx 1136cd2ff98bShappy-lx io.prefetch_train_l1.valid := RegNext(s2_valid && !s2_actually_mmio) 1137cd2ff98bShappy-lx io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true) 1138cd2ff98bShappy-lx io.prefetch_train_l1.bits.miss := RegNext(io.dcache.resp.bits.miss) 1139cd2ff98bShappy-lx io.prefetch_train_l1.bits.meta_prefetch := RegNext(io.dcache.resp.bits.meta_prefetch) 1140cd2ff98bShappy-lx io.prefetch_train_l1.bits.meta_access := RegNext(io.dcache.resp.bits.meta_access) 114104665835SMaxpicca-Li if (env.FPGAPlatform){ 114204665835SMaxpicca-Li io.dcache.s0_pc := DontCare 114304665835SMaxpicca-Li io.dcache.s1_pc := DontCare 1144977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 114504665835SMaxpicca-Li }else{ 1146870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 1147870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 1148870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 114904665835SMaxpicca-Li } 1150f6f10bebSsfencevma io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1151e4f69d78Ssfencevma 1152e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 115314a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 115414a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 115514a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1156e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 115714a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1158024ee227SWilliam Wang 115914a67055Ssfencevma // Pipeline 116014a67055Ssfencevma // -------------------------------------------------------------------------------- 116114a67055Ssfencevma // stage 3 116214a67055Ssfencevma // -------------------------------------------------------------------------------- 116314a67055Ssfencevma // writeback and update load queue 1164f6490124Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 116514a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 1166870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 1167495ea2f0Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 116814a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 116914a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 1170e50f3145Ssfencevma val s3_troublem = RegNext(s2_troublem) 117114a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 117220a5248fSzhanglinjuan val s3_vecout = Wire(new OnlyVecExuOutput) 1173e20747afSXuan Hu val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 117420a5248fSzhanglinjuan val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 117520a5248fSzhanglinjuan val s3_vec_alignedType = RegEnable(s2_vec_alignedType, s2_fire) 117663101478SHaojin Tang val s3_mmio = Wire(chiselTypeOf(io.lsq.uncache)) 117714a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 117863101478SHaojin Tang s3_mmio.valid := RegNextN(io.lsq.uncache.valid, 3, Some(false.B)) 117963101478SHaojin Tang s3_mmio.ready := RegNextN(io.lsq.uncache.ready, 3, Some(false.B)) 118063101478SHaojin Tang s3_mmio.bits := RegNextN(io.lsq.uncache.bits, 3) 1181a760aeb0Shappy-lx 1182e50f3145Ssfencevma // forwrad last beat 1183e50f3145Ssfencevma val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1184495ea2f0Ssfencevma val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1185a57c4f84Ssfencevma val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR) 11868241cb85SXuan Hu val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || !io.dcache.req.ready && !s3_isvec 1187e50f3145Ssfencevma 118895767918Szhanglinjuan // s3 load fast replay 118995767918Szhanglinjuan io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) && !s3_isvec 119095767918Szhanglinjuan io.fast_rep_out.bits := s3_in 119195767918Szhanglinjuan 119295767918Szhanglinjuan io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked 119395767918Szhanglinjuan // TODO: check this --by hx 119495767918Szhanglinjuan // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 119514a67055Ssfencevma io.lsq.ldin.bits := s3_in 1196e50f3145Ssfencevma io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1197594c5198Ssfencevma 1198e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 119914a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 120014a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 12010d32f713Shappy-lx io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1202a760aeb0Shappy-lx 120314a67055Ssfencevma val s3_dly_ld_err = 1204e4f69d78Ssfencevma if (EnableAccurateLoadError) { 1205cd2ff98bShappy-lx io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable) && s3_troublem 1206e4f69d78Ssfencevma } else { 1207e4f69d78Ssfencevma WireInit(false.B) 1208e4f69d78Ssfencevma } 120914a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1210e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1211cd2ff98bShappy-lx io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1212e4f69d78Ssfencevma 1213e50f3145Ssfencevma val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 12143b1a683bSsfencevma val s3_rep_frm_fetch = s3_vp_match_fail 121514a67055Ssfencevma val s3_ldld_rep_inst = 121614a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 121714a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1218e4f69d78Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 12193b1a683bSsfencevma val s3_flushPipe = s3_ldld_rep_inst 122067cddb05SWilliam Wang 1221e50f3145Ssfencevma val s3_rep_info = WireInit(s3_in.rep_info) 1222cd2ff98bShappy-lx s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid 122314a67055Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1224e4f69d78Ssfencevma 1225e20747afSXuan Hu val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1226b494b97bSsfencevma when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) { 122714a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1228e4f69d78Ssfencevma } .otherwise { 122914a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1230e4f69d78Ssfencevma } 1231024ee227SWilliam Wang 1232e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1233e50f3145Ssfencevma s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 123414a67055Ssfencevma s3_out.bits.uop := s3_in.uop 1235e20747afSXuan Hu s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive 123671489510SXuan Hu s3_out.bits.uop.flushPipe := false.B 1237c8a344d0Ssfencevma s3_out.bits.uop.replayInst := s3_rep_frm_fetch || s3_flushPipe 123814a67055Ssfencevma s3_out.bits.data := s3_in.data 123914a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 124014a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 124114a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 124214a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 124320a5248fSzhanglinjuan // Vector load 124420a5248fSzhanglinjuan s3_vecout.isvec := s3_isvec 124520a5248fSzhanglinjuan s3_vecout.vecdata := 0.U // Data will be assigned later 124620a5248fSzhanglinjuan s3_vecout.mask := s3_in.mask 124720a5248fSzhanglinjuan // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 124820a5248fSzhanglinjuan // s3_vecout.inner_idx := s3_in.inner_idx 124920a5248fSzhanglinjuan // s3_vecout.rob_idx := s3_in.rob_idx 125020a5248fSzhanglinjuan // s3_vecout.offset := s3_in.offset 125120a5248fSzhanglinjuan s3_vecout.reg_offset := s3_in.reg_offset 1252e20747afSXuan Hu s3_vecout.vecActive := s3_vecActive 125320a5248fSzhanglinjuan s3_vecout.is_first_ele := s3_in.is_first_ele 125420a5248fSzhanglinjuan s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 125520a5248fSzhanglinjuan s3_vecout.flowPtr := s3_in.flowPtr 1256ab42062eSxuzefan s3_vecout.elemIdx := DontCare // elemIdx is already saved in flow queue 1257748999d4Szhanglinjuan s3_vecout.elemIdxInsideVd := DontCare 1258024ee227SWilliam Wang 1259cd2ff98bShappy-lx io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception 12603343d4a5Ssfencevma io.rollback.bits := DontCare 126171489510SXuan Hu io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 12623343d4a5Ssfencevma io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 12638241cb85SXuan Hu io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 12648241cb85SXuan Hu io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 12653b1a683bSsfencevma io.rollback.bits.level := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter) 12668241cb85SXuan Hu io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 12673343d4a5Ssfencevma io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1268e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1269cb9c18dcSWilliam Wang 127014a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1271e4f69d78Ssfencevma 127214a67055Ssfencevma val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 127314a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 127414a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1275e4f69d78Ssfencevma 1276e4f69d78Ssfencevma // feedback slow 1277cd2ff98bShappy-lx s3_fast_rep := RegNext(s2_fast_rep) 1278e50f3145Ssfencevma 1279cd2ff98bShappy-lx val s3_fb_no_waiting = !s3_in.isLoadReplay && 1280cd2ff98bShappy-lx (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1281cd2ff98bShappy-lx !s3_in.feedbacked 1282594c5198Ssfencevma 1283594c5198Ssfencevma // 1284cd2ff98bShappy-lx io.feedback_slow.valid := s3_valid && s3_fb_no_waiting 1285cd2ff98bShappy-lx io.feedback_slow.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 128614a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 12875db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 128814a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 128914a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1290e4f69d78Ssfencevma 129103a027d3SzhanglyGit io.ldCancel.ld2Cancel := s3_valid && ( 1292596af5d2SHaojin Tang io.lsq.ldin.bits.rep_info.need_rep || // exe fail or 1293596af5d2SHaojin Tang s3_in.mmio // is mmio 129435e90f34SXuan Hu ) 129514a67055Ssfencevma 129663101478SHaojin Tang val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits) 1297e4f69d78Ssfencevma 1298cb9c18dcSWilliam Wang // data from load queue refill 129963101478SHaojin Tang val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3) 130014a67055Ssfencevma val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 130114a67055Ssfencevma val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 130214a67055Ssfencevma "b000".U -> s3_merged_data_frm_uncache(63, 0), 130314a67055Ssfencevma "b001".U -> s3_merged_data_frm_uncache(63, 8), 130414a67055Ssfencevma "b010".U -> s3_merged_data_frm_uncache(63, 16), 130514a67055Ssfencevma "b011".U -> s3_merged_data_frm_uncache(63, 24), 130614a67055Ssfencevma "b100".U -> s3_merged_data_frm_uncache(63, 32), 130714a67055Ssfencevma "b101".U -> s3_merged_data_frm_uncache(63, 40), 130814a67055Ssfencevma "b110".U -> s3_merged_data_frm_uncache(63, 48), 130914a67055Ssfencevma "b111".U -> s3_merged_data_frm_uncache(63, 56) 1310cb9c18dcSWilliam Wang )) 131114a67055Ssfencevma val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1312cb9c18dcSWilliam Wang 1313cb9c18dcSWilliam Wang // data from dcache hit 131414a67055Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 131514a67055Ssfencevma s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 131614a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 131714a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 131814a67055Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1319cdbff57cSHaoyuan Feng s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1320495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1321e50f3145Ssfencevma s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1322495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 132314a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1324495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 132514a67055Ssfencevma 132614a67055Ssfencevma val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 132714a67055Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1328cdbff57cSHaoyuan Feng "b0000".U -> s3_merged_data_frm_cache(63, 0), 1329cdbff57cSHaoyuan Feng "b0001".U -> s3_merged_data_frm_cache(63, 8), 1330cdbff57cSHaoyuan Feng "b0010".U -> s3_merged_data_frm_cache(63, 16), 1331cdbff57cSHaoyuan Feng "b0011".U -> s3_merged_data_frm_cache(63, 24), 1332cdbff57cSHaoyuan Feng "b0100".U -> s3_merged_data_frm_cache(63, 32), 1333cdbff57cSHaoyuan Feng "b0101".U -> s3_merged_data_frm_cache(63, 40), 1334cdbff57cSHaoyuan Feng "b0110".U -> s3_merged_data_frm_cache(63, 48), 1335cdbff57cSHaoyuan Feng "b0111".U -> s3_merged_data_frm_cache(63, 56), 1336cdbff57cSHaoyuan Feng "b1000".U -> s3_merged_data_frm_cache(127, 64), 1337cdbff57cSHaoyuan Feng "b1001".U -> s3_merged_data_frm_cache(127, 72), 1338cdbff57cSHaoyuan Feng "b1010".U -> s3_merged_data_frm_cache(127, 80), 1339cdbff57cSHaoyuan Feng "b1011".U -> s3_merged_data_frm_cache(127, 88), 1340cdbff57cSHaoyuan Feng "b1100".U -> s3_merged_data_frm_cache(127, 96), 1341cdbff57cSHaoyuan Feng "b1101".U -> s3_merged_data_frm_cache(127, 104), 1342cdbff57cSHaoyuan Feng "b1110".U -> s3_merged_data_frm_cache(127, 112), 1343cdbff57cSHaoyuan Feng "b1111".U -> s3_merged_data_frm_cache(127, 120) 1344cb9c18dcSWilliam Wang )) 134514a67055Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1346cb9c18dcSWilliam Wang 1347e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 134863101478SHaojin Tang // io.lsq.uncache.ready := !s3_valid 1349*23761fd6SHaoyuan Feng val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 135014a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 1351*23761fd6SHaoyuan Feng io.ldout.bits.data := Mux(s3_valid, Mux(!s3_outexception, s3_ld_data_frm_cache, 0.U), s3_ld_data_frm_uncache) 135263101478SHaojin Tang io.ldout.valid := (s3_out.valid || (s3_mmio.valid && !s3_valid)) && !s3_vecout.isvec 1353c837faaaSWilliam Wang 135495767918Szhanglinjuan // TODO: check this --hx 135595767918Szhanglinjuan // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 135695767918Szhanglinjuan // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 135763101478SHaojin Tang // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 135863101478SHaojin Tang // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 135963101478SHaojin Tang // s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 136095767918Szhanglinjuan 13613b1a683bSsfencevma // s3 load fast replay 136271489510SXuan Hu io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_isvec 13633b1a683bSsfencevma io.fast_rep_out.bits := s3_in 13643b1a683bSsfencevma io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 1365c837faaaSWilliam Wang 136620a5248fSzhanglinjuan // vector output 136720a5248fSzhanglinjuan io.vecldout.bits.vec := s3_vecout 13681960a415Sweiding liu // FIXME 13691960a415Sweiding liu io.vecldout.bits.isPackage := DontCare 13701960a415Sweiding liu io.vecldout.bits.packageNum := DontCare 13711960a415Sweiding liu io.vecldout.bits.originAlignedType := DontCare 13721960a415Sweiding liu io.vecldout.bits.alignedType := DontCare 137320a5248fSzhanglinjuan // TODO: VLSU, uncache data logic 137420a5248fSzhanglinjuan val vecdata = rdataVecHelper(s3_vec_alignedType, s3_picked_data_frm_cache) 137520a5248fSzhanglinjuan io.vecldout.bits.vec.vecdata := vecdata 137620a5248fSzhanglinjuan io.vecldout.bits.data := 0.U 137720a5248fSzhanglinjuan // io.vecldout.bits.fflags := s3_out.bits.fflags 137820a5248fSzhanglinjuan // io.vecldout.bits.redirectValid := s3_out.bits.redirectValid 137920a5248fSzhanglinjuan // io.vecldout.bits.redirect := s3_out.bits.redirect 138020a5248fSzhanglinjuan io.vecldout.bits.debug := s3_out.bits.debug 138120a5248fSzhanglinjuan io.vecldout.bits.uop := s3_out.bits.uop 138295767918Szhanglinjuan io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec || 138395767918Szhanglinjuan io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 138420a5248fSzhanglinjuan 1385e6b84380Szhanglinjuan io.vecReplay.valid := s3_vecout.isvec && s3_valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && 138620a5248fSzhanglinjuan io.lsq.ldin.bits.rep_info.need_rep 138720a5248fSzhanglinjuan io.vecReplay.bits := DontCare 138820a5248fSzhanglinjuan io.vecReplay.bits.uop := s3_in.uop 138920a5248fSzhanglinjuan io.vecReplay.bits.vaddr := s3_in.vaddr 139020a5248fSzhanglinjuan io.vecReplay.bits.paddr := s3_in.paddr 139120a5248fSzhanglinjuan io.vecReplay.bits.mask := s3_in.mask 139220a5248fSzhanglinjuan io.vecReplay.bits.isvec := true.B 139320a5248fSzhanglinjuan io.vecReplay.bits.uop_unit_stride_fof := s3_in.uop_unit_stride_fof 139420a5248fSzhanglinjuan io.vecReplay.bits.reg_offset := s3_in.reg_offset 1395e20747afSXuan Hu io.vecReplay.bits.vecActive := s3_in.vecActive 139620a5248fSzhanglinjuan io.vecReplay.bits.is_first_ele := s3_in.is_first_ele 139720a5248fSzhanglinjuan io.vecReplay.bits.flowPtr := s3_in.flowPtr 1398c837faaaSWilliam Wang 1399a19ae480SWilliam Wang // fast load to load forward 1400cd2ff98bShappy-lx if (EnableLoadToLoadForward) { 1401cd2ff98bShappy-lx io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep 1402cd2ff98bShappy-lx io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) 1403cd2ff98bShappy-lx io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error 1404cd2ff98bShappy-lx s3_ldld_rep_inst || 1405cd2ff98bShappy-lx s3_rep_frm_fetch 1406cd2ff98bShappy-lx } else { 1407cd2ff98bShappy-lx io.l2l_fwd_out.valid := false.B 1408cd2ff98bShappy-lx io.l2l_fwd_out.data := DontCare 1409cd2ff98bShappy-lx io.l2l_fwd_out.dly_ld_err := DontCare 1410cd2ff98bShappy-lx } 1411a19ae480SWilliam Wang 1412b52348aeSWilliam Wang // trigger 141314a67055Ssfencevma val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 1414f7af4c74Schengguanghui val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool())) 141514a67055Ssfencevma val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1416f7af4c74Schengguanghui (0 until TriggerNum).map{i => { 1417e4f69d78Ssfencevma val tdata2 = RegNext(io.trigger(i).tdata2) 1418e4f69d78Ssfencevma val matchType = RegNext(io.trigger(i).matchType) 1419e4f69d78Ssfencevma val tEnable = RegNext(io.trigger(i).tEnable) 14200277f8caSLi Qianruo 142114a67055Ssfencevma hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 142214a67055Ssfencevma io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 1423b978565cSWilliam Wang }} 142414a67055Ssfencevma io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1425b978565cSWilliam Wang 14264d931b73SYanqin Li // s1 14274d931b73SYanqin Li io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 14284d931b73SYanqin Li io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled 14294d931b73SYanqin Li io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue 14304d931b73SYanqin Li // s2 14314d931b73SYanqin Li io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value 14324d931b73SYanqin Li io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict) 14334d931b73SYanqin Li io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue 14344d931b73SYanqin Li io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail 14354d931b73SYanqin Li // s3 14364d931b73SYanqin Li io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value 14374d931b73SYanqin Li io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled 14384d931b73SYanqin Li io.debug_ls.s3_isReplayRS := RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit) 14394d931b73SYanqin Li io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep 14404d931b73SYanqin Li io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay 14414d931b73SYanqin Li io.debug_ls.replayCause := s3_rep_info.cause 14424d931b73SYanqin Li io.debug_ls.replayCnt := 1.U 14438744445eSMaxpicca-Li 144414a67055Ssfencevma // Topdown 144514a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 144614a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 144714a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 144814a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 144914a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 145014a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 14510d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 14520d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 145314a67055Ssfencevma 145414a67055Ssfencevma // perf cnt 14551b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 14561b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1457cd2ff98bShappy-lx XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 14581b027d07Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.replay.fire) 1459cd2ff98bShappy-lx XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 14601b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 146114a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 146214a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1463cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1464cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1465cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1466cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 14671b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 14681b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1469cd2ff98bShappy-lx XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_int_iss_select) 14701b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 14711b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 147214a67055Ssfencevma 14731b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 14741b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 14751b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 14761b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 14771b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 147814a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1479cd2ff98bShappy-lx XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 148014a67055Ssfencevma 14811b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 14821b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 14831b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1484e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1485e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1486257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 14871b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1488e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1489e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1490e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 149114a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 14921b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1493e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1494e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1495e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1496e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1497a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1498a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1499a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 150014a67055Ssfencevma 1501e50f3145Ssfencevma XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 150214a67055Ssfencevma 150314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 150414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 150514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 150614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 150714a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 150814a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 150914a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 151014a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1511d2b20d1aSTang Haojin 15128744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1513b52348aeSWilliam Wang // hardware performance counter 1514cd365d4cSrvcoresjw val perfEvents = Seq( 151514a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 151614a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 151714a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 151814a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 151914a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 152014a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 152114a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1522cd365d4cSrvcoresjw ) 15231ca0e4f3SYinan Xu generatePerfEvent() 1524cd365d4cSrvcoresjw 152514a67055Ssfencevma when(io.ldout.fire){ 1526870f462dSXuan Hu XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1527c5c06e78SWilliam Wang } 152814a67055Ssfencevma // end 1529024ee227SWilliam Wang}