1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 31f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle 32f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt 33f7af4c74Schengguanghui 341279060fSWilliam Wangimport xiangshan.cache._ 3504665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 366ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 37e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 38024ee227SWilliam Wang 39e4f69d78Ssfencevmaclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 40e4f69d78Ssfencevma // mshr refill index 4114a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 42e4f69d78Ssfencevma // get full data from store queue and sbuffer 4314a67055Ssfencevma val full_fwd = Bool() 44e4f69d78Ssfencevma // wait for data from store inst's store queue index 4514a67055Ssfencevma val data_inv_sq_idx = new SqPtr 46e4f69d78Ssfencevma // wait for address from store queue index 4714a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 48e4f69d78Ssfencevma // replay carry 4904665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 50e4f69d78Ssfencevma // data in last beat 5114a67055Ssfencevma val last_beat = Bool() 52e4f69d78Ssfencevma // replay cause 53e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 54e4f69d78Ssfencevma // performance debug information 55e4f69d78Ssfencevma val debug = new PerfDebugInfo 568744445eSMaxpicca-Li 5714a67055Ssfencevma // alias 5814a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 59e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 6014a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 6114a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 62e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 63e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 64e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 6514a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 6614a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 67e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 6814a67055Ssfencevma def need_rep = cause.asUInt.orR 69a760aeb0Shappy-lx} 70a760aeb0Shappy-lx 71a760aeb0Shappy-lx 722225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 7314a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 74870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 7514a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 761b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 7714a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 7814a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 79b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 80024ee227SWilliam Wang} 81024ee227SWilliam Wang 82e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 83e3f759aeSWilliam Wang val valid = Bool() 8414a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 8514a67055Ssfencevma val dly_ld_err = Bool() 86e3f759aeSWilliam Wang} 87e3f759aeSWilliam Wang 88b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 89b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 90b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 9184e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 92b978565cSWilliam Wang val addrHit = Output(Bool()) 93b978565cSWilliam Wang val lastDataHit = Output(Bool()) 94b978565cSWilliam Wang} 95b978565cSWilliam Wang 9609203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 9709203307SWilliam Wang with HasLoadHelper 9809203307SWilliam Wang with HasPerfEvents 9909203307SWilliam Wang with HasDCacheParameters 100e4f69d78Ssfencevma with HasCircularQueuePtrHelper 10120a5248fSzhanglinjuan with HasVLSUParameters 102f7af4c74Schengguanghui with SdtrigExt 10309203307SWilliam Wang{ 104024ee227SWilliam Wang val io = IO(new Bundle() { 10514a67055Ssfencevma // control 106024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 10714a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 10814a67055Ssfencevma 10914a67055Ssfencevma // int issue path 110870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 111870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 11214a67055Ssfencevma 11320a5248fSzhanglinjuan // vec issue path 11420a5248fSzhanglinjuan val vecldin = Flipped(Decoupled(new VecLoadPipeBundle)) 11520a5248fSzhanglinjuan val vecldout = Decoupled(new VecExuOutput) 11620a5248fSzhanglinjuan val vecReplay = Decoupled(new LsPipelineBundle) 11720a5248fSzhanglinjuan 11814a67055Ssfencevma // data path 11914a67055Ssfencevma val tlb = new TlbRequestIO(2) 12014a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1211279060fSWilliam Wang val dcache = new DCacheLoadIO 122024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 12320a5248fSzhanglinjuan val vec_forward = new LoadForwardQueryIO // forward from vec store flow queue 1240bd67ba5SYinan Xu val lsq = new LoadToLsqIO 12514a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 126683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 12709203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 12814a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 12914a67055Ssfencevma 13014a67055Ssfencevma // fast wakeup 13120a5248fSzhanglinjuan // TODO: implement vector fast wakeup 132870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 13314a67055Ssfencevma 13414a67055Ssfencevma // trigger 135f7af4c74Schengguanghui val trigger = Vec(TriggerNum, new LoadUnitTriggerIO) 136f7af4c74Schengguanghui 137a0301c0dSLemover 13814a67055Ssfencevma // prefetch 1390d32f713Shappy-lx val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 1400d32f713Shappy-lx val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 14114a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1420d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1430d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 144b52348aeSWilliam Wang 145b52348aeSWilliam Wang // load to load fast path 14614a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 14714a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 148c163075eSsfencevma 14914a67055Ssfencevma val ld_fast_match = Input(Bool()) 150c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 15114a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 15267682d05SWilliam Wang 153e4f69d78Ssfencevma // rs feedback 15414a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 15514a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 1562326221cSXuan Hu val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 157e4f69d78Ssfencevma 15814a67055Ssfencevma // load ecc error 15914a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1606786cfb7SWilliam Wang 16114a67055Ssfencevma // schedule error query 16214a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1630ce3de17SYinan Xu 16414a67055Ssfencevma // queue-based replay 165e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 16614a67055Ssfencevma val lq_rep_full = Input(Bool()) 16714a67055Ssfencevma 16814a67055Ssfencevma // misc 16914a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 170594c5198Ssfencevma 171594c5198Ssfencevma // Load fast replay path 17214a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 17314a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 174b9e121dfShappy-lx 17514a67055Ssfencevma // perf 17614a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 17714a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 1780d32f713Shappy-lx val correctMissTrain = Input(Bool()) 179024ee227SWilliam Wang }) 180024ee227SWilliam Wang 18114a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 182024ee227SWilliam Wang 18314a67055Ssfencevma // Pipeline 18414a67055Ssfencevma // -------------------------------------------------------------------------------- 18514a67055Ssfencevma // stage 0 18614a67055Ssfencevma // -------------------------------------------------------------------------------- 18714a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 18814a67055Ssfencevma val s0_valid = Wire(Bool()) 18914a67055Ssfencevma val s0_kill = Wire(Bool()) 19014a67055Ssfencevma val s0_vaddr = Wire(UInt(VAddrBits.W)) 191cdbff57cSHaoyuan Feng val s0_mask = Wire(UInt((VLEN/8).W)) 192870f462dSXuan Hu val s0_uop = Wire(new DynInst) 19314a67055Ssfencevma val s0_has_rob_entry = Wire(Bool()) 194870f462dSXuan Hu val s0_rsIdx = Wire(UInt(log2Up(MemIQSizeMax).W)) 19514a67055Ssfencevma val s0_mshrid = Wire(UInt()) 19614a67055Ssfencevma val s0_try_l2l = Wire(Bool()) 19704665835SMaxpicca-Li val s0_rep_carry = Wire(new ReplayCarry(nWays)) 19814a67055Ssfencevma val s0_isFirstIssue = Wire(Bool()) 19914a67055Ssfencevma val s0_fast_rep = Wire(Bool()) 20014a67055Ssfencevma val s0_ld_rep = Wire(Bool()) 20114a67055Ssfencevma val s0_l2l_fwd = Wire(Bool()) 20214a67055Ssfencevma val s0_sched_idx = Wire(UInt()) 2032326221cSXuan Hu // Record the issue port idx of load issue queue. This signal is used by load cancel. 2040f55a0d3SHaojin Tang val s0_deqPortIdx = Wire(UInt(log2Ceil(LoadPipelineWidth).W)) 20514a67055Ssfencevma val s0_can_go = s1_ready 20614a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 20714a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 208dcd58560SWilliam Wang 20920a5248fSzhanglinjuan // vector related ctrl signal 21020a5248fSzhanglinjuan val s0_isvec = WireInit(false.B) 21120a5248fSzhanglinjuan val s0_is128bit = WireInit(false.B) 21220a5248fSzhanglinjuan val s0_uop_unit_stride_fof = WireInit(false.B) 21320a5248fSzhanglinjuan // val s0_rob_idx_valid = WireInit(VecInit(Seq.fill(2)(false.B))) 21420a5248fSzhanglinjuan // val s0_inner_idx = WireInit(VecInit(Seq.fill(2)(0.U(3.W)))) 21520a5248fSzhanglinjuan // val s0_rob_idx = WireInit(VecInit(Seq.fill(2)(0.U.asTypeOf(new RobPtr)))) 21620a5248fSzhanglinjuan val s0_reg_offset = WireInit(0.U(vOffsetBits.W)) 21720a5248fSzhanglinjuan // val s0_offset = WireInit(VecInit(Seq.fill(2)(0.U(4.W)))) 21820a5248fSzhanglinjuan val s0_exp = WireInit(true.B) 21920a5248fSzhanglinjuan val s0_is_first_ele = WireInit(false.B) 22020a5248fSzhanglinjuan val s0_flowPtr = WireInit(0.U.asTypeOf(new VlflowPtr)) 22120a5248fSzhanglinjuan 22214a67055Ssfencevma // load flow select/gen 22376e71c02Shappy-lx // src0: super load replayed by LSQ (cache miss replay) (io.replay) 22476e71c02Shappy-lx // src1: fast load replay (io.fast_rep_in) 22576e71c02Shappy-lx // src2: load replayed by LSQ (io.replay) 22676e71c02Shappy-lx // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch) 22776e71c02Shappy-lx // src4: int read / software prefetch first issue from RS (io.in) 22820a5248fSzhanglinjuan // src5: vec read from RS (io.vecldin) 22976e71c02Shappy-lx // src6: load try pointchaising when no issued or replayed load (io.fastpath) 23076e71c02Shappy-lx // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch) 23114a67055Ssfencevma // priority: high to low 23214a67055Ssfencevma val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 23376e71c02Shappy-lx val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 23414a67055Ssfencevma val s0_ld_fast_rep_valid = io.fast_rep_in.valid 23576e71c02Shappy-lx val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 23614a67055Ssfencevma val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 23714a67055Ssfencevma val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 23820a5248fSzhanglinjuan val s0_vec_iss_valid = io.vecldin.valid 239c163075eSsfencevma val s0_l2l_fwd_valid = io.l2l_fwd_in.valid && io.ld_fast_match 24014a67055Ssfencevma val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 24176e71c02Shappy-lx dontTouch(s0_super_ld_rep_valid) 24214a67055Ssfencevma dontTouch(s0_ld_fast_rep_valid) 24314a67055Ssfencevma dontTouch(s0_ld_rep_valid) 24414a67055Ssfencevma dontTouch(s0_high_conf_prf_valid) 24514a67055Ssfencevma dontTouch(s0_int_iss_valid) 24614a67055Ssfencevma dontTouch(s0_vec_iss_valid) 24714a67055Ssfencevma dontTouch(s0_l2l_fwd_valid) 24814a67055Ssfencevma dontTouch(s0_low_conf_prf_valid) 249024ee227SWilliam Wang 25014a67055Ssfencevma // load flow source ready 25176e71c02Shappy-lx val s0_super_ld_rep_ready = WireInit(true.B) 25276e71c02Shappy-lx val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 25376e71c02Shappy-lx val s0_ld_rep_ready = !s0_super_ld_rep_valid && 25476e71c02Shappy-lx !s0_ld_fast_rep_valid 25576e71c02Shappy-lx val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 25676e71c02Shappy-lx !s0_ld_fast_rep_valid && 25714a67055Ssfencevma !s0_ld_rep_valid 258024ee227SWilliam Wang 25976e71c02Shappy-lx val s0_int_iss_ready = !s0_super_ld_rep_valid && 26076e71c02Shappy-lx !s0_ld_fast_rep_valid && 26114a67055Ssfencevma !s0_ld_rep_valid && 26214a67055Ssfencevma !s0_high_conf_prf_valid 263a760aeb0Shappy-lx 26476e71c02Shappy-lx val s0_vec_iss_ready = !s0_super_ld_rep_valid && 26576e71c02Shappy-lx !s0_ld_fast_rep_valid && 26614a67055Ssfencevma !s0_ld_rep_valid && 26714a67055Ssfencevma !s0_high_conf_prf_valid && 26814a67055Ssfencevma !s0_int_iss_valid 26914a67055Ssfencevma 27076e71c02Shappy-lx val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 27176e71c02Shappy-lx !s0_ld_fast_rep_valid && 27214a67055Ssfencevma !s0_ld_rep_valid && 27314a67055Ssfencevma !s0_high_conf_prf_valid && 27414a67055Ssfencevma !s0_int_iss_valid && 27514a67055Ssfencevma !s0_vec_iss_valid 27614a67055Ssfencevma 27776e71c02Shappy-lx val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 27876e71c02Shappy-lx !s0_ld_fast_rep_valid && 27914a67055Ssfencevma !s0_ld_rep_valid && 28014a67055Ssfencevma !s0_high_conf_prf_valid && 28114a67055Ssfencevma !s0_int_iss_valid && 28214a67055Ssfencevma !s0_vec_iss_valid && 28314a67055Ssfencevma !s0_l2l_fwd_valid 28476e71c02Shappy-lx dontTouch(s0_super_ld_rep_ready) 28514a67055Ssfencevma dontTouch(s0_ld_fast_rep_ready) 28614a67055Ssfencevma dontTouch(s0_ld_rep_ready) 28714a67055Ssfencevma dontTouch(s0_high_conf_prf_ready) 28814a67055Ssfencevma dontTouch(s0_int_iss_ready) 28914a67055Ssfencevma dontTouch(s0_vec_iss_ready) 29014a67055Ssfencevma dontTouch(s0_l2l_fwd_ready) 29114a67055Ssfencevma dontTouch(s0_low_conf_prf_ready) 29214a67055Ssfencevma 29314a67055Ssfencevma // load flow source select (OH) 29476e71c02Shappy-lx val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 29514a67055Ssfencevma val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 29614a67055Ssfencevma val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 29714a67055Ssfencevma val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 29814a67055Ssfencevma s0_low_conf_prf_ready && s0_low_conf_prf_valid 29914a67055Ssfencevma val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 30014a67055Ssfencevma val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 30114a67055Ssfencevma val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 30276e71c02Shappy-lx dontTouch(s0_super_ld_rep_select) 30314a67055Ssfencevma dontTouch(s0_ld_fast_rep_select) 30414a67055Ssfencevma dontTouch(s0_ld_rep_select) 30514a67055Ssfencevma dontTouch(s0_hw_prf_select) 30614a67055Ssfencevma dontTouch(s0_int_iss_select) 30714a67055Ssfencevma dontTouch(s0_vec_iss_select) 30814a67055Ssfencevma dontTouch(s0_l2l_fwd_select) 30914a67055Ssfencevma 31076e71c02Shappy-lx s0_valid := (s0_super_ld_rep_valid || 31176e71c02Shappy-lx s0_ld_fast_rep_valid || 31214a67055Ssfencevma s0_ld_rep_valid || 31314a67055Ssfencevma s0_high_conf_prf_valid || 31414a67055Ssfencevma s0_int_iss_valid || 31514a67055Ssfencevma s0_vec_iss_valid || 31614a67055Ssfencevma s0_l2l_fwd_valid || 31714a67055Ssfencevma s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill 31814a67055Ssfencevma 319a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 32014a67055Ssfencevma val s0_try_ptr_chasing = s0_l2l_fwd_select 32114a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 32214a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 32314a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 32414a67055Ssfencevma s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing) 32514a67055Ssfencevma 32614a67055Ssfencevma // prefetch related ctrl signal 32714a67055Ssfencevma val s0_prf = Wire(Bool()) 32814a67055Ssfencevma val s0_prf_rd = Wire(Bool()) 32914a67055Ssfencevma val s0_prf_wr = Wire(Bool()) 33014a67055Ssfencevma val s0_hw_prf = s0_hw_prf_select 33114a67055Ssfencevma 3320d32f713Shappy-lx io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready 3330d32f713Shappy-lx io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready 3340d32f713Shappy-lx 33514a67055Ssfencevma // query DTLB 33614a67055Ssfencevma io.tlb.req.valid := s0_valid 33714a67055Ssfencevma io.tlb.req.bits.cmd := Mux(s0_prf, 33814a67055Ssfencevma Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read), 33914a67055Ssfencevma TlbCmd.read 34014a67055Ssfencevma ) 34114a67055Ssfencevma io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_vaddr) 34220a5248fSzhanglinjuan io.tlb.req.bits.size := Mux(s0_isvec, io.vecldin.bits.alignedType, LSUOpType.size(s0_uop.fuOpType)) 34314a67055Ssfencevma io.tlb.req.bits.kill := s0_kill 34414a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 34514a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 34614a67055Ssfencevma io.tlb.req.bits.memidx.idx := s0_uop.lqIdx.value 34714a67055Ssfencevma io.tlb.req.bits.debug.robIdx := s0_uop.robIdx 34814a67055Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 349870f462dSXuan Hu io.tlb.req.bits.debug.pc := s0_uop.pc 35014a67055Ssfencevma io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue 35114a67055Ssfencevma 35214a67055Ssfencevma // query DCache 35314a67055Ssfencevma io.dcache.req.valid := s0_valid 35414a67055Ssfencevma io.dcache.req.bits.cmd := Mux(s0_prf_rd, 35514a67055Ssfencevma MemoryOpConstants.M_PFR, 35614a67055Ssfencevma Mux(s0_prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 35714a67055Ssfencevma ) 35814a67055Ssfencevma io.dcache.req.bits.vaddr := s0_vaddr 35914a67055Ssfencevma io.dcache.req.bits.mask := s0_mask 36014a67055Ssfencevma io.dcache.req.bits.data := DontCare 36114a67055Ssfencevma io.dcache.req.bits.isFirstIssue := s0_isFirstIssue 36214a67055Ssfencevma io.dcache.req.bits.instrtype := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 36314a67055Ssfencevma io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value 36414a67055Ssfencevma io.dcache.req.bits.replayCarry := s0_rep_carry 36520a5248fSzhanglinjuan // io.dcache.req.bits.is128bit := s0_is128bit 36614a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 3670d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 36814a67055Ssfencevma 36914a67055Ssfencevma // load flow priority mux 37014a67055Ssfencevma def fromNullSource() = { 37114a67055Ssfencevma s0_vaddr := 0.U 37214a67055Ssfencevma s0_mask := 0.U 373870f462dSXuan Hu s0_uop := 0.U.asTypeOf(new DynInst) 37414a67055Ssfencevma s0_try_l2l := false.B 37514a67055Ssfencevma s0_has_rob_entry := false.B 37614a67055Ssfencevma s0_rsIdx := 0.U 37714a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 37814a67055Ssfencevma s0_mshrid := 0.U 37914a67055Ssfencevma s0_isFirstIssue := false.B 38014a67055Ssfencevma s0_fast_rep := false.B 38114a67055Ssfencevma s0_ld_rep := false.B 38214a67055Ssfencevma s0_l2l_fwd := false.B 38314a67055Ssfencevma s0_prf := false.B 38414a67055Ssfencevma s0_prf_rd := false.B 38514a67055Ssfencevma s0_prf_wr := false.B 38614a67055Ssfencevma s0_sched_idx := 0.U 3870f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 38814a67055Ssfencevma } 38914a67055Ssfencevma 39014a67055Ssfencevma def fromFastReplaySource(src: LqWriteBundle) = { 39114a67055Ssfencevma s0_vaddr := src.vaddr 39214a67055Ssfencevma s0_mask := src.mask 39314a67055Ssfencevma s0_uop := src.uop 39414a67055Ssfencevma s0_try_l2l := false.B 39514a67055Ssfencevma s0_has_rob_entry := src.hasROBEntry 39614a67055Ssfencevma s0_rep_carry := src.rep_info.rep_carry 39714a67055Ssfencevma s0_mshrid := src.rep_info.mshr_id 39814a67055Ssfencevma s0_rsIdx := src.rsIdx 39914a67055Ssfencevma s0_isFirstIssue := false.B 40014a67055Ssfencevma s0_fast_rep := true.B 40114a67055Ssfencevma s0_ld_rep := src.isLoadReplay 40214a67055Ssfencevma s0_l2l_fwd := false.B 403870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 404870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 405870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 40614a67055Ssfencevma s0_sched_idx := src.schedIndex 4070f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 40814a67055Ssfencevma } 40914a67055Ssfencevma 41014a67055Ssfencevma def fromNormalReplaySource(src: LsPipelineBundle) = { 41114a67055Ssfencevma s0_vaddr := src.vaddr 412870f462dSXuan Hu s0_mask := genVWmask(src.vaddr, src.uop.fuOpType(1, 0)) 41314a67055Ssfencevma s0_uop := src.uop 41414a67055Ssfencevma s0_try_l2l := false.B 41514a67055Ssfencevma s0_has_rob_entry := true.B 41614a67055Ssfencevma s0_rsIdx := src.rsIdx 41714a67055Ssfencevma s0_rep_carry := src.replayCarry 41814a67055Ssfencevma s0_mshrid := src.mshrid 41935e90f34SXuan Hu s0_isFirstIssue := false.B 42014a67055Ssfencevma s0_fast_rep := false.B 42114a67055Ssfencevma s0_ld_rep := true.B 42214a67055Ssfencevma s0_l2l_fwd := false.B 423870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 424870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 425870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 42614a67055Ssfencevma s0_sched_idx := src.schedIndex 4270f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 42814a67055Ssfencevma } 42914a67055Ssfencevma 43014a67055Ssfencevma def fromPrefetchSource(src: L1PrefetchReq) = { 43114a67055Ssfencevma s0_vaddr := src.getVaddr() 43214a67055Ssfencevma s0_mask := 0.U 43314a67055Ssfencevma s0_uop := DontCare 43414a67055Ssfencevma s0_try_l2l := false.B 43514a67055Ssfencevma s0_has_rob_entry := false.B 436e50f3145Ssfencevma s0_rsIdx := 0.U 437e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 438e50f3145Ssfencevma s0_mshrid := 0.U 43914a67055Ssfencevma s0_isFirstIssue := false.B 44014a67055Ssfencevma s0_fast_rep := false.B 44114a67055Ssfencevma s0_ld_rep := false.B 44214a67055Ssfencevma s0_l2l_fwd := false.B 44314a67055Ssfencevma s0_prf := true.B 44414a67055Ssfencevma s0_prf_rd := !src.is_store 44514a67055Ssfencevma s0_prf_wr := src.is_store 44614a67055Ssfencevma s0_sched_idx := 0.U 4472326221cSXuan Hu s0_deqPortIdx := 0.U 44814a67055Ssfencevma } 44914a67055Ssfencevma 450870f462dSXuan Hu def fromIntIssueSource(src: MemExuInput) = { 451870f462dSXuan Hu s0_vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 452870f462dSXuan Hu s0_mask := genVWmask(s0_vaddr, src.uop.fuOpType(1,0)) 45314a67055Ssfencevma s0_uop := src.uop 45414a67055Ssfencevma s0_try_l2l := false.B 45514a67055Ssfencevma s0_has_rob_entry := true.B 456870f462dSXuan Hu s0_rsIdx := src.iqIdx 457e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 458e50f3145Ssfencevma s0_mshrid := 0.U 45914a67055Ssfencevma s0_isFirstIssue := true.B 46014a67055Ssfencevma s0_fast_rep := false.B 46114a67055Ssfencevma s0_ld_rep := false.B 46214a67055Ssfencevma s0_l2l_fwd := false.B 463870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 464870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 465870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 46614a67055Ssfencevma s0_sched_idx := 0.U 4670f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 46814a67055Ssfencevma } 46914a67055Ssfencevma 47020a5248fSzhanglinjuan def fromVecIssueSource(src: VecLoadPipeBundle) = { 47120a5248fSzhanglinjuan s0_vaddr := src.vaddr 47220a5248fSzhanglinjuan s0_mask := src.mask 47320a5248fSzhanglinjuan s0_uop := src.uop 47414a67055Ssfencevma s0_try_l2l := false.B 47520a5248fSzhanglinjuan s0_has_rob_entry := true.B 47620a5248fSzhanglinjuan // TODO: VLSU, implement vector feedback 47714a67055Ssfencevma s0_rsIdx := 0.U 47820a5248fSzhanglinjuan // TODO: VLSU, implement replay carry 47914a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 48014a67055Ssfencevma s0_mshrid := 0.U 48120a5248fSzhanglinjuan // TODO: VLSU, implement first issue 48220a5248fSzhanglinjuan s0_isFirstIssue := src.isFirstIssue 48314a67055Ssfencevma s0_fast_rep := false.B 48414a67055Ssfencevma s0_ld_rep := false.B 48514a67055Ssfencevma s0_l2l_fwd := false.B 48614a67055Ssfencevma s0_prf := false.B 48714a67055Ssfencevma s0_prf_rd := false.B 48814a67055Ssfencevma s0_prf_wr := false.B 48914a67055Ssfencevma s0_sched_idx := 0.U 49020a5248fSzhanglinjuan // Vector load interface 49120a5248fSzhanglinjuan s0_isvec := true.B 49220a5248fSzhanglinjuan // vector loads only access a single element at a time, so 128-bit path is not used for now 49320a5248fSzhanglinjuan s0_is128bit := false.B 49420a5248fSzhanglinjuan s0_uop_unit_stride_fof := src.uop_unit_stride_fof 49520a5248fSzhanglinjuan // s0_rob_idx_valid := src.rob_idx_valid 49620a5248fSzhanglinjuan // s0_inner_idx := src.inner_idx 49720a5248fSzhanglinjuan // s0_rob_idx := src.rob_idx 49820a5248fSzhanglinjuan s0_reg_offset := src.reg_offset 49920a5248fSzhanglinjuan // s0_offset := src.offset 50020a5248fSzhanglinjuan s0_exp := src.exp 50120a5248fSzhanglinjuan s0_is_first_ele := src.is_first_ele 50220a5248fSzhanglinjuan s0_flowPtr := src.flowPtr 5030f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 50414a67055Ssfencevma } 50514a67055Ssfencevma 50614a67055Ssfencevma def fromLoadToLoadSource(src: LoadToLoadIO) = { 507e50f3145Ssfencevma s0_vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 508c163075eSsfencevma s0_mask := genVWmask(s0_vaddr, io.ld_fast_fuOpType(1, 0)) 50914a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 51014a67055Ssfencevma // Assume the pointer chasing is always ld. 5114b0d80d8SXuan Hu s0_uop.fuOpType := io.ld_fast_fuOpType 512e50f3145Ssfencevma s0_try_l2l := true.B 5132326221cSXuan Hu // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx and s0_deqPortIdx in S0 when trying pointchasing 51414a67055Ssfencevma // because these signals will be updated in S1 51514a67055Ssfencevma s0_has_rob_entry := false.B 516e50f3145Ssfencevma s0_rsIdx := 0.U 517e50f3145Ssfencevma s0_mshrid := 0.U 518e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 51914a67055Ssfencevma s0_isFirstIssue := true.B 52014a67055Ssfencevma s0_fast_rep := false.B 52114a67055Ssfencevma s0_ld_rep := false.B 52214a67055Ssfencevma s0_l2l_fwd := true.B 52314a67055Ssfencevma s0_prf := false.B 52414a67055Ssfencevma s0_prf_rd := false.B 52514a67055Ssfencevma s0_prf_wr := false.B 52614a67055Ssfencevma s0_sched_idx := 0.U 5272326221cSXuan Hu s0_deqPortIdx := 0.U 52814a67055Ssfencevma } 52914a67055Ssfencevma 53014a67055Ssfencevma // set default 53114a67055Ssfencevma s0_uop := DontCare 53276e71c02Shappy-lx when (s0_super_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 53376e71c02Shappy-lx .elsewhen (s0_ld_fast_rep_select) { fromFastReplaySource(io.fast_rep_in.bits) } 53414a67055Ssfencevma .elsewhen (s0_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 53514a67055Ssfencevma .elsewhen (s0_hw_prf_select) { fromPrefetchSource(io.prefetch_req.bits) } 53614a67055Ssfencevma .elsewhen (s0_int_iss_select) { fromIntIssueSource(io.ldin.bits) } 53720a5248fSzhanglinjuan .elsewhen (s0_vec_iss_select) { fromVecIssueSource(io.vecldin.bits) } 53814a67055Ssfencevma .otherwise { 53914a67055Ssfencevma if (EnableLoadToLoadForward) { 54014a67055Ssfencevma fromLoadToLoadSource(io.l2l_fwd_in) 54114a67055Ssfencevma } else { 54214a67055Ssfencevma fromNullSource() 54314a67055Ssfencevma } 54414a67055Ssfencevma } 54514a67055Ssfencevma 54614a67055Ssfencevma // address align check 54720a5248fSzhanglinjuan val s0_addr_aligned = LookupTree(Mux(s0_isvec, io.vecldin.bits.alignedType, s0_uop.fuOpType(1, 0)), List( 54814a67055Ssfencevma "b00".U -> true.B, //b 54914a67055Ssfencevma "b01".U -> (s0_vaddr(0) === 0.U), //h 55014a67055Ssfencevma "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 55114a67055Ssfencevma "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 55214a67055Ssfencevma )) 55314a67055Ssfencevma 55414a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 55514a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 55614a67055Ssfencevma s0_out := DontCare 55714a67055Ssfencevma s0_out.rsIdx := s0_rsIdx 55814a67055Ssfencevma s0_out.vaddr := s0_vaddr 55914a67055Ssfencevma s0_out.mask := s0_mask 56014a67055Ssfencevma s0_out.uop := s0_uop 56114a67055Ssfencevma s0_out.isFirstIssue := s0_isFirstIssue 56214a67055Ssfencevma s0_out.hasROBEntry := s0_has_rob_entry 56314a67055Ssfencevma s0_out.isPrefetch := s0_prf 56414a67055Ssfencevma s0_out.isHWPrefetch := s0_hw_prf 56514a67055Ssfencevma s0_out.isFastReplay := s0_fast_rep 56614a67055Ssfencevma s0_out.isLoadReplay := s0_ld_rep 56714a67055Ssfencevma s0_out.isFastPath := s0_l2l_fwd 56814a67055Ssfencevma s0_out.mshrid := s0_mshrid 56920a5248fSzhanglinjuan s0_out.isvec := s0_isvec 57020a5248fSzhanglinjuan s0_out.is128bit := s0_is128bit 57120a5248fSzhanglinjuan s0_out.uop_unit_stride_fof := s0_uop_unit_stride_fof 57220a5248fSzhanglinjuan // s0_out.rob_idx_valid := s0_rob_idx_valid 57320a5248fSzhanglinjuan // s0_out.inner_idx := s0_inner_idx 57420a5248fSzhanglinjuan // s0_out.rob_idx := s0_rob_idx 57520a5248fSzhanglinjuan s0_out.reg_offset := s0_reg_offset 57620a5248fSzhanglinjuan // s0_out.offset := s0_offset 57720a5248fSzhanglinjuan s0_out.exp := s0_exp 57820a5248fSzhanglinjuan s0_out.is_first_ele := s0_is_first_ele 57920a5248fSzhanglinjuan s0_out.flowPtr := s0_flowPtr 58020a5248fSzhanglinjuan s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_exp 58176e71c02Shappy-lx s0_out.forward_tlDchannel := s0_super_ld_rep_select 58214a67055Ssfencevma when(io.tlb.req.valid && s0_isFirstIssue) { 58314a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 58414a67055Ssfencevma }.otherwise{ 58514a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime 58614a67055Ssfencevma } 58714a67055Ssfencevma s0_out.schedIndex := s0_sched_idx 5880f55a0d3SHaojin Tang s0_out.deqPortIdx := s0_deqPortIdx 58914a67055Ssfencevma 59014a67055Ssfencevma // load fast replay 59114a67055Ssfencevma io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 59214a67055Ssfencevma 59314a67055Ssfencevma // load flow source ready 59476e71c02Shappy-lx // cache missed load has highest priority 59576e71c02Shappy-lx // always accept cache missed load flow from load replay queue 59676e71c02Shappy-lx io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 59714a67055Ssfencevma 59814a67055Ssfencevma // accept load flow from rs when: 59914a67055Ssfencevma // 1) there is no lsq-replayed load 60076e71c02Shappy-lx // 2) there is no fast replayed load 60176e71c02Shappy-lx // 3) there is no high confidence prefetch request 60220a5248fSzhanglinjuan io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready 60320a5248fSzhanglinjuan io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready 60414a67055Ssfencevma 60514a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 60614a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 60714a67055Ssfencevma 60814a67055Ssfencevma // dcache replacement extra info 60914a67055Ssfencevma // TODO: should prefetch load update replacement? 610e50f3145Ssfencevma io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 61114a67055Ssfencevma 61214a67055Ssfencevma XSDebug(io.dcache.req.fire, 613870f462dSXuan Hu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 61414a67055Ssfencevma ) 61514a67055Ssfencevma XSDebug(s0_valid, 616870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 61714a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 61814a67055Ssfencevma 61914a67055Ssfencevma // Pipeline 62014a67055Ssfencevma // -------------------------------------------------------------------------------- 62114a67055Ssfencevma // stage 1 62214a67055Ssfencevma // -------------------------------------------------------------------------------- 62314a67055Ssfencevma // TLB resp (send paddr to dcache) 62414a67055Ssfencevma val s1_valid = RegInit(false.B) 62514a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 62614a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 62714a67055Ssfencevma val s1_kill = Wire(Bool()) 62814a67055Ssfencevma val s1_can_go = s2_ready 62914a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 63020a5248fSzhanglinjuan val s1_exp = RegEnable(s0_out.exp, true.B, s0_fire) 63120a5248fSzhanglinjuan val s1_isvec = RegEnable(s0_out.isvec, false.B, s0_fire) 63220a5248fSzhanglinjuan val s1_vec_alignedType = RegEnable(io.vecldin.bits.alignedType, s0_fire) 63314a67055Ssfencevma 63414a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 63514a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 63614a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 63714a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 63814a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 63914a67055Ssfencevma 640e50f3145Ssfencevma val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError) 641e50f3145Ssfencevma val s1_fast_rep_kill = s1_fast_rep_dly_err && s1_in.isFastReplay 642e50f3145Ssfencevma val s1_l2l_fwd_dly_err = RegNext(io.l2l_fwd_in.dly_ld_err) 643e50f3145Ssfencevma val s1_l2l_fwd_kill = s1_l2l_fwd_dly_err && s1_in.isFastPath 644e50f3145Ssfencevma val s1_late_kill = s1_fast_rep_kill || s1_l2l_fwd_kill 64514a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 64614a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 64714a67055Ssfencevma val s1_vaddr = Wire(UInt()) 64814a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 64914a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 650870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 65114a67055Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 65214a67055Ssfencevma val s1_prf = s1_in.isPrefetch 65314a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 65414a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 65514a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 65614a67055Ssfencevma 65714a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 65814a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 65914a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 66014a67055Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 66114a67055Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 66214a67055Ssfencevma 66314a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 66414a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 66514a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 66614a67055Ssfencevma } 66714a67055Ssfencevma 668e50f3145Ssfencevma io.tlb.req_kill := s1_kill 66914a67055Ssfencevma io.tlb.resp.ready := true.B 67014a67055Ssfencevma 67114a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 67214a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 673e50f3145Ssfencevma io.dcache.s1_kill := s1_kill || s1_tlb_miss || s1_exception 67414a67055Ssfencevma 67514a67055Ssfencevma // store to load forwarding 676e50f3145Ssfencevma io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 67714a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 67814a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 67914a67055Ssfencevma io.sbuffer.uop := s1_in.uop 68014a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 68114a67055Ssfencevma io.sbuffer.mask := s1_in.mask 682870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 68314a67055Ssfencevma 68420a5248fSzhanglinjuan io.vec_forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 68520a5248fSzhanglinjuan io.vec_forward.vaddr := s1_vaddr 68620a5248fSzhanglinjuan io.vec_forward.paddr := s1_paddr_dup_lsu 68720a5248fSzhanglinjuan io.vec_forward.uop := s1_in.uop 68820a5248fSzhanglinjuan io.vec_forward.sqIdx := s1_in.uop.sqIdx 68920a5248fSzhanglinjuan io.vec_forward.mask := s1_in.mask 69020a5248fSzhanglinjuan io.vec_forward.pc := s1_in.uop.pc // FIXME: remove it 69120a5248fSzhanglinjuan 692e50f3145Ssfencevma io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 69314a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 69414a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 69514a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 69614a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 697e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 69814a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 699870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 70014a67055Ssfencevma 70114a67055Ssfencevma // st-ld violation query 70220a5248fSzhanglinjuan // val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).map(w => {Mux(s1_isvec && s1_in.is128bit, 70320a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 70420a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))})) 70514a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 70614a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 70714a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 70814a67055Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 70914a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 71014a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 71114a67055Ssfencevma 71214a67055Ssfencevma s1_out := s1_in 71314a67055Ssfencevma s1_out.vaddr := s1_vaddr 71414a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 71514a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 71614a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 71714a67055Ssfencevma s1_out.rsIdx := s1_in.rsIdx 71814a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 71914a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 720e50f3145Ssfencevma s1_out.lateKill := s1_late_kill 72114a67055Ssfencevma 722e50f3145Ssfencevma when (!s1_late_kill) { 72314a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 72414a67055Ssfencevma // af & pf exception were modified 72520a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_exp 72620a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_exp 72714a67055Ssfencevma } .otherwise { 72820a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B && s1_exp 72920a5248fSzhanglinjuan s1_out.uop.exceptionVec(loadAccessFault) := s1_late_kill && s1_exp 73014a67055Ssfencevma } 73114a67055Ssfencevma 73214a67055Ssfencevma // pointer chasing 73314a67055Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 73414a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 73514a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 73614a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 73714a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 73814a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 73914a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 74014a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 74114a67055Ssfencevma 742e50f3145Ssfencevma s1_kill := s1_late_kill || 743e50f3145Ssfencevma s1_cancel_ptr_chasing || 744e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 74521968057Sweidingliu RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.vecldin.valid) 746e50f3145Ssfencevma 747c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 748c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 749c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 750c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 75114a67055Ssfencevma s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 752c163075eSsfencevma // Case 1: the address is misaligned, kill s1 7534b0d80d8SXuan Hu s1_addr_misaligned := LookupTree(s1_in.uop.fuOpType(1, 0), List( 754c163075eSsfencevma "b00".U -> false.B, //b 755c163075eSsfencevma "b01".U -> (s1_vaddr(0) =/= 0.U), //h 756c163075eSsfencevma "b10".U -> (s1_vaddr(1, 0) =/= 0.U), //w 757c163075eSsfencevma "b11".U -> (s1_vaddr(2, 0) =/= 0.U) //d 758c163075eSsfencevma )) 759c163075eSsfencevma // Case 2: this load-load uop is cancelled 76014a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 76114a67055Ssfencevma 76214a67055Ssfencevma when (s1_try_ptr_chasing) { 763c163075eSsfencevma s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_ptr_chasing_canceled 76414a67055Ssfencevma 76514a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 766870f462dSXuan Hu s1_in.rsIdx := io.ldin.bits.iqIdx 767870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 7682326221cSXuan Hu s1_in.deqPortIdx := io.ldin.bits.deqPortIdx 769c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 770e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 771e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 77214a67055Ssfencevma 7738744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 77414a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 77514a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 776c3b763d0SYinan Xu } 777e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 77814a67055Ssfencevma s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 77914a67055Ssfencevma when (s1_try_ptr_chasing) { 78014a67055Ssfencevma io.ldin.ready := true.B 78114a67055Ssfencevma } 782c3b763d0SYinan Xu } 783c3b763d0SYinan Xu } 784c3b763d0SYinan Xu 78514a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 78614a67055Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 78714a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 78814a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 78914a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 79014a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 79114a67055Ssfencevma if (EnableLoadToLoadForward) { 79214a67055Ssfencevma when (s1_try_ptr_chasing) { 79314a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 794c3b763d0SYinan Xu } 79514a67055Ssfencevma } 796024ee227SWilliam Wang 79714a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 79814a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 79914a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 8000a47e4a1SWilliam Wang 80114a67055Ssfencevma XSDebug(s1_valid, 802870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 80314a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 804683c1411Shappy-lx 80514a67055Ssfencevma // Pipeline 80614a67055Ssfencevma // -------------------------------------------------------------------------------- 80714a67055Ssfencevma // stage 2 80814a67055Ssfencevma // -------------------------------------------------------------------------------- 80914a67055Ssfencevma // s2: DCache resp 81014a67055Ssfencevma val s2_valid = RegInit(false.B) 811f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 812f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 81314a67055Ssfencevma val s2_kill = Wire(Bool()) 81414a67055Ssfencevma val s2_can_go = s3_ready 81514a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 81620a5248fSzhanglinjuan val s2_exp = RegEnable(s1_out.exp, true.B, s1_fire) 81720a5248fSzhanglinjuan val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 81820a5248fSzhanglinjuan val s2_vec_alignedType = RegEnable(s1_vec_alignedType, s1_fire) 819e4f69d78Ssfencevma 82014a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 82114a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 82214a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 82314a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 82414a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 82514a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 82614a67055Ssfencevma 82714a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 828f9ac118cSHaoyuan Feng 82914a67055Ssfencevma val s2_prf = s2_in.isPrefetch 83014a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 83114a67055Ssfencevma 83214a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 83314a67055Ssfencevma // if such exception happen, that inst and its exception info 83414a67055Ssfencevma // will be force writebacked to rob 835870f462dSXuan Hu val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 83614a67055Ssfencevma when (!s2_in.lateKill) { 83720a5248fSzhanglinjuan s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld) && s2_exp 83814a67055Ssfencevma // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 83914a67055Ssfencevma when (s2_prf || s2_in.tlbMiss) { 84014a67055Ssfencevma s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 84114a67055Ssfencevma } 84214a67055Ssfencevma } 84320a5248fSzhanglinjuan val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_exp 84414a67055Ssfencevma 84514a67055Ssfencevma val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 84614a67055Ssfencevma val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 84714a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 84814a67055Ssfencevma 84914a67055Ssfencevma // writeback access fault caused by ecc error / bus error 85014a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 85114a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 85214a67055Ssfencevma val s2_actually_mmio = s2_pmp.mmio 853e50f3145Ssfencevma val s2_mmio = !s2_prf && 854e50f3145Ssfencevma s2_actually_mmio && 855e50f3145Ssfencevma !s2_exception && 856e50f3145Ssfencevma !s2_in.tlbMiss 857e50f3145Ssfencevma 85814a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 8594b0d80d8SXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && 860e50f3145Ssfencevma io.lsq.forward.addrInvalid 86114a67055Ssfencevma 862e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 86320a5248fSzhanglinjuan val s2_fwd_fail = io.lsq.forward.dataInvalid || io.vec_forward.dataInvalid 864e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 865e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 866e50f3145Ssfencevma !s2_full_fwd 86714a67055Ssfencevma 868e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 869e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 870e50f3145Ssfencevma !s2_full_fwd 871e50f3145Ssfencevma 872e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 873e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 874e50f3145Ssfencevma !s2_full_fwd 875e50f3145Ssfencevma 876e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 877e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 878e50f3145Ssfencevma !s2_full_fwd 879e50f3145Ssfencevma 880e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 881e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 882e50f3145Ssfencevma 883e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 884e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 88514a67055Ssfencevma // st-ld violation query 88614a67055Ssfencevma // NeedFastRecovery Valid when 88714a67055Ssfencevma // 1. Fast recovery query request Valid. 88814a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 88914a67055Ssfencevma // 3. Physical address match. 89014a67055Ssfencevma // 4. Data contains. 89114a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 89214a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 89314a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 894cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 89514a67055Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 89614a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 897e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 898e50f3145Ssfencevma 899e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 900e50f3145Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 901e50f3145Ssfencevma io.dcache.resp.bits.tag_error 902e50f3145Ssfencevma 903e50f3145Ssfencevma val s2_troublem = !s2_exception && 904e50f3145Ssfencevma !s2_mmio && 905e50f3145Ssfencevma !s2_prf && 906e50f3145Ssfencevma !s2_in.lateKill 907e50f3145Ssfencevma 908e50f3145Ssfencevma io.dcache.resp.ready := true.B 909e50f3145Ssfencevma val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_mmio || s2_prf || s2_in.lateKill) 910e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 91114a67055Ssfencevma 91214a67055Ssfencevma // fast replay require 913e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 914e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 915e50f3145Ssfencevma !s2_dcache_miss && 916e50f3145Ssfencevma !s2_bank_conflict && 917e50f3145Ssfencevma !s2_wpu_pred_fail && 918e50f3145Ssfencevma !s2_rar_nack && 919e50f3145Ssfencevma !s2_raw_nack && 920e50f3145Ssfencevma s2_nuke 92114a67055Ssfencevma 922e50f3145Ssfencevma val s2_fast_rep = !s2_mem_amb && 923e50f3145Ssfencevma !s2_tlb_miss && 924e50f3145Ssfencevma !s2_fwd_fail && 925ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 92614a67055Ssfencevma s2_troublem 92714a67055Ssfencevma 928e50f3145Ssfencevma // need allocate new entry 929e50f3145Ssfencevma val s2_can_query = !s2_mem_amb && 930e50f3145Ssfencevma !s2_tlb_miss && 931e50f3145Ssfencevma !s2_fwd_fail && 932e50f3145Ssfencevma !s2_dcache_fast_rep && 933e50f3145Ssfencevma s2_troublem 934e50f3145Ssfencevma 935e50f3145Ssfencevma val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 93614a67055Ssfencevma 93714a67055Ssfencevma // ld-ld violation require 93814a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 93914a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 94014a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 94114a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 942e50f3145Ssfencevma io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 94314a67055Ssfencevma 94414a67055Ssfencevma // st-ld violation require 94514a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 94614a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 94714a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 94814a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 949e50f3145Ssfencevma io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 95014a67055Ssfencevma 95114a67055Ssfencevma // merge forward result 95214a67055Ssfencevma // lsq has higher priority than sbuffer 953cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 954cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 95520a5248fSzhanglinjuan s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid && !io.vec_forward.dataInvalid 95614a67055Ssfencevma // generate XLEN/8 Muxs 957cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 95820a5248fSzhanglinjuan s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.vec_forward.forwardMask(i) 95920a5248fSzhanglinjuan s2_fwd_data(i) := Mux( 96020a5248fSzhanglinjuan io.lsq.forward.forwardMask(i), 96120a5248fSzhanglinjuan io.lsq.forward.forwardData(i), 96220a5248fSzhanglinjuan Mux( 96320a5248fSzhanglinjuan io.vec_forward.forwardMask(i), 96420a5248fSzhanglinjuan io.vec_forward.forwardData(i), 96520a5248fSzhanglinjuan io.sbuffer.forwardData(i) 96620a5248fSzhanglinjuan ) 96720a5248fSzhanglinjuan ) 96814a67055Ssfencevma } 96914a67055Ssfencevma 97014a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 971870f462dSXuan Hu s2_in.uop.pc, 97214a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 97314a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 97414a67055Ssfencevma ) 97514a67055Ssfencevma 97614a67055Ssfencevma // 97714a67055Ssfencevma s2_out := s2_in 97814a67055Ssfencevma s2_out.data := 0.U // data will be generated in load s3 979870f462dSXuan Hu s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 98014a67055Ssfencevma s2_out.mmio := s2_mmio 9814b0d80d8SXuan Hu s2_out.uop.flushPipe := false.B 982870f462dSXuan Hu s2_out.uop.exceptionVec := s2_exception_vec 98314a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 98414a67055Ssfencevma s2_out.forwardData := s2_fwd_data 98514a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 986e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 98714a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 98814a67055Ssfencevma 98914a67055Ssfencevma // Generate replay signal caused by: 99014a67055Ssfencevma // * st-ld violation check 99114a67055Ssfencevma // * tlb miss 99214a67055Ssfencevma // * dcache replay 99314a67055Ssfencevma // * forward data invalid 99414a67055Ssfencevma // * dcache miss 99514a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 996e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 997e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 998e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 999e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 100014a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1001e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 100214a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 100314a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1004e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 100514a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 100620a5248fSzhanglinjuan s2_out.rep_info.data_inv_sq_idx := Mux(io.vec_forward.dataInvalid, s2_out.uop.sqIdx, io.lsq.forward.dataInvalidSqIdx) 100720a5248fSzhanglinjuan s2_out.rep_info.addr_inv_sq_idx := Mux(io.vec_forward.addrInvalid, s2_out.uop.sqIdx, io.lsq.forward.addrInvalidSqIdx) 100814a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 100914a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 101014a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 101114a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 101214a67055Ssfencevma 101314a67055Ssfencevma // if forward fail, replay this inst from fetch 1014e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 101514a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 101614a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 1017870f462dSXuan Hu // io.out.bits.uop.replayInst := false.B 101814a67055Ssfencevma 101914a67055Ssfencevma // to be removed 1020f6490124Ssfencevma io.feedback_fast.valid := s2_valid && // inst is valid 1021f6490124Ssfencevma !s2_in.isLoadReplay && // already feedbacked 1022f6490124Ssfencevma io.lq_rep_full && // LoadQueueReplay is full 1023f6490124Ssfencevma s2_out.rep_info.need_rep && // need replay 1024f6490124Ssfencevma !s2_exception && // no exception is triggered 102520a5248fSzhanglinjuan !s2_hw_prf && // not hardware prefetch 102620a5248fSzhanglinjuan !s2_isvec // not vector 102714a67055Ssfencevma io.feedback_fast.bits.hit := false.B 102814a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 10297f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 103014a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 103114a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 103214a67055Ssfencevma 1033*255c8c14SsinceforYy io.ldCancel.ld1Cancel.valid := s2_valid && s2_out.isFirstIssue && ( // issued from IQ 1034*255c8c14SsinceforYy s2_out.rep_info.need_rep || s2_mmio // exe fail or is mmio 103535e90f34SXuan Hu ) 10362326221cSXuan Hu io.ldCancel.ld1Cancel.bits := s2_out.deqPortIdx 10372326221cSXuan Hu 103814a67055Ssfencevma // fast wakeup 103914a67055Ssfencevma io.fast_uop.valid := RegNext( 104014a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 104114a67055Ssfencevma s1_valid && 104214a67055Ssfencevma !s1_kill && 1043f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 104414a67055Ssfencevma !io.lsq.forward.dataInvalidFast 104520a5248fSzhanglinjuan ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) && !s2_isvec 104614a67055Ssfencevma io.fast_uop.bits := RegNext(s1_out.uop) 104714a67055Ssfencevma 104814a67055Ssfencevma // 1049495ea2f0Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 10500d32f713Shappy-lx 1051f6f10bebSsfencevma io.prefetch_train.valid := s2_valid && !s2_actually_mmio && !s2_in.tlbMiss 105214a67055Ssfencevma io.prefetch_train.bits.fromLsPipelineBundle(s2_in) 10530d32f713Shappy-lx io.prefetch_train.bits.miss := io.dcache.resp.bits.miss // TODO: use trace with bank conflict? 10543af6aa6eSWilliam Wang io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 10553af6aa6eSWilliam Wang io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 10560d32f713Shappy-lx 10570d32f713Shappy-lx 10580d32f713Shappy-lx io.prefetch_train_l1.valid := s2_valid && !s2_actually_mmio 10590d32f713Shappy-lx io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in) 10600d32f713Shappy-lx io.prefetch_train_l1.bits.miss := io.dcache.resp.bits.miss 10610d32f713Shappy-lx io.prefetch_train_l1.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 10620d32f713Shappy-lx io.prefetch_train_l1.bits.meta_access := io.dcache.resp.bits.meta_access 106304665835SMaxpicca-Li if (env.FPGAPlatform){ 106404665835SMaxpicca-Li io.dcache.s0_pc := DontCare 106504665835SMaxpicca-Li io.dcache.s1_pc := DontCare 1066977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 106704665835SMaxpicca-Li }else{ 1068870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 1069870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 1070870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 107104665835SMaxpicca-Li } 1072f6f10bebSsfencevma io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1073e4f69d78Ssfencevma 1074e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 107514a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 107614a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 107714a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1078e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 107914a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1080024ee227SWilliam Wang 108114a67055Ssfencevma // Pipeline 108214a67055Ssfencevma // -------------------------------------------------------------------------------- 108314a67055Ssfencevma // stage 3 108414a67055Ssfencevma // -------------------------------------------------------------------------------- 108514a67055Ssfencevma // writeback and update load queue 1086f6490124Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 108714a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 1088870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 1089495ea2f0Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 109014a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 109114a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 1092e50f3145Ssfencevma val s3_troublem = RegNext(s2_troublem) 109314a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 109420a5248fSzhanglinjuan val s3_vecout = Wire(new OnlyVecExuOutput) 109520a5248fSzhanglinjuan val s3_exp = RegEnable(s2_out.exp, true.B, s2_fire) 109620a5248fSzhanglinjuan val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 109720a5248fSzhanglinjuan val s3_vec_alignedType = RegEnable(s2_vec_alignedType, s2_fire) 109814a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 1099a760aeb0Shappy-lx 1100e50f3145Ssfencevma // forwrad last beat 1101e50f3145Ssfencevma val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1102495ea2f0Ssfencevma val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1103a57c4f84Ssfencevma val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR) 1104e50f3145Ssfencevma val s3_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1105e50f3145Ssfencevma io.stld_nuke_query(w).valid && // query valid 1106e50f3145Ssfencevma isAfter(s3_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1107e50f3145Ssfencevma // TODO: Fix me when vector instruction 1108e50f3145Ssfencevma (s3_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 1109e50f3145Ssfencevma (s3_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1110e50f3145Ssfencevma })).asUInt.orR && !s3_in.tlbMiss || s3_in.rep_info.nuke 1111e50f3145Ssfencevma 1112e50f3145Ssfencevma 1113594c5198Ssfencevma // s3 load fast replay 1114a5457ff6Szhanglinjuan io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) && !s3_isvec 111514a67055Ssfencevma io.fast_rep_out.bits := s3_in 1116594c5198Ssfencevma 1117a5457ff6Szhanglinjuan io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill && !s3_isvec 111814a67055Ssfencevma io.lsq.ldin.bits := s3_in 1119e50f3145Ssfencevma io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1120594c5198Ssfencevma 1121e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 112214a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 112314a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 11240d32f713Shappy-lx io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1125a760aeb0Shappy-lx 112614a67055Ssfencevma val s3_dly_ld_err = 1127e4f69d78Ssfencevma if (EnableAccurateLoadError) { 1128e50f3145Ssfencevma (s3_in.lateKill || io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable) 1129e4f69d78Ssfencevma } else { 1130e4f69d78Ssfencevma WireInit(false.B) 1131e4f69d78Ssfencevma } 113214a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 113314a67055Ssfencevma io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1134e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1135e4f69d78Ssfencevma 1136e50f3145Ssfencevma val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 113714a67055Ssfencevma val s3_ldld_rep_inst = 113814a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 113914a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1140e4f69d78Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 114167cddb05SWilliam Wang 1142e50f3145Ssfencevma val s3_rep_info = WireInit(s3_in.rep_info) 1143e50f3145Ssfencevma s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid && s3_troublem 114414a67055Ssfencevma val s3_rep_frm_fetch = s3_vp_match_fail || s3_ldld_rep_inst 114514a67055Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1146e50f3145Ssfencevma val s3_force_rep = s3_sel_rep_cause(LoadReplayCauses.C_TM) && 114783ba63b3SXuan Hu !s3_in.uop.exceptionVec(loadAddrMisaligned) && 1148e50f3145Ssfencevma s3_troublem 1149e4f69d78Ssfencevma 115020a5248fSzhanglinjuan val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_exp 115114a67055Ssfencevma when ((s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) { 115214a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1153e4f69d78Ssfencevma } .otherwise { 115414a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1155e4f69d78Ssfencevma } 1156024ee227SWilliam Wang 1157e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1158e50f3145Ssfencevma s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 115914a67055Ssfencevma s3_out.bits.uop := s3_in.uop 116020a5248fSzhanglinjuan s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_exp 1161870f462dSXuan Hu s3_out.bits.uop.replayInst := s3_rep_frm_fetch 116214a67055Ssfencevma s3_out.bits.data := s3_in.data 116314a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 116414a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 116514a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 116614a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 116720a5248fSzhanglinjuan // Vector load 116820a5248fSzhanglinjuan s3_vecout.isvec := s3_isvec 116920a5248fSzhanglinjuan s3_vecout.vecdata := 0.U // Data will be assigned later 117020a5248fSzhanglinjuan s3_vecout.mask := s3_in.mask 117120a5248fSzhanglinjuan // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 117220a5248fSzhanglinjuan // s3_vecout.inner_idx := s3_in.inner_idx 117320a5248fSzhanglinjuan // s3_vecout.rob_idx := s3_in.rob_idx 117420a5248fSzhanglinjuan // s3_vecout.offset := s3_in.offset 117520a5248fSzhanglinjuan s3_vecout.reg_offset := s3_in.reg_offset 117620a5248fSzhanglinjuan s3_vecout.exp := s3_exp 117720a5248fSzhanglinjuan s3_vecout.is_first_ele := s3_in.is_first_ele 117820a5248fSzhanglinjuan s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 117920a5248fSzhanglinjuan s3_vecout.flowPtr := s3_in.flowPtr 1180ab42062eSxuzefan s3_vecout.elemIdx := DontCare // elemIdx is already saved in flow queue 1181748999d4Szhanglinjuan s3_vecout.elemIdxInsideVd := DontCare 1182024ee227SWilliam Wang 118314a67055Ssfencevma when (s3_force_rep) { 1184870f462dSXuan Hu s3_out.bits.uop.exceptionVec := 0.U.asTypeOf(s3_in.uop.exceptionVec.cloneType) 1185e4f69d78Ssfencevma } 1186c5c06e78SWilliam Wang 1187e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1188cb9c18dcSWilliam Wang 118914a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1190e4f69d78Ssfencevma 119114a67055Ssfencevma val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 119214a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 119314a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1194e4f69d78Ssfencevma 1195e4f69d78Ssfencevma // feedback slow 1196e50f3145Ssfencevma s3_fast_rep := RegNext(s2_fast_rep) && 119714a67055Ssfencevma !s3_in.feedbacked && 119814a67055Ssfencevma !s3_in.lateKill && 119914a67055Ssfencevma !s3_rep_frm_fetch && 1200b9e121dfShappy-lx !s3_exception 1201e50f3145Ssfencevma 120214a67055Ssfencevma val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.fast_rep_out.ready) && !s3_in.feedbacked 1203594c5198Ssfencevma 1204594c5198Ssfencevma // 120514a67055Ssfencevma io.feedback_slow.valid := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting 120614a67055Ssfencevma io.feedback_slow.bits.hit := !io.lsq.ldin.bits.rep_info.need_rep || io.lsq.ldin.ready 120714a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 12085db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 120914a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 121014a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1211e4f69d78Ssfencevma 1212*255c8c14SsinceforYy io.ldCancel.ld2Cancel.valid := s3_valid && s3_in.isFirstIssue && ( // issued from IQ 1213*255c8c14SsinceforYy io.lsq.ldin.bits.rep_info.need_rep || s3_in.mmio // exe fail or is mmio 121435e90f34SXuan Hu ) 12152326221cSXuan Hu io.ldCancel.ld2Cancel.bits := s3_in.deqPortIdx 121614a67055Ssfencevma 12170f55a0d3SHaojin Tang val s3_ld_wb_meta = Mux(s3_out.valid, s3_out.bits, io.lsq.uncache.bits) 1218e4f69d78Ssfencevma 1219cb9c18dcSWilliam Wang // data from load queue refill 122014a67055Ssfencevma val s3_ld_raw_data_frm_uncache = io.lsq.ld_raw_data 122114a67055Ssfencevma val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 122214a67055Ssfencevma val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 122314a67055Ssfencevma "b000".U -> s3_merged_data_frm_uncache(63, 0), 122414a67055Ssfencevma "b001".U -> s3_merged_data_frm_uncache(63, 8), 122514a67055Ssfencevma "b010".U -> s3_merged_data_frm_uncache(63, 16), 122614a67055Ssfencevma "b011".U -> s3_merged_data_frm_uncache(63, 24), 122714a67055Ssfencevma "b100".U -> s3_merged_data_frm_uncache(63, 32), 122814a67055Ssfencevma "b101".U -> s3_merged_data_frm_uncache(63, 40), 122914a67055Ssfencevma "b110".U -> s3_merged_data_frm_uncache(63, 48), 123014a67055Ssfencevma "b111".U -> s3_merged_data_frm_uncache(63, 56) 1231cb9c18dcSWilliam Wang )) 123214a67055Ssfencevma val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1233cb9c18dcSWilliam Wang 1234cb9c18dcSWilliam Wang // data from dcache hit 123514a67055Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 123614a67055Ssfencevma s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 123714a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 123814a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 123914a67055Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1240cdbff57cSHaoyuan Feng s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1241495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1242e50f3145Ssfencevma s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1243495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 124414a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1245495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 124614a67055Ssfencevma 124714a67055Ssfencevma val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 124814a67055Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1249cdbff57cSHaoyuan Feng "b0000".U -> s3_merged_data_frm_cache(63, 0), 1250cdbff57cSHaoyuan Feng "b0001".U -> s3_merged_data_frm_cache(63, 8), 1251cdbff57cSHaoyuan Feng "b0010".U -> s3_merged_data_frm_cache(63, 16), 1252cdbff57cSHaoyuan Feng "b0011".U -> s3_merged_data_frm_cache(63, 24), 1253cdbff57cSHaoyuan Feng "b0100".U -> s3_merged_data_frm_cache(63, 32), 1254cdbff57cSHaoyuan Feng "b0101".U -> s3_merged_data_frm_cache(63, 40), 1255cdbff57cSHaoyuan Feng "b0110".U -> s3_merged_data_frm_cache(63, 48), 1256cdbff57cSHaoyuan Feng "b0111".U -> s3_merged_data_frm_cache(63, 56), 1257cdbff57cSHaoyuan Feng "b1000".U -> s3_merged_data_frm_cache(127, 64), 1258cdbff57cSHaoyuan Feng "b1001".U -> s3_merged_data_frm_cache(127, 72), 1259cdbff57cSHaoyuan Feng "b1010".U -> s3_merged_data_frm_cache(127, 80), 1260cdbff57cSHaoyuan Feng "b1011".U -> s3_merged_data_frm_cache(127, 88), 1261cdbff57cSHaoyuan Feng "b1100".U -> s3_merged_data_frm_cache(127, 96), 1262cdbff57cSHaoyuan Feng "b1101".U -> s3_merged_data_frm_cache(127, 104), 1263cdbff57cSHaoyuan Feng "b1110".U -> s3_merged_data_frm_cache(127, 112), 1264cdbff57cSHaoyuan Feng "b1111".U -> s3_merged_data_frm_cache(127, 120) 1265cb9c18dcSWilliam Wang )) 126614a67055Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1267cb9c18dcSWilliam Wang 1268e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 126914a67055Ssfencevma io.lsq.uncache.ready := !s3_out.valid 127014a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 127114a67055Ssfencevma io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 127220a5248fSzhanglinjuan io.ldout.valid := !s3_vecout.isvec && 127320a5248fSzhanglinjuan (s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 127420a5248fSzhanglinjuan io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid) 1275c837faaaSWilliam Wang 127620a5248fSzhanglinjuan // vector output 127720a5248fSzhanglinjuan io.vecldout.bits.vec := s3_vecout 127820a5248fSzhanglinjuan // TODO: VLSU, uncache data logic 127920a5248fSzhanglinjuan val vecdata = rdataVecHelper(s3_vec_alignedType, s3_picked_data_frm_cache) 128020a5248fSzhanglinjuan io.vecldout.bits.vec.vecdata := vecdata 128120a5248fSzhanglinjuan io.vecldout.bits.data := 0.U 128220a5248fSzhanglinjuan // io.vecldout.bits.fflags := s3_out.bits.fflags 128320a5248fSzhanglinjuan // io.vecldout.bits.redirectValid := s3_out.bits.redirectValid 128420a5248fSzhanglinjuan // io.vecldout.bits.redirect := s3_out.bits.redirect 128520a5248fSzhanglinjuan io.vecldout.bits.debug := s3_out.bits.debug 128620a5248fSzhanglinjuan io.vecldout.bits.uop := s3_out.bits.uop 128720a5248fSzhanglinjuan io.vecldout.valid := s3_vecout.isvec && 1288e6b84380Szhanglinjuan (s3_valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 128920a5248fSzhanglinjuan io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid) && 129020a5248fSzhanglinjuan !io.lsq.ldin.bits.rep_info.need_rep 129120a5248fSzhanglinjuan 1292e6b84380Szhanglinjuan io.vecReplay.valid := s3_vecout.isvec && s3_valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && 129320a5248fSzhanglinjuan io.lsq.ldin.bits.rep_info.need_rep 129420a5248fSzhanglinjuan io.vecReplay.bits := DontCare 129520a5248fSzhanglinjuan io.vecReplay.bits.uop := s3_in.uop 129620a5248fSzhanglinjuan io.vecReplay.bits.vaddr := s3_in.vaddr 129720a5248fSzhanglinjuan io.vecReplay.bits.paddr := s3_in.paddr 129820a5248fSzhanglinjuan io.vecReplay.bits.mask := s3_in.mask 129920a5248fSzhanglinjuan io.vecReplay.bits.isvec := true.B 130020a5248fSzhanglinjuan io.vecReplay.bits.uop_unit_stride_fof := s3_in.uop_unit_stride_fof 130120a5248fSzhanglinjuan io.vecReplay.bits.reg_offset := s3_in.reg_offset 130220a5248fSzhanglinjuan io.vecReplay.bits.exp := s3_in.exp 130320a5248fSzhanglinjuan io.vecReplay.bits.is_first_ele := s3_in.is_first_ele 130420a5248fSzhanglinjuan io.vecReplay.bits.flowPtr := s3_in.flowPtr 1305c837faaaSWilliam Wang 1306a19ae480SWilliam Wang // fast load to load forward 1307e50f3145Ssfencevma io.l2l_fwd_out.valid := s3_out.valid && !s3_in.lateKill 1308c163075eSsfencevma io.l2l_fwd_out.data := s3_ld_data_frm_cache 130914a67055Ssfencevma io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error 1310a19ae480SWilliam Wang 1311b52348aeSWilliam Wang // trigger 131214a67055Ssfencevma val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 1313f7af4c74Schengguanghui val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool())) 131414a67055Ssfencevma val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1315f7af4c74Schengguanghui (0 until TriggerNum).map{i => { 1316e4f69d78Ssfencevma val tdata2 = RegNext(io.trigger(i).tdata2) 1317e4f69d78Ssfencevma val matchType = RegNext(io.trigger(i).matchType) 1318e4f69d78Ssfencevma val tEnable = RegNext(io.trigger(i).tEnable) 13190277f8caSLi Qianruo 132014a67055Ssfencevma hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 132114a67055Ssfencevma io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 132214a67055Ssfencevma io.trigger(i).lastDataHit := TriggerCmp(last_valid_data, tdata2, matchType, tEnable) 1323b978565cSWilliam Wang }} 132414a67055Ssfencevma io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1325b978565cSWilliam Wang 1326e4f69d78Ssfencevma // FIXME: please move this part to LoadQueueReplay 1327e4f69d78Ssfencevma io.debug_ls := DontCare 13288744445eSMaxpicca-Li 132914a67055Ssfencevma // Topdown 133014a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 133114a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 133214a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 133314a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 133414a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 133514a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 13360d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 13370d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 133814a67055Ssfencevma 133914a67055Ssfencevma // perf cnt 13401b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 13411b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 13421b027d07Ssfencevma XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_isFirstIssue) 13431b027d07Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.replay.fire) 13441b027d07Ssfencevma XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_isFirstIssue) 13451b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 134614a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 134714a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 13481b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 13491b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 13501b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 13511b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 13521b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 13531b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 13541b027d07Ssfencevma XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_prf && s0_int_iss_select) 13551b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 13561b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 135714a67055Ssfencevma 13581b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 13591b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 13601b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 13611b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 13621b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 136314a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1364e50f3145Ssfencevma XSPerfAccumulate("s1_late_kill", s1_valid && s1_fast_rep_kill) 136514a67055Ssfencevma 13661b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 13671b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 13681b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1369e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1370e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1371257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 13721b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1373e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1374e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1375e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 137614a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 13771b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1378e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1379e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1380e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1381e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1382a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1383a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1384a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 138514a67055Ssfencevma 1386e50f3145Ssfencevma XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 138714a67055Ssfencevma 138814a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 138914a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 139014a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 139114a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 139214a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 139314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 139414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 139514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1396d2b20d1aSTang Haojin 13978744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1398b52348aeSWilliam Wang // hardware performance counter 1399cd365d4cSrvcoresjw val perfEvents = Seq( 140014a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 140114a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 140214a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 140314a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 140414a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 140514a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 140614a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1407cd365d4cSrvcoresjw ) 14081ca0e4f3SYinan Xu generatePerfEvent() 1409cd365d4cSrvcoresjw 141014a67055Ssfencevma when(io.ldout.fire){ 1411870f462dSXuan Hu XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1412c5c06e78SWilliam Wang } 141314a67055Ssfencevma // end 1414024ee227SWilliam Wang}