1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29e7ab4635SHuijin Liimport xiangshan.backend.fu.FuType 30870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 31870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 32f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle 3394998b06Shappy-lximport xiangshan.backend.fu.NewCSR._ 34f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt 351279060fSWilliam Wangimport xiangshan.cache._ 3604665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 37185e6164SHaoyuan Fengimport xiangshan.cache.mmu._ 38e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 39024ee227SWilliam Wang 40185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 41185e6164SHaoyuan Feng with HasDCacheParameters 42185e6164SHaoyuan Feng with HasTlbConst 43185e6164SHaoyuan Feng{ 44e4f69d78Ssfencevma // mshr refill index 4514a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 46e4f69d78Ssfencevma // get full data from store queue and sbuffer 4714a67055Ssfencevma val full_fwd = Bool() 48e4f69d78Ssfencevma // wait for data from store inst's store queue index 4914a67055Ssfencevma val data_inv_sq_idx = new SqPtr 50e4f69d78Ssfencevma // wait for address from store queue index 5114a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 52e4f69d78Ssfencevma // replay carry 5304665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 54e4f69d78Ssfencevma // data in last beat 5514a67055Ssfencevma val last_beat = Bool() 56e4f69d78Ssfencevma // replay cause 57e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 58e4f69d78Ssfencevma // performance debug information 59e4f69d78Ssfencevma val debug = new PerfDebugInfo 60185e6164SHaoyuan Feng // tlb hint 61185e6164SHaoyuan Feng val tlb_id = UInt(log2Up(loadfiltersize).W) 62185e6164SHaoyuan Feng val tlb_full = Bool() 638744445eSMaxpicca-Li 6414a67055Ssfencevma // alias 6514a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 66e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 6714a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 6814a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 69e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 70e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 71e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 7214a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 7314a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 74b240e1c0SAnzooooo def misalign_nack = cause(LoadReplayCauses.C_MF) 75e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 7614a67055Ssfencevma def need_rep = cause.asUInt.orR 77a760aeb0Shappy-lx} 78a760aeb0Shappy-lx 79a760aeb0Shappy-lx 802225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 8146236761SYanqin Li // ldu -> lsq UncacheBuffer 8214a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 8346236761SYanqin Li // uncache-mmio -> ldu 84870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 8514a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 8646236761SYanqin Li // uncache-nc -> ldu 87bb76fc1bSYanqin Li val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle)) 8846236761SYanqin Li // storequeue -> ldu 891b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 9046236761SYanqin Li // ldu -> lsq LQRAW 9114a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 9246236761SYanqin Li // ldu -> lsq LQRAR 9314a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 94024ee227SWilliam Wang} 95024ee227SWilliam Wang 96e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 97e3f759aeSWilliam Wang val valid = Bool() 9814a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 9914a67055Ssfencevma val dly_ld_err = Bool() 100e3f759aeSWilliam Wang} 101e3f759aeSWilliam Wang 102b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 103b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 104b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 10584e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 106b978565cSWilliam Wang val addrHit = Output(Bool()) 107b978565cSWilliam Wang} 108b978565cSWilliam Wang 10909203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 11009203307SWilliam Wang with HasLoadHelper 11109203307SWilliam Wang with HasPerfEvents 11209203307SWilliam Wang with HasDCacheParameters 113e4f69d78Ssfencevma with HasCircularQueuePtrHelper 11420a5248fSzhanglinjuan with HasVLSUParameters 115f7af4c74Schengguanghui with SdtrigExt 11609203307SWilliam Wang{ 117024ee227SWilliam Wang val io = IO(new Bundle() { 11814a67055Ssfencevma // control 119024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 12014a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 12114a67055Ssfencevma 12214a67055Ssfencevma // int issue path 123870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 124870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 12514a67055Ssfencevma 12620a5248fSzhanglinjuan // vec issue path 1273952421bSweiding liu val vecldin = Flipped(Decoupled(new VecPipeBundle)) 128b7618691Sweiding liu val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false)) 12920a5248fSzhanglinjuan 13041d8d239Shappy-lx // misalignBuffer issue path 13141d8d239Shappy-lx val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle)) 13241d8d239Shappy-lx val misalign_ldout = Valid(new LqWriteBundle) 13341d8d239Shappy-lx 13414a67055Ssfencevma // data path 13514a67055Ssfencevma val tlb = new TlbRequestIO(2) 13614a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1371279060fSWilliam Wang val dcache = new DCacheLoadIO 138024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 139e04c5f64SYanqin Li val ubuffer = new LoadForwardQueryIO 1400bd67ba5SYinan Xu val lsq = new LoadToLsqIO 14114a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 142683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 143692e2fafSHuijin Li // val refill = Flipped(ValidIO(new Refill)) 14414a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 145185e6164SHaoyuan Feng val tlb_hint = Flipped(new TlbHintReq) 14614a67055Ssfencevma // fast wakeup 14720a5248fSzhanglinjuan // TODO: implement vector fast wakeup 148870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 14914a67055Ssfencevma 15014a67055Ssfencevma // trigger 15194998b06Shappy-lx val fromCsrTrigger = Input(new CsrTriggerBundle) 152f7af4c74Schengguanghui 15314a67055Ssfencevma // prefetch 1540d32f713Shappy-lx val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 1550d32f713Shappy-lx val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 1564ccb2e8bSYanqin Li // speculative for gated control 1574ccb2e8bSYanqin Li val s1_prefetch_spec = Output(Bool()) 15895e60337SYanqin Li val s2_prefetch_spec = Output(Bool()) 1594ccb2e8bSYanqin Li 16014a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1610d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1620d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 163b52348aeSWilliam Wang 164898d3209SHuijin Li // ifetchPrefetch 165898d3209SHuijin Li val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle) 166ac17908cSHuijin Li 167b52348aeSWilliam Wang // load to load fast path 16814a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 16914a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 170c163075eSsfencevma 17114a67055Ssfencevma val ld_fast_match = Input(Bool()) 172c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 17314a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 17467682d05SWilliam Wang 175e4f69d78Ssfencevma // rs feedback 176596af5d2SHaojin Tang val wakeup = ValidIO(new DynInst) 17714a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 17814a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 1792326221cSXuan Hu val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 180e4f69d78Ssfencevma 18114a67055Ssfencevma // load ecc error 18214a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1836786cfb7SWilliam Wang 18414a67055Ssfencevma // schedule error query 18514a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1860ce3de17SYinan Xu 18714a67055Ssfencevma // queue-based replay 188e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 18914a67055Ssfencevma val lq_rep_full = Input(Bool()) 19014a67055Ssfencevma 19114a67055Ssfencevma // misc 19214a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 193594c5198Ssfencevma 194594c5198Ssfencevma // Load fast replay path 19514a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 19614a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 197b9e121dfShappy-lx 19841d8d239Shappy-lx // to misalign buffer 199b240e1c0SAnzooooo val misalign_buf = Decoupled(new LqWriteBundle) 20041d8d239Shappy-lx 2013343d4a5Ssfencevma // Load RAR rollback 2023343d4a5Ssfencevma val rollback = Valid(new Redirect) 2033343d4a5Ssfencevma 20414a67055Ssfencevma // perf 20514a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 20614a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 2070d32f713Shappy-lx val correctMissTrain = Input(Bool()) 208024ee227SWilliam Wang }) 209024ee227SWilliam Wang 21014a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 211024ee227SWilliam Wang 21214a67055Ssfencevma // Pipeline 21314a67055Ssfencevma // -------------------------------------------------------------------------------- 21414a67055Ssfencevma // stage 0 21514a67055Ssfencevma // -------------------------------------------------------------------------------- 21614a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 21714a67055Ssfencevma val s0_valid = Wire(Bool()) 21863101478SHaojin Tang val s0_mmio_select = Wire(Bool()) 219c7353d05SYanqin Li val s0_nc_select = Wire(Bool()) 220b240e1c0SAnzooooo val s0_misalign_select= Wire(Bool()) 22114a67055Ssfencevma val s0_kill = Wire(Bool()) 22214a67055Ssfencevma val s0_can_go = s1_ready 22314a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 22463101478SHaojin Tang val s0_mmio_fire = s0_mmio_select && s0_can_go 225c7353d05SYanqin Li val s0_nc_fire = s0_nc_select && s0_can_go 22614a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 22708b0bc30Shappy-lx val s0_tlb_valid = Wire(Bool()) 22808b0bc30Shappy-lx val s0_tlb_hlv = Wire(Bool()) 22908b0bc30Shappy-lx val s0_tlb_hlvx = Wire(Bool()) 230149a2326Sweiding liu val s0_tlb_vaddr = Wire(UInt(VAddrBits.W)) 231db6cfb5aSHaoyuan Feng val s0_tlb_fullva = Wire(UInt(XLEN.W)) 232149a2326Sweiding liu val s0_dcache_vaddr = Wire(UInt(VAddrBits.W)) 233b240e1c0SAnzooooo val s0_is128bit = Wire(Bool()) 234b240e1c0SAnzooooo val s0_misalign_wakeup_fire = s0_misalign_select && s0_can_go && io.misalign_ldin.bits.misalignNeedWakeUp 235dcd58560SWilliam Wang 236cd2ff98bShappy-lx // flow source bundle 237cd2ff98bShappy-lx class FlowSource extends Bundle { 238cd2ff98bShappy-lx val vaddr = UInt(VAddrBits.W) 239cd2ff98bShappy-lx val mask = UInt((VLEN/8).W) 2408241cb85SXuan Hu val uop = new DynInst 241cd2ff98bShappy-lx val try_l2l = Bool() 242cd2ff98bShappy-lx val has_rob_entry = Bool() 243cd2ff98bShappy-lx val rep_carry = new ReplayCarry(nWays) 244cd2ff98bShappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 245cd2ff98bShappy-lx val isFirstIssue = Bool() 246cd2ff98bShappy-lx val fast_rep = Bool() 247cd2ff98bShappy-lx val ld_rep = Bool() 248cd2ff98bShappy-lx val l2l_fwd = Bool() 249cd2ff98bShappy-lx val prf = Bool() 250cd2ff98bShappy-lx val prf_rd = Bool() 251cd2ff98bShappy-lx val prf_wr = Bool() 252ac17908cSHuijin Li val prf_i = Bool() 253cd2ff98bShappy-lx val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 25471489510SXuan Hu // Record the issue port idx of load issue queue. This signal is used by load cancel. 25571489510SXuan Hu val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 25641d8d239Shappy-lx val frm_mabuf = Bool() 25771489510SXuan Hu // vec only 25871489510SXuan Hu val isvec = Bool() 25971489510SXuan Hu val is128bit = Bool() 26071489510SXuan Hu val uop_unit_stride_fof = Bool() 26171489510SXuan Hu val reg_offset = UInt(vOffsetBits.W) 262e20747afSXuan Hu val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 26371489510SXuan Hu val is_first_ele = Bool() 2643952421bSweiding liu // val flowPtr = new VlflowPtr 26526af847eSgood-circle val usSecondInv = Bool() 266b7618691Sweiding liu val mbIndex = UInt(vlmBindexBits.W) 2675281d28fSweiding liu val elemIdx = UInt(elemIdxBits.W) 26855178b77Sweiding liu val elemIdxInsideVd = UInt(elemIdxBits.W) 2695281d28fSweiding liu val alignedType = UInt(alignTypeBits.W) 270c0355297SAnzooooo val vecBaseVaddr = UInt(VAddrBits.W) 271c7353d05SYanqin Li //for Svpbmt NC 272c7353d05SYanqin Li val isnc = Bool() 273c7353d05SYanqin Li val paddr = UInt(PAddrBits.W) 274c7353d05SYanqin Li val data = UInt((VLEN+1).W) 275cd2ff98bShappy-lx } 276cd2ff98bShappy-lx val s0_sel_src = Wire(new FlowSource) 277cd2ff98bShappy-lx 27814a67055Ssfencevma // load flow select/gen 27941d8d239Shappy-lx // src 0: misalignBuffer load (io.misalign_ldin) 28041d8d239Shappy-lx // src 1: super load replayed by LSQ (cache miss replay) (io.replay) 28141d8d239Shappy-lx // src 2: fast load replay (io.fast_rep_in) 28241d8d239Shappy-lx // src 3: mmio (io.lsq.uncache) 283c7353d05SYanqin Li // src 4: nc (io.lsq.nc_ldin) 284c7353d05SYanqin Li // src 5: load replayed by LSQ (io.replay) 285c7353d05SYanqin Li // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch) 28626af847eSgood-circle // NOTE: Now vec/int loads are sent from same RS 28726af847eSgood-circle // A vec load will be splited into multiple uops, 28826af847eSgood-circle // so as long as one uop is issued, 28926af847eSgood-circle // the other uops should have higher priority 290c7353d05SYanqin Li // src 7: vec read from RS (io.vecldin) 291c7353d05SYanqin Li // src 8: int read / software prefetch first issue from RS (io.in) 292c7353d05SYanqin Li // src 9: load try pointchaising when no issued or replayed load (io.fastpath) 293c7353d05SYanqin Li // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch) 29414a67055Ssfencevma // priority: high to low 295c75efc00SAnzo val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.ldin.bits.uop.lqIdx) || 296c75efc00SAnzo io.vecldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.vecldin.bits.uop.lqIdx) 297c7353d05SYanqin Li private val SRC_NUM = 11 298753d2ed8SYanqin Li private val Seq( 299c7353d05SYanqin Li mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx, 300753d2ed8SYanqin Li high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx 301753d2ed8SYanqin Li ) = (0 until SRC_NUM).toSeq 302753d2ed8SYanqin Li // load flow source valid 303753d2ed8SYanqin Li val s0_src_valid_vec = WireInit(VecInit(Seq( 304753d2ed8SYanqin Li io.misalign_ldin.valid, 305753d2ed8SYanqin Li io.replay.valid && io.replay.bits.forward_tlDchannel, 306753d2ed8SYanqin Li io.fast_rep_in.valid, 307753d2ed8SYanqin Li io.lsq.uncache.valid, 308c7353d05SYanqin Li io.lsq.nc_ldin.valid, 309753d2ed8SYanqin Li io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall, 310753d2ed8SYanqin Li io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U, 311753d2ed8SYanqin Li io.vecldin.valid, 312753d2ed8SYanqin Li io.ldin.valid, // int flow first issue or software prefetch 313753d2ed8SYanqin Li io.l2l_fwd_in.valid, 314753d2ed8SYanqin Li io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U, 315753d2ed8SYanqin Li ))) 31614a67055Ssfencevma // load flow source ready 317753d2ed8SYanqin Li val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool())) 318753d2ed8SYanqin Li s0_src_ready_vec(0) := true.B 319753d2ed8SYanqin Li for(i <- 1 until SRC_NUM){ 320753d2ed8SYanqin Li s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _) 321753d2ed8SYanqin Li } 32214a67055Ssfencevma // load flow source select (OH) 323753d2ed8SYanqin Li val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)})) 324753d2ed8SYanqin Li val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx) 325189d8d00SAnzo 326c7353d05SYanqin Li val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i || 327c7353d05SYanqin Li s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) || 328c7353d05SYanqin Li s0_src_select_vec(nc_idx) 329c7353d05SYanqin Li s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || (( 330753d2ed8SYanqin Li s0_src_valid_vec(mab_idx) || 331753d2ed8SYanqin Li s0_src_valid_vec(super_rep_idx) || 332753d2ed8SYanqin Li s0_src_valid_vec(fast_rep_idx) || 333753d2ed8SYanqin Li s0_src_valid_vec(lsq_rep_idx) || 334753d2ed8SYanqin Li s0_src_valid_vec(high_pf_idx) || 335753d2ed8SYanqin Li s0_src_valid_vec(vec_iss_idx) || 336753d2ed8SYanqin Li s0_src_valid_vec(int_iss_idx) || 337753d2ed8SYanqin Li s0_src_valid_vec(l2l_fwd_idx) || 338753d2ed8SYanqin Li s0_src_valid_vec(low_pf_idx) 339c7353d05SYanqin Li ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready)) 34063101478SHaojin Tang 341753d2ed8SYanqin Li s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill 342c7353d05SYanqin Li s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill 343c7353d05SYanqin Li //judgment: is NC with data or not. 344c7353d05SYanqin Li //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in` 345c7353d05SYanqin Li val s0_nc_with_data = s0_sel_src.isnc && !s0_kill 346b240e1c0SAnzooooo s0_misalign_select := s0_src_select_vec(mab_idx) && !s0_kill 34714a67055Ssfencevma 34808b0bc30Shappy-lx // if is hardware prefetch or fast replay, don't send valid to tlb 34908b0bc30Shappy-lx s0_tlb_valid := ( 35008b0bc30Shappy-lx s0_src_valid_vec(mab_idx) || 35108b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || 35208b0bc30Shappy-lx s0_src_valid_vec(lsq_rep_idx) || 35308b0bc30Shappy-lx s0_src_valid_vec(vec_iss_idx) || 35408b0bc30Shappy-lx s0_src_valid_vec(int_iss_idx) || 35508b0bc30Shappy-lx s0_src_valid_vec(l2l_fwd_idx) 35608b0bc30Shappy-lx ) && io.dcache.req.ready 35708b0bc30Shappy-lx 358a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 359753d2ed8SYanqin Li val s0_try_ptr_chasing = s0_src_select_vec(l2l_fwd_idx) 36014a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 36114a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 36214a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 363cd2ff98bShappy-lx s0_kill := s0_ptr_chasing_canceled 36414a67055Ssfencevma 36514a67055Ssfencevma // prefetch related ctrl signal 366753d2ed8SYanqin Li io.canAcceptLowConfPrefetch := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready 367753d2ed8SYanqin Li io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready 3680d32f713Shappy-lx 36914a67055Ssfencevma // query DTLB 37008b0bc30Shappy-lx io.tlb.req.valid := s0_tlb_valid 371cd2ff98bShappy-lx io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 372cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 37314a67055Ssfencevma TlbCmd.read 37414a67055Ssfencevma ) 3758a4dab4dSHaoyuan Feng io.tlb.req.bits.isPrefetch := s0_sel_src.prf 376149a2326Sweiding liu io.tlb.req.bits.vaddr := s0_tlb_vaddr 377db6cfb5aSHaoyuan Feng io.tlb.req.bits.fullva := s0_tlb_fullva 378db6cfb5aSHaoyuan Feng io.tlb.req.bits.checkfullva := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx) 37908b0bc30Shappy-lx io.tlb.req.bits.hyperinst := s0_tlb_hlv 38008b0bc30Shappy-lx io.tlb.req.bits.hlvx := s0_tlb_hlvx 38125df626eSgood-circle io.tlb.req.bits.size := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType)) 38208b0bc30Shappy-lx io.tlb.req.bits.kill := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it 38314a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 38414a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 385cd2ff98bShappy-lx io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 386cd2ff98bShappy-lx io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 38708b0bc30Shappy-lx io.tlb.req.bits.no_translate := s0_tlb_no_query // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check 3888241cb85SXuan Hu io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 389cd2ff98bShappy-lx io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 39014a67055Ssfencevma 39114a67055Ssfencevma // query DCache 392c7353d05SYanqin Li io.dcache.req.valid := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data 393cd2ff98bShappy-lx io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 39414a67055Ssfencevma MemoryOpConstants.M_PFR, 395cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 39614a67055Ssfencevma ) 397149a2326Sweiding liu io.dcache.req.bits.vaddr := s0_dcache_vaddr 398cd2ff98bShappy-lx io.dcache.req.bits.mask := s0_sel_src.mask 39914a67055Ssfencevma io.dcache.req.bits.data := DontCare 400cd2ff98bShappy-lx io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 401cd2ff98bShappy-lx io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 402cd2ff98bShappy-lx io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 403cd2ff98bShappy-lx io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 40414a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 405d2945707SHuijin Li io.dcache.req.bits.lqIdx := s0_sel_src.uop.lqIdx 4060d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 407b240e1c0SAnzooooo io.dcache.is128Req := s0_is128bit 40814a67055Ssfencevma 40914a67055Ssfencevma // load flow priority mux 410cd2ff98bShappy-lx def fromNullSource(): FlowSource = { 411cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 412cd2ff98bShappy-lx out 41314a67055Ssfencevma } 41414a67055Ssfencevma 41541d8d239Shappy-lx def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = { 41641d8d239Shappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 41741d8d239Shappy-lx out.vaddr := src.vaddr 41841d8d239Shappy-lx out.mask := src.mask 41941d8d239Shappy-lx out.uop := src.uop 42041d8d239Shappy-lx out.try_l2l := false.B 42141d8d239Shappy-lx out.has_rob_entry := false.B 42241d8d239Shappy-lx out.rep_carry := src.replayCarry 42341d8d239Shappy-lx out.mshrid := src.mshrid 42441d8d239Shappy-lx out.frm_mabuf := true.B 42541d8d239Shappy-lx out.isFirstIssue := false.B 42641d8d239Shappy-lx out.fast_rep := false.B 42741d8d239Shappy-lx out.ld_rep := false.B 42841d8d239Shappy-lx out.l2l_fwd := false.B 42941d8d239Shappy-lx out.prf := false.B 43041d8d239Shappy-lx out.prf_rd := false.B 43141d8d239Shappy-lx out.prf_wr := false.B 43241d8d239Shappy-lx out.sched_idx := src.schedIndex 433b240e1c0SAnzooooo out.isvec := src.isvec 43441d8d239Shappy-lx out.is128bit := src.is128bit 43541d8d239Shappy-lx out.vecActive := true.B 43641d8d239Shappy-lx out 43741d8d239Shappy-lx } 43841d8d239Shappy-lx 439cd2ff98bShappy-lx def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 440cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 441c7353d05SYanqin Li out.vaddr := src.vaddr 442c7353d05SYanqin Li out.paddr := src.paddr 443cd2ff98bShappy-lx out.mask := src.mask 444cd2ff98bShappy-lx out.uop := src.uop 445cd2ff98bShappy-lx out.try_l2l := false.B 446cd2ff98bShappy-lx out.has_rob_entry := src.hasROBEntry 447cd2ff98bShappy-lx out.rep_carry := src.rep_info.rep_carry 448cd2ff98bShappy-lx out.mshrid := src.rep_info.mshr_id 44941d8d239Shappy-lx out.frm_mabuf := src.isFrmMisAlignBuf 450cd2ff98bShappy-lx out.isFirstIssue := false.B 451cd2ff98bShappy-lx out.fast_rep := true.B 452cd2ff98bShappy-lx out.ld_rep := src.isLoadReplay 453cd2ff98bShappy-lx out.l2l_fwd := false.B 454d30bf7ffSweiding liu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 4558241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 4568241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 457ac17908cSHuijin Li out.prf_i := false.B 458cd2ff98bShappy-lx out.sched_idx := src.schedIndex 459375ed6a9Sweiding liu out.isvec := src.isvec 460375ed6a9Sweiding liu out.is128bit := src.is128bit 461375ed6a9Sweiding liu out.uop_unit_stride_fof := src.uop_unit_stride_fof 462375ed6a9Sweiding liu out.reg_offset := src.reg_offset 463375ed6a9Sweiding liu out.vecActive := src.vecActive 464375ed6a9Sweiding liu out.is_first_ele := src.is_first_ele 465375ed6a9Sweiding liu out.usSecondInv := src.usSecondInv 466375ed6a9Sweiding liu out.mbIndex := src.mbIndex 4675281d28fSweiding liu out.elemIdx := src.elemIdx 46855178b77Sweiding liu out.elemIdxInsideVd := src.elemIdxInsideVd 4695281d28fSweiding liu out.alignedType := src.alignedType 470c7353d05SYanqin Li out.isnc := src.nc 471c7353d05SYanqin Li out.data := src.data 472cd2ff98bShappy-lx out 47314a67055Ssfencevma } 47414a67055Ssfencevma 475375ed6a9Sweiding liu // TODO: implement vector mmio 47663101478SHaojin Tang def fromMmioSource(src: MemExuOutput) = { 47763101478SHaojin Tang val out = WireInit(0.U.asTypeOf(new FlowSource)) 47863101478SHaojin Tang out.mask := 0.U 47963101478SHaojin Tang out.uop := src.uop 48063101478SHaojin Tang out.try_l2l := false.B 48163101478SHaojin Tang out.has_rob_entry := false.B 48263101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 48363101478SHaojin Tang out.mshrid := 0.U 48441d8d239Shappy-lx out.frm_mabuf := false.B 48563101478SHaojin Tang out.isFirstIssue := false.B 48663101478SHaojin Tang out.fast_rep := false.B 48763101478SHaojin Tang out.ld_rep := false.B 48863101478SHaojin Tang out.l2l_fwd := false.B 48963101478SHaojin Tang out.prf := false.B 49063101478SHaojin Tang out.prf_rd := false.B 49163101478SHaojin Tang out.prf_wr := false.B 492ac17908cSHuijin Li out.prf_i := false.B 49363101478SHaojin Tang out.sched_idx := 0.U 49463101478SHaojin Tang out.vecActive := true.B 49563101478SHaojin Tang out 49663101478SHaojin Tang } 49763101478SHaojin Tang 498c7353d05SYanqin Li def fromNcSource(src: LsPipelineBundle): FlowSource = { 499c7353d05SYanqin Li val out = WireInit(0.U.asTypeOf(new FlowSource)) 500c7353d05SYanqin Li out.vaddr := src.vaddr 501c7353d05SYanqin Li out.paddr := src.paddr 502bb76fc1bSYanqin Li out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0)) 503c7353d05SYanqin Li out.uop := src.uop 504c7353d05SYanqin Li out.has_rob_entry := true.B 505c7353d05SYanqin Li out.sched_idx := src.schedIndex 506c7353d05SYanqin Li out.isvec := src.isvec 507c7353d05SYanqin Li out.is128bit := src.is128bit 508c7353d05SYanqin Li out.vecActive := src.vecActive 509c7353d05SYanqin Li out.isnc := true.B 510c7353d05SYanqin Li out.data := src.data 511c7353d05SYanqin Li out 512c7353d05SYanqin Li } 513c7353d05SYanqin Li 514cd2ff98bShappy-lx def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 515cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 516375ed6a9Sweiding liu out.mask := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0))) 517cd2ff98bShappy-lx out.uop := src.uop 518cd2ff98bShappy-lx out.try_l2l := false.B 519cd2ff98bShappy-lx out.has_rob_entry := true.B 520cd2ff98bShappy-lx out.rep_carry := src.replayCarry 521cd2ff98bShappy-lx out.mshrid := src.mshrid 52241d8d239Shappy-lx out.frm_mabuf := false.B 523cd2ff98bShappy-lx out.isFirstIssue := false.B 524cd2ff98bShappy-lx out.fast_rep := false.B 525cd2ff98bShappy-lx out.ld_rep := true.B 526cd2ff98bShappy-lx out.l2l_fwd := false.B 527d30bf7ffSweiding liu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 5288241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 5298241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 530ac17908cSHuijin Li out.prf_i := false.B 531cd2ff98bShappy-lx out.sched_idx := src.schedIndex 532375ed6a9Sweiding liu out.isvec := src.isvec 533375ed6a9Sweiding liu out.is128bit := src.is128bit 534375ed6a9Sweiding liu out.uop_unit_stride_fof := src.uop_unit_stride_fof 535375ed6a9Sweiding liu out.reg_offset := src.reg_offset 536375ed6a9Sweiding liu out.vecActive := src.vecActive 537375ed6a9Sweiding liu out.is_first_ele := src.is_first_ele 538375ed6a9Sweiding liu out.usSecondInv := src.usSecondInv 539375ed6a9Sweiding liu out.mbIndex := src.mbIndex 5405281d28fSweiding liu out.elemIdx := src.elemIdx 54155178b77Sweiding liu out.elemIdxInsideVd := src.elemIdxInsideVd 5425281d28fSweiding liu out.alignedType := src.alignedType 543cd2ff98bShappy-lx out 54414a67055Ssfencevma } 54514a67055Ssfencevma 546375ed6a9Sweiding liu // TODO: implement vector prefetch 547cd2ff98bShappy-lx def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 548cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 549cd2ff98bShappy-lx out.mask := 0.U 550cd2ff98bShappy-lx out.uop := DontCare 551cd2ff98bShappy-lx out.try_l2l := false.B 552cd2ff98bShappy-lx out.has_rob_entry := false.B 55363101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 554cd2ff98bShappy-lx out.mshrid := 0.U 55541d8d239Shappy-lx out.frm_mabuf := false.B 556cd2ff98bShappy-lx out.isFirstIssue := false.B 557cd2ff98bShappy-lx out.fast_rep := false.B 558cd2ff98bShappy-lx out.ld_rep := false.B 559cd2ff98bShappy-lx out.l2l_fwd := false.B 560cd2ff98bShappy-lx out.prf := true.B 561cd2ff98bShappy-lx out.prf_rd := !src.is_store 562cd2ff98bShappy-lx out.prf_wr := src.is_store 563ac17908cSHuijin Li out.prf_i := false.B 564cd2ff98bShappy-lx out.sched_idx := 0.U 565cd2ff98bShappy-lx out 56614a67055Ssfencevma } 56714a67055Ssfencevma 5683952421bSweiding liu def fromVecIssueSource(src: VecPipeBundle): FlowSource = { 569cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 5708241cb85SXuan Hu out.mask := src.mask 5718241cb85SXuan Hu out.uop := src.uop 572cd2ff98bShappy-lx out.try_l2l := false.B 5738241cb85SXuan Hu out.has_rob_entry := true.B 57420a5248fSzhanglinjuan // TODO: VLSU, implement replay carry 57563101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 576cd2ff98bShappy-lx out.mshrid := 0.U 57741d8d239Shappy-lx out.frm_mabuf := false.B 57820a5248fSzhanglinjuan // TODO: VLSU, implement first issue 57926af847eSgood-circle// out.isFirstIssue := src.isFirstIssue 580cd2ff98bShappy-lx out.fast_rep := false.B 581cd2ff98bShappy-lx out.ld_rep := false.B 582cd2ff98bShappy-lx out.l2l_fwd := false.B 583cd2ff98bShappy-lx out.prf := false.B 584cd2ff98bShappy-lx out.prf_rd := false.B 585cd2ff98bShappy-lx out.prf_wr := false.B 586ac17908cSHuijin Li out.prf_i := false.B 587cd2ff98bShappy-lx out.sched_idx := 0.U 58820a5248fSzhanglinjuan // Vector load interface 5898241cb85SXuan Hu out.isvec := true.B 59020a5248fSzhanglinjuan // vector loads only access a single element at a time, so 128-bit path is not used for now 59100e6f2e2Sweiding liu out.is128bit := is128Bit(src.alignedType) 5928241cb85SXuan Hu out.uop_unit_stride_fof := src.uop_unit_stride_fof 5938241cb85SXuan Hu // out.rob_idx_valid := src.rob_idx_valid 5948241cb85SXuan Hu // out.inner_idx := src.inner_idx 5958241cb85SXuan Hu // out.rob_idx := src.rob_idx 5968241cb85SXuan Hu out.reg_offset := src.reg_offset 5978241cb85SXuan Hu // out.offset := src.offset 598e20747afSXuan Hu out.vecActive := src.vecActive 5998241cb85SXuan Hu out.is_first_ele := src.is_first_ele 6003952421bSweiding liu // out.flowPtr := src.flowPtr 60126af847eSgood-circle out.usSecondInv := src.usSecondInv 602b7618691Sweiding liu out.mbIndex := src.mBIndex 6035281d28fSweiding liu out.elemIdx := src.elemIdx 60455178b77Sweiding liu out.elemIdxInsideVd := src.elemIdxInsideVd 605c0355297SAnzooooo out.vecBaseVaddr := src.basevaddr 6065281d28fSweiding liu out.alignedType := src.alignedType 60726af847eSgood-circle out 60826af847eSgood-circle } 60926af847eSgood-circle 61026af847eSgood-circle def fromIntIssueSource(src: MemExuInput): FlowSource = { 61126af847eSgood-circle val out = WireInit(0.U.asTypeOf(new FlowSource)) 612149a2326Sweiding liu val addr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 613149a2326Sweiding liu out.mask := genVWmask(addr, src.uop.fuOpType(1,0)) 61426af847eSgood-circle out.uop := src.uop 61526af847eSgood-circle out.try_l2l := false.B 61626af847eSgood-circle out.has_rob_entry := true.B 61726af847eSgood-circle out.rep_carry := 0.U.asTypeOf(out.rep_carry) 61826af847eSgood-circle out.mshrid := 0.U 61941d8d239Shappy-lx out.frm_mabuf := false.B 62026af847eSgood-circle out.isFirstIssue := true.B 62126af847eSgood-circle out.fast_rep := false.B 62226af847eSgood-circle out.ld_rep := false.B 62326af847eSgood-circle out.l2l_fwd := false.B 62426af847eSgood-circle out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 62526af847eSgood-circle out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 62626af847eSgood-circle out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 627ac17908cSHuijin Li out.prf_i := src.uop.fuOpType === LSUOpType.prefetch_i 62826af847eSgood-circle out.sched_idx := 0.U 62926af847eSgood-circle out.vecActive := true.B // true for scala load 63071489510SXuan Hu out 63114a67055Ssfencevma } 63214a67055Ssfencevma 633375ed6a9Sweiding liu // TODO: implement vector l2l 634cd2ff98bShappy-lx def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 635cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 636cd2ff98bShappy-lx out.mask := genVWmask(0.U, LSUOpType.ld) 63714a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 63814a67055Ssfencevma // Assume the pointer chasing is always ld. 6398241cb85SXuan Hu out.uop.fuOpType := LSUOpType.ld 640cd2ff98bShappy-lx out.try_l2l := true.B 641596af5d2SHaojin Tang // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 64214a67055Ssfencevma // because these signals will be updated in S1 643cd2ff98bShappy-lx out.has_rob_entry := false.B 644cd2ff98bShappy-lx out.mshrid := 0.U 64541d8d239Shappy-lx out.frm_mabuf := false.B 64663101478SHaojin Tang out.rep_carry := 0.U.asTypeOf(out.rep_carry) 647cd2ff98bShappy-lx out.isFirstIssue := true.B 648cd2ff98bShappy-lx out.fast_rep := false.B 649cd2ff98bShappy-lx out.ld_rep := false.B 650cd2ff98bShappy-lx out.l2l_fwd := true.B 651cd2ff98bShappy-lx out.prf := false.B 652cd2ff98bShappy-lx out.prf_rd := false.B 653cd2ff98bShappy-lx out.prf_wr := false.B 654ac17908cSHuijin Li out.prf_i := false.B 655cd2ff98bShappy-lx out.sched_idx := 0.U 656cd2ff98bShappy-lx out 65714a67055Ssfencevma } 65814a67055Ssfencevma 65914a67055Ssfencevma // set default 660753d2ed8SYanqin Li val s0_src_selector = WireInit(s0_src_valid_vec) 661753d2ed8SYanqin Li if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B } 662cd2ff98bShappy-lx val s0_src_format = Seq( 66341d8d239Shappy-lx fromMisAlignBufferSource(io.misalign_ldin.bits), 664cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 665cd2ff98bShappy-lx fromFastReplaySource(io.fast_rep_in.bits), 66663101478SHaojin Tang fromMmioSource(io.lsq.uncache.bits), 667c7353d05SYanqin Li fromNcSource(io.lsq.nc_ldin.bits), 668cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 669cd2ff98bShappy-lx fromPrefetchSource(io.prefetch_req.bits), 6708241cb85SXuan Hu fromVecIssueSource(io.vecldin.bits), 67126af847eSgood-circle fromIntIssueSource(io.ldin.bits), 672149a2326Sweiding liu (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()), 673149a2326Sweiding liu fromPrefetchSource(io.prefetch_req.bits) 674cd2ff98bShappy-lx ) 675cd2ff98bShappy-lx s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 67614a67055Ssfencevma 67708b0bc30Shappy-lx // fast replay and hardware prefetch don't need to query tlb 67808b0bc30Shappy-lx val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 679db6cfb5aSHaoyuan Feng val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr) 68008b0bc30Shappy-lx s0_tlb_vaddr := Mux( 681753d2ed8SYanqin Li s0_src_valid_vec(mab_idx), 68241d8d239Shappy-lx io.misalign_ldin.bits.vaddr, 68308b0bc30Shappy-lx Mux( 68408b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 685149a2326Sweiding liu io.replay.bits.vaddr, 68608b0bc30Shappy-lx int_vec_vaddr 687149a2326Sweiding liu ) 68808b0bc30Shappy-lx ) 689b240e1c0SAnzooooo s0_dcache_vaddr := Mux( 690b240e1c0SAnzooooo s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr, 691b240e1c0SAnzooooo Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(), 692b240e1c0SAnzooooo Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check 693b240e1c0SAnzooooo s0_tlb_vaddr)) 694b240e1c0SAnzooooo ) 695b240e1c0SAnzooooo 696b240e1c0SAnzooooo val s0_alignType = Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)) 697b240e1c0SAnzooooo 698b240e1c0SAnzooooo val s0_addr_aligned = LookupTree(s0_alignType, List( 699b240e1c0SAnzooooo "b00".U -> true.B, //b 700b240e1c0SAnzooooo "b01".U -> (s0_dcache_vaddr(0) === 0.U), //h 701b240e1c0SAnzooooo "b10".U -> (s0_dcache_vaddr(1, 0) === 0.U), //w 702b240e1c0SAnzooooo "b11".U -> (s0_dcache_vaddr(2, 0) === 0.U) //d 703b240e1c0SAnzooooo )) 704b240e1c0SAnzooooo // address align check 705b240e1c0SAnzooooo XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!") 706b240e1c0SAnzooooo 707b240e1c0SAnzooooo val s0_check_vaddr_low = s0_dcache_vaddr(4, 0) 708b240e1c0SAnzooooo val s0_check_vaddr_Up_low = LookupTree(s0_alignType, List( 709b240e1c0SAnzooooo "b00".U -> 0.U, 710b240e1c0SAnzooooo "b01".U -> 1.U, 711b240e1c0SAnzooooo "b10".U -> 3.U, 712b240e1c0SAnzooooo "b11".U -> 7.U 713b240e1c0SAnzooooo )) + s0_check_vaddr_low 714b240e1c0SAnzooooo //TODO vec? 715b240e1c0SAnzooooo val s0_rs_cross16Bytes = s0_check_vaddr_Up_low(4) =/= s0_check_vaddr_low(4) 716b240e1c0SAnzooooo val s0_misalignWith16Byte = !s0_rs_cross16Bytes && !s0_addr_aligned && !s0_hw_prf_select 717b240e1c0SAnzooooo val s0_misalignNeedWakeUp = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.misalignNeedWakeUp 718b240e1c0SAnzooooo val s0_finalSplit = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.isFinalSplit 719b240e1c0SAnzooooo s0_is128bit := s0_sel_src.is128bit || s0_misalignWith16Byte 720db6cfb5aSHaoyuan Feng 721db6cfb5aSHaoyuan Feng // only first issue of int / vec load intructions need to check full vaddr 7229abad712SHaoyuan Feng s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx), 7239abad712SHaoyuan Feng io.misalign_ldin.bits.fullva, 7249abad712SHaoyuan Feng Mux(s0_src_select_vec(vec_iss_idx), 725db6cfb5aSHaoyuan Feng io.vecldin.bits.vaddr, 726db6cfb5aSHaoyuan Feng Mux( 727db6cfb5aSHaoyuan Feng s0_src_select_vec(int_iss_idx), 728db6cfb5aSHaoyuan Feng io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN), 729db6cfb5aSHaoyuan Feng s0_dcache_vaddr 730db6cfb5aSHaoyuan Feng ) 731db6cfb5aSHaoyuan Feng ) 7329abad712SHaoyuan Feng ) 733db6cfb5aSHaoyuan Feng 73408b0bc30Shappy-lx s0_tlb_hlv := Mux( 73508b0bc30Shappy-lx s0_src_valid_vec(mab_idx), 73608b0bc30Shappy-lx LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType), 73708b0bc30Shappy-lx Mux( 73808b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 73908b0bc30Shappy-lx LSUOpType.isHlv(io.replay.bits.uop.fuOpType), 74008b0bc30Shappy-lx Mux( 74108b0bc30Shappy-lx s0_src_valid_vec(int_iss_idx), 74208b0bc30Shappy-lx LSUOpType.isHlv(io.ldin.bits.uop.fuOpType), 74308b0bc30Shappy-lx false.B 74408b0bc30Shappy-lx ) 74508b0bc30Shappy-lx ) 74608b0bc30Shappy-lx ) 74708b0bc30Shappy-lx s0_tlb_hlvx := Mux( 74808b0bc30Shappy-lx s0_src_valid_vec(mab_idx), 74908b0bc30Shappy-lx LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType), 75008b0bc30Shappy-lx Mux( 75108b0bc30Shappy-lx s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 75208b0bc30Shappy-lx LSUOpType.isHlvx(io.replay.bits.uop.fuOpType), 75308b0bc30Shappy-lx Mux( 75408b0bc30Shappy-lx s0_src_valid_vec(int_iss_idx), 75508b0bc30Shappy-lx LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType), 75608b0bc30Shappy-lx false.B 75708b0bc30Shappy-lx ) 75808b0bc30Shappy-lx ) 75908b0bc30Shappy-lx ) 760149a2326Sweiding liu 76114a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 76214a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 76314a67055Ssfencevma s0_out := DontCare 764c7353d05SYanqin Li s0_out.vaddr := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr) 765db6cfb5aSHaoyuan Feng s0_out.fullva := s0_tlb_fullva 766cd2ff98bShappy-lx s0_out.mask := s0_sel_src.mask 767cd2ff98bShappy-lx s0_out.uop := s0_sel_src.uop 768cd2ff98bShappy-lx s0_out.isFirstIssue := s0_sel_src.isFirstIssue 769cd2ff98bShappy-lx s0_out.hasROBEntry := s0_sel_src.has_rob_entry 770cd2ff98bShappy-lx s0_out.isPrefetch := s0_sel_src.prf 771cd2ff98bShappy-lx s0_out.isHWPrefetch := s0_hw_prf_select 772cd2ff98bShappy-lx s0_out.isFastReplay := s0_sel_src.fast_rep 773cd2ff98bShappy-lx s0_out.isLoadReplay := s0_sel_src.ld_rep 774cd2ff98bShappy-lx s0_out.isFastPath := s0_sel_src.l2l_fwd 775cd2ff98bShappy-lx s0_out.mshrid := s0_sel_src.mshrid 77671489510SXuan Hu s0_out.isvec := s0_sel_src.isvec 777b240e1c0SAnzooooo s0_out.is128bit := s0_is128bit 77841d8d239Shappy-lx s0_out.isFrmMisAlignBuf := s0_sel_src.frm_mabuf 77971489510SXuan Hu s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 780c7353d05SYanqin Li s0_out.paddr := 781c7353d05SYanqin Li Mux(s0_src_valid_vec(nc_idx), io.lsq.nc_ldin.bits.paddr, 782c7353d05SYanqin Li Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr, 783c7353d05SYanqin Li Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U, 784c7353d05SYanqin Li io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch 78508b0bc30Shappy-lx s0_out.tlbNoQuery := s0_tlb_no_query 78620a5248fSzhanglinjuan // s0_out.rob_idx_valid := s0_rob_idx_valid 78720a5248fSzhanglinjuan // s0_out.inner_idx := s0_inner_idx 78820a5248fSzhanglinjuan // s0_out.rob_idx := s0_rob_idx 78971489510SXuan Hu s0_out.reg_offset := s0_sel_src.reg_offset 79020a5248fSzhanglinjuan // s0_out.offset := s0_offset 791e20747afSXuan Hu s0_out.vecActive := s0_sel_src.vecActive 79226af847eSgood-circle s0_out.usSecondInv := s0_sel_src.usSecondInv 79371489510SXuan Hu s0_out.is_first_ele := s0_sel_src.is_first_ele 7945281d28fSweiding liu s0_out.elemIdx := s0_sel_src.elemIdx 79555178b77Sweiding liu s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd 7965281d28fSweiding liu s0_out.alignedType := s0_sel_src.alignedType 7975281d28fSweiding liu s0_out.mbIndex := s0_sel_src.mbIndex 798c0355297SAnzooooo s0_out.vecBaseVaddr := s0_sel_src.vecBaseVaddr 7993952421bSweiding liu // s0_out.flowPtr := s0_sel_src.flowPtr 800b240e1c0SAnzooooo s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive && !s0_misalignWith16Byte 801b240e1c0SAnzooooo s0_out.isMisalign := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive 802753d2ed8SYanqin Li s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx) 803cd2ff98bShappy-lx when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 80414a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 80514a67055Ssfencevma }.otherwise{ 806cd2ff98bShappy-lx s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 80714a67055Ssfencevma } 808cd2ff98bShappy-lx s0_out.schedIndex := s0_sel_src.sched_idx 809c7353d05SYanqin Li //for Svpbmt Nc 810c7353d05SYanqin Li s0_out.nc := s0_sel_src.isnc 811c7353d05SYanqin Li s0_out.data := s0_sel_src.data 812b240e1c0SAnzooooo s0_out.misalignWith16Byte := s0_misalignWith16Byte 813b240e1c0SAnzooooo s0_out.misalignNeedWakeUp := s0_misalignNeedWakeUp 814b240e1c0SAnzooooo s0_out.isFinalSplit := s0_finalSplit 81514a67055Ssfencevma 81614a67055Ssfencevma // load fast replay 817753d2ed8SYanqin Li io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx)) 81814a67055Ssfencevma 81963101478SHaojin Tang // mmio 82063101478SHaojin Tang io.lsq.uncache.ready := s0_mmio_fire 821bb76fc1bSYanqin Li io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go 82263101478SHaojin Tang 82314a67055Ssfencevma // load flow source ready 82476e71c02Shappy-lx // cache missed load has highest priority 82576e71c02Shappy-lx // always accept cache missed load flow from load replay queue 826753d2ed8SYanqin Li io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx))) 82714a67055Ssfencevma 82814a67055Ssfencevma // accept load flow from rs when: 82914a67055Ssfencevma // 1) there is no lsq-replayed load 83076e71c02Shappy-lx // 2) there is no fast replayed load 83176e71c02Shappy-lx // 3) there is no high confidence prefetch request 832753d2ed8SYanqin Li io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx) 833753d2ed8SYanqin Li io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx) 834753d2ed8SYanqin Li io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx) 83514a67055Ssfencevma 83614a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 83714a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 83814a67055Ssfencevma 83914a67055Ssfencevma // dcache replacement extra info 84014a67055Ssfencevma // TODO: should prefetch load update replacement? 841753d2ed8SYanqin Li io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B) 84214a67055Ssfencevma 843596af5d2SHaojin Tang // load wakeup 844bb76fc1bSYanqin Li // TODO: vector load wakeup? frm_mabuf wakeup? 84521f0aff0Sweiding liu val s0_wakeup_selector = Seq( 846b240e1c0SAnzooooo s0_misalign_wakeup_fire, 847753d2ed8SYanqin Li s0_src_valid_vec(super_rep_idx), 848753d2ed8SYanqin Li s0_src_valid_vec(fast_rep_idx), 84921f0aff0Sweiding liu s0_mmio_fire, 850bb76fc1bSYanqin Li s0_nc_fire, 851753d2ed8SYanqin Li s0_src_valid_vec(lsq_rep_idx), 852753d2ed8SYanqin Li s0_src_valid_vec(int_iss_idx) 85321f0aff0Sweiding liu ) 85421f0aff0Sweiding liu val s0_wakeup_format = Seq( 855b240e1c0SAnzooooo io.misalign_ldin.bits.uop, 85621f0aff0Sweiding liu io.replay.bits.uop, 85721f0aff0Sweiding liu io.fast_rep_in.bits.uop, 85821f0aff0Sweiding liu io.lsq.uncache.bits.uop, 859bb76fc1bSYanqin Li io.lsq.nc_ldin.bits.uop, 86021f0aff0Sweiding liu io.replay.bits.uop, 86121f0aff0Sweiding liu io.ldin.bits.uop, 86221f0aff0Sweiding liu ) 86321f0aff0Sweiding liu val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format) 864bb76fc1bSYanqin Li io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && ( 865c7353d05SYanqin Li s0_src_valid_vec(super_rep_idx) || 866c7353d05SYanqin Li s0_src_valid_vec(fast_rep_idx) || 867c7353d05SYanqin Li s0_src_valid_vec(lsq_rep_idx) || 868c7353d05SYanqin Li (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf && 869c7353d05SYanqin Li !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx)) 870b240e1c0SAnzooooo ) || s0_mmio_fire || s0_nc_fire || s0_misalign_wakeup_fire 87121f0aff0Sweiding liu io.wakeup.bits := s0_wakeup_uop 872596af5d2SHaojin Tang 873ac17908cSHuijin Li // prefetch.i(Zicbop) 874753d2ed8SYanqin Li io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 875753d2ed8SYanqin Li io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 876ac17908cSHuijin Li 87714a67055Ssfencevma XSDebug(io.dcache.req.fire, 878149a2326Sweiding liu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n" 87914a67055Ssfencevma ) 88014a67055Ssfencevma XSDebug(s0_valid, 881870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 88214a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 88314a67055Ssfencevma 88414a67055Ssfencevma // Pipeline 88514a67055Ssfencevma // -------------------------------------------------------------------------------- 88614a67055Ssfencevma // stage 1 88714a67055Ssfencevma // -------------------------------------------------------------------------------- 88814a67055Ssfencevma // TLB resp (send paddr to dcache) 88914a67055Ssfencevma val s1_valid = RegInit(false.B) 89014a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 89114a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 89214a67055Ssfencevma val s1_kill = Wire(Bool()) 89314a67055Ssfencevma val s1_can_go = s2_ready 89414a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 895e20747afSXuan Hu val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 896c7353d05SYanqin Li val s1_nc_with_data = RegNext(s0_nc_with_data) 89714a67055Ssfencevma 89814a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 89914a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 90014a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 90114a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 90214a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 90314a67055Ssfencevma 9045adc4829SYanqin Li val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay 9055adc4829SYanqin Li val s1_fast_rep_dly_err = RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay 9065adc4829SYanqin Li val s1_l2l_fwd_dly_err = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath 907cd2ff98bShappy-lx val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 90814a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 90914a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 91014a67055Ssfencevma val s1_vaddr = Wire(UInt()) 91114a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 912cca17e78Speixiaokun val s1_gpaddr_dup_lsu = Wire(UInt()) 91314a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 914870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 915c151d553SAnzooooo val s1_tlb_miss = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 91608b0bc30Shappy-lx val s1_tlb_fast_miss = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid 917c7353d05SYanqin Li val s1_pbmt = Mux(!s1_tlb_miss, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W)) 918c7353d05SYanqin Li val s1_nc = s1_in.nc 91914a67055Ssfencevma val s1_prf = s1_in.isPrefetch 92014a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 92114a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 92214a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 92314a67055Ssfencevma 92414a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 92514a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 92614a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 92708b0bc30Shappy-lx s1_paddr_dup_lsu := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0)) 92808b0bc30Shappy-lx s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1)) 92908b0bc30Shappy-lx s1_gpaddr_dup_lsu := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0)) 93014a67055Ssfencevma 93114a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 93214a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 93314a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 93414a67055Ssfencevma } 93514a67055Ssfencevma 936cd2ff98bShappy-lx io.tlb.req_kill := s1_kill || s1_dly_err 937149a2326Sweiding liu io.tlb.req.bits.pmp_addr := s1_in.paddr 93814a67055Ssfencevma io.tlb.resp.ready := true.B 93914a67055Ssfencevma 94014a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 94114a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 942cd2ff98bShappy-lx io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 94308b0bc30Shappy-lx io.dcache.s1_kill_data_read := s1_kill || s1_dly_err || s1_tlb_fast_miss 94414a67055Ssfencevma 94514a67055Ssfencevma // store to load forwarding 946cd2ff98bShappy-lx io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 94714a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 94814a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 94914a67055Ssfencevma io.sbuffer.uop := s1_in.uop 95014a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 95114a67055Ssfencevma io.sbuffer.mask := s1_in.mask 952870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 95314a67055Ssfencevma 954e04c5f64SYanqin Li io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 955e04c5f64SYanqin Li io.ubuffer.vaddr := s1_vaddr 956e04c5f64SYanqin Li io.ubuffer.paddr := s1_paddr_dup_lsu 957e04c5f64SYanqin Li io.ubuffer.uop := s1_in.uop 958e04c5f64SYanqin Li io.ubuffer.sqIdx := s1_in.uop.sqIdx 959e04c5f64SYanqin Li io.ubuffer.mask := s1_in.mask 960e04c5f64SYanqin Li io.ubuffer.pc := s1_in.uop.pc // FIXME: remove it 961e04c5f64SYanqin Li 962cd2ff98bShappy-lx io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 96314a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 96414a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 96514a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 96614a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 967e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 96814a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 969870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 97014a67055Ssfencevma 97114a67055Ssfencevma // st-ld violation query 972dde74b27SAnzooooo // if store unit is 128-bits memory access, need match 128-bit 973b240e1c0SAnzooooo private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s1_in.isvec || s1_in.misalignWith16Byte) && s1_in.is128bit))) 974dde74b27SAnzooooo val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s, 97500e6f2e2Sweiding liu s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 976dde74b27SAnzooooo s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 97714a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 97814a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 97914a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 98000e6f2e2Sweiding liu s1_nuke_paddr_match(w) && // paddr match 98114a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 98214a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 98314a67055Ssfencevma 98414a67055Ssfencevma s1_out := s1_in 98514a67055Ssfencevma s1_out.vaddr := s1_vaddr 986189833a1SHaoyuan Feng s1_out.fullva := io.tlb.resp.bits.fullva 98746e9ee74SHaoyuan Feng s1_out.vaNeedExt := io.tlb.resp.bits.excp(0).vaNeedExt 98846e9ee74SHaoyuan Feng s1_out.isHyper := io.tlb.resp.bits.excp(0).isHyper 98914a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 9908ecb4a7dSpeixiaokun s1_out.gpaddr := s1_gpaddr_dup_lsu 991ad415ae0SXiaokun-Pei s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE 99214a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 99314a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 99414a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 99514a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 996cd2ff98bShappy-lx s1_out.delayedLoadError := s1_dly_err 997c7353d05SYanqin Li s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt) 998c7353d05SYanqin Li s1_out.mmio := Pbmt.isIO(s1_pbmt) 99914a67055Ssfencevma 1000cd2ff98bShappy-lx when (!s1_dly_err) { 100114a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 100214a67055Ssfencevma // af & pf exception were modified 100308b0bc30Shappy-lx // if is tlbNoQuery request, don't trigger exception from tlb resp 100408b0bc30Shappy-lx s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 100508b0bc30Shappy-lx s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery 100608b0bc30Shappy-lx s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 1007b240e1c0SAnzooooo when (RegNext(io.tlb.req.bits.checkfullva) && 100846e9ee74SHaoyuan Feng (s1_out.uop.exceptionVec(loadPageFault) || 100946e9ee74SHaoyuan Feng s1_out.uop.exceptionVec(loadGuestPageFault) || 101046e9ee74SHaoyuan Feng s1_out.uop.exceptionVec(loadAccessFault))) { 1011db6cfb5aSHaoyuan Feng s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 1012562eaa0cSAnzooooo s1_out.isMisalign := false.B 1013db6cfb5aSHaoyuan Feng } 101414a67055Ssfencevma } .otherwise { 101571489510SXuan Hu s1_out.uop.exceptionVec(loadPageFault) := false.B 1016e25e4d90SXuan Hu s1_out.uop.exceptionVec(loadGuestPageFault) := false.B 101771489510SXuan Hu s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 1018562eaa0cSAnzooooo s1_out.isMisalign := false.B 1019e20747afSXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 102014a67055Ssfencevma } 102114a67055Ssfencevma 102214a67055Ssfencevma // pointer chasing 10235adc4829SYanqin Li val s1_try_ptr_chasing = GatedValidRegNext(s0_do_try_ptr_chasing, false.B) 102414a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 102514a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 102614a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 102714a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 102814a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 1029cd2ff98bShappy-lx val s1_fast_mismatch = WireInit(false.B) 103014a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 103114a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 103214a67055Ssfencevma 10335adc4829SYanqin Li val s1_redirect_reg = Wire(Valid(new Redirect)) 10345adc4829SYanqin Li s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid) 10355adc4829SYanqin Li s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid) 10365adc4829SYanqin Li 1037cd2ff98bShappy-lx s1_kill := s1_fast_rep_dly_kill || 1038e50f3145Ssfencevma s1_cancel_ptr_chasing || 1039e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 10405adc4829SYanqin Li (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) || 1041c7353d05SYanqin Li RegEnable(s0_kill, false.B, io.ldin.valid || 1042c7353d05SYanqin Li io.vecldin.valid || io.replay.valid || 1043c7353d05SYanqin Li io.l2l_fwd_in.valid || io.fast_rep_in.valid || 1044c7353d05SYanqin Li io.misalign_ldin.valid || io.lsq.nc_ldin.valid 1045c7353d05SYanqin Li ) 1046e50f3145Ssfencevma 1047c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 1048c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 1049c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 1050c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 1051cd2ff98bShappy-lx s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 1052cd2ff98bShappy-lx RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 1053cd2ff98bShappy-lx // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 1054cd2ff98bShappy-lx s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 10558241cb85SXuan Hu s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 1056c163075eSsfencevma // Case 2: this load-load uop is cancelled 105714a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 1058cd2ff98bShappy-lx // Case 3: fast mismatch 1059cd2ff98bShappy-lx s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 106014a67055Ssfencevma 106114a67055Ssfencevma when (s1_try_ptr_chasing) { 1062cd2ff98bShappy-lx s1_cancel_ptr_chasing := s1_addr_mismatch || 1063cd2ff98bShappy-lx s1_addr_misaligned || 1064cd2ff98bShappy-lx s1_fu_op_type_not_ld || 1065cd2ff98bShappy-lx s1_ptr_chasing_canceled || 1066cd2ff98bShappy-lx s1_fast_mismatch 106714a67055Ssfencevma 106814a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 1069870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 1070c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 1071e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 1072e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 107314a67055Ssfencevma 10748744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 107514a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 107614a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 1077c3b763d0SYinan Xu } 1078e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 1079c7353d05SYanqin Li s0_ptr_chasing_canceled := s1_try_ptr_chasing && 1080c7353d05SYanqin Li !io.replay.fire && !io.fast_rep_in.fire && 1081c7353d05SYanqin Li !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && 1082c7353d05SYanqin Li !io.misalign_ldin.fire && 1083c7353d05SYanqin Li !io.lsq.nc_ldin.valid 108414a67055Ssfencevma when (s1_try_ptr_chasing) { 108514a67055Ssfencevma io.ldin.ready := true.B 108614a67055Ssfencevma } 1087c3b763d0SYinan Xu } 1088c3b763d0SYinan Xu } 1089c3b763d0SYinan Xu 109014a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 10915adc4829SYanqin Li val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire) 109214a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 109314a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 109414a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 109514a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 109614a67055Ssfencevma if (EnableLoadToLoadForward) { 109714a67055Ssfencevma when (s1_try_ptr_chasing) { 109814a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 1099c3b763d0SYinan Xu } 110014a67055Ssfencevma } 1101024ee227SWilliam Wang 110214a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 110314a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 110414a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 11050a47e4a1SWilliam Wang 110694998b06Shappy-lx val loadTrigger = Module(new MemTrigger(MemType.LOAD)) 110794998b06Shappy-lx loadTrigger.io.fromCsrTrigger.tdataVec := io.fromCsrTrigger.tdataVec 110894998b06Shappy-lx loadTrigger.io.fromCsrTrigger.tEnableVec := io.fromCsrTrigger.tEnableVec 110994998b06Shappy-lx loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp 111094998b06Shappy-lx loadTrigger.io.fromCsrTrigger.debugMode := io.fromCsrTrigger.debugMode 111194998b06Shappy-lx loadTrigger.io.fromLoadStore.vaddr := s1_vaddr 1112506ca2a3SAnzooooo loadTrigger.io.fromLoadStore.isVectorUnitStride := s1_in.isvec && s1_in.is128bit 1113506ca2a3SAnzooooo loadTrigger.io.fromLoadStore.mask := s1_in.mask 111494998b06Shappy-lx 111594998b06Shappy-lx val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction 111694998b06Shappy-lx val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action) 111794998b06Shappy-lx val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action) 111894998b06Shappy-lx s1_out.uop.trigger := s1_trigger_action 111994998b06Shappy-lx s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint 1120c0355297SAnzooooo s1_out.vecVaddrOffset := Mux( 1121c0355297SAnzooooo s1_trigger_debug_mode || s1_trigger_breakpoint, 1122c0355297SAnzooooo loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr, 112341c5202dSAnzooooo s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr 1124c0355297SAnzooooo ) 1125d0d2c22dSAnzooooo s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U) 112694998b06Shappy-lx 112714a67055Ssfencevma XSDebug(s1_valid, 1128870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 112914a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 1130683c1411Shappy-lx 113114a67055Ssfencevma // Pipeline 113214a67055Ssfencevma // -------------------------------------------------------------------------------- 113314a67055Ssfencevma // stage 2 113414a67055Ssfencevma // -------------------------------------------------------------------------------- 113514a67055Ssfencevma // s2: DCache resp 113614a67055Ssfencevma val s2_valid = RegInit(false.B) 1137f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 1138f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 113914a67055Ssfencevma val s2_kill = Wire(Bool()) 114014a67055Ssfencevma val s2_can_go = s3_ready 114114a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 1142e20747afSXuan Hu val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 114320a5248fSzhanglinjuan val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 11443406b3afSweiding liu val s2_data_select = genRdataOH(s2_out.uop) 114508b0bc30Shappy-lx val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(2, 0)) 114641d8d239Shappy-lx val s2_frm_mabuf = s2_in.isFrmMisAlignBuf 1147002c10a4SYanqin Li val s2_pbmt = RegEnable(s1_pbmt, s1_fire) 114894998b06Shappy-lx val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire) 1149c7353d05SYanqin Li val s2_nc_with_data = RegNext(s1_nc_with_data) 1150*37f33e11Scz4e val s2_mmio_req = Wire(Valid(new MemExuOutput)) 1151*37f33e11Scz4e s2_mmio_req.valid := RegNextN(io.lsq.uncache.fire, 2, Some(false.B)) 1152*37f33e11Scz4e s2_mmio_req.bits := RegNextN(io.lsq.uncache.bits, 2) 1153e4f69d78Ssfencevma 115414a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 115514a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 115614a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 115714a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 115814a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 115914a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 116014a67055Ssfencevma 116114a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 11626aee9d0bSAnzo val s2_isMisalign = WireInit(s2_in.isMisalign) 1163f9ac118cSHaoyuan Feng 116414a67055Ssfencevma val s2_prf = s2_in.isPrefetch 116514a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 11666aee9d0bSAnzo val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 11676aee9d0bSAnzo val s2_un_misalign_exception = s2_vecActive && 11686aee9d0bSAnzo (s2_trigger_debug_mode || ExceptionNO.selectByFuAndUnSelect(s2_exception_vec, LduCfg, Seq(loadAddrMisaligned)).asUInt.orR) 11696aee9d0bSAnzo val s2_check_mmio = !s2_prf && !s2_in.tlbMiss && Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_pmp.mmio) && !s2_un_misalign_exception 117014a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 117114a67055Ssfencevma // if such exception happen, that inst and its exception info 117214a67055Ssfencevma // will be force writebacked to rob 1173c7353d05SYanqin Li val s2_actually_uncache = Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio 1174519244c7SYanqin Li val s2_memBackTypeMM = !s2_pmp.mmio 1175cd2ff98bShappy-lx when (!s2_in.delayedLoadError) { 1176c7353d05SYanqin Li s2_exception_vec(loadAccessFault) := s2_vecActive && ( 1177c7353d05SYanqin Li s2_in.uop.exceptionVec(loadAccessFault) || 117811d57984Slwd s2_pmp.ld || 1179b240e1c0SAnzooooo (s2_isvec || s2_frm_mabuf) && s2_actually_uncache && !s2_prf && !s2_in.tlbMiss || 1180c7353d05SYanqin Li io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable) 1181c7353d05SYanqin Li ) 118214a67055Ssfencevma } 1183cd2ff98bShappy-lx 1184cd2ff98bShappy-lx // soft prefetch will not trigger any exception (but ecc error interrupt may 1185cd2ff98bShappy-lx // be triggered) 1186b2d1865fScz4e val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) || 1187b2d1865fScz4e s2_in.uop.exceptionVec(breakPoint) 1188b2d1865fScz4e when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) { 1189cd2ff98bShappy-lx s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 11906aee9d0bSAnzo s2_isMisalign := false.B 119114a67055Ssfencevma } 119294998b06Shappy-lx val s2_exception = s2_vecActive && 119394998b06Shappy-lx (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR) 1194b240e1c0SAnzooooo val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && 1195562eaa0cSAnzooooo s2_out.isMisalign && !s2_in.misalignWith16Byte && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode && !s2_check_mmio 1196066ca249Szhanglinjuan val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan, s2_d_corrupt) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 1197066ca249Szhanglinjuan val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr, s2_mshr_corrupt) = io.forward_mshr.forward() 119814a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 119914a67055Ssfencevma 120014a67055Ssfencevma // writeback access fault caused by ecc error / bus error 120114a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 120214a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 1203c7353d05SYanqin Li // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp 1204e50f3145Ssfencevma val s2_mmio = !s2_prf && 1205c7353d05SYanqin Li !s2_exception && !s2_in.tlbMiss && 1206c7353d05SYanqin Li Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_pmp.mmio) 1207c7353d05SYanqin Li val s2_uncache = !s2_prf && !s2_exception && !s2_in.tlbMiss && s2_actually_uncache 1208e50f3145Ssfencevma 120914a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 12104b0d80d8SXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && 12113b9e873dSHaoyuan Feng io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid) 121214a67055Ssfencevma 1213e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 12143b9e873dSHaoyuan Feng val s2_fwd_fail = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid) 1215e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 1216e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1217c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 121814a67055Ssfencevma 1219e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 1220e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1221c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 1222e50f3145Ssfencevma 1223e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 1224e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1225c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 1226e50f3145Ssfencevma 1227e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 1228e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 1229c7353d05SYanqin Li !s2_full_fwd && !s2_in.nc 1230e50f3145Ssfencevma 1231e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 1232e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 1233e50f3145Ssfencevma 1234e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 1235e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 123614a67055Ssfencevma // st-ld violation query 123714a67055Ssfencevma // NeedFastRecovery Valid when 123814a67055Ssfencevma // 1. Fast recovery query request Valid. 123914a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 124014a67055Ssfencevma // 3. Physical address match. 124114a67055Ssfencevma // 4. Data contains. 1242b240e1c0SAnzooooo private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s2_in.isvec || s2_in.misalignWith16Byte) && s2_in.is128bit))) 1243dde74b27SAnzooooo val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s, 124426af847eSgood-circle s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 1245dde74b27SAnzooooo s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 124614a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 124714a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 124814a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 124926af847eSgood-circle s2_nuke_paddr_match(w) && // paddr match 125014a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1251e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 1252e50f3145Ssfencevma 1253e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 1254e50f3145Ssfencevma 1255c7353d05SYanqin Li //if it is NC with data, it should handle the replayed situation. 1256c7353d05SYanqin Li //else s2_uncache will enter uncache buffer. 1257e50f3145Ssfencevma val s2_troublem = !s2_exception && 1258c7353d05SYanqin Li (!s2_uncache || s2_nc_with_data) && 1259e50f3145Ssfencevma !s2_prf && 1260cd2ff98bShappy-lx !s2_in.delayedLoadError 1261e50f3145Ssfencevma 1262e50f3145Ssfencevma io.dcache.resp.ready := true.B 1263c7353d05SYanqin Li val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf) 1264e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 126514a67055Ssfencevma 126614a67055Ssfencevma // fast replay require 1267e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1268e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 1269e50f3145Ssfencevma !s2_dcache_miss && 1270e50f3145Ssfencevma !s2_bank_conflict && 1271e50f3145Ssfencevma !s2_wpu_pred_fail && 1272e50f3145Ssfencevma s2_nuke 127314a67055Ssfencevma 12740aeeba0eSAnzo val s2_fast_rep = !s2_in.isFastReplay && 12750aeeba0eSAnzo !s2_mem_amb && 1276e50f3145Ssfencevma !s2_tlb_miss && 1277e50f3145Ssfencevma !s2_fwd_fail && 1278ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 1279b240e1c0SAnzooooo s2_troublem && 1280b240e1c0SAnzooooo !s2_in.misalignNeedWakeUp 128114a67055Ssfencevma 1282e50f3145Ssfencevma // need allocate new entry 1283e50f3145Ssfencevma val s2_can_query = !s2_mem_amb && 1284e50f3145Ssfencevma !s2_tlb_miss && 1285e50f3145Ssfencevma !s2_fwd_fail && 128641d8d239Shappy-lx !s2_frm_mabuf && 12871021e139SAnzo !s2_fast_rep && 1288e50f3145Ssfencevma s2_troublem 1289e50f3145Ssfencevma 129092bcee1cScz4e val s2_data_fwded = s2_dcache_miss && s2_full_fwd 129114a67055Ssfencevma 1292562eaa0cSAnzooooo // For misaligned, we will keep the misaligned exception at S2 and before. 1293562eaa0cSAnzooooo // Here a judgement is made as to whether a misaligned exception needs to actually be generated. 1294562eaa0cSAnzooooo // We will generate misaligned exceptions at mmio. 1295562eaa0cSAnzooooo val s2_real_exceptionVec = WireInit(s2_exception_vec) 1296562eaa0cSAnzooooo s2_real_exceptionVec(loadAddrMisaligned) := s2_out.isMisalign && s2_check_mmio 1297066ca249Szhanglinjuan s2_real_exceptionVec(loadAccessFault) := s2_exception_vec(loadAccessFault) || 1298066ca249Szhanglinjuan s2_fwd_frm_d_chan && s2_d_corrupt || 1299066ca249Szhanglinjuan s2_fwd_frm_mshr && s2_mshr_corrupt 1300562eaa0cSAnzooooo val s2_real_exception = s2_vecActive && 1301562eaa0cSAnzooooo (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_real_exceptionVec, LduCfg).asUInt.orR) 1302562eaa0cSAnzooooo 13030ae34b38SAnzo val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid 13040ae34b38SAnzo val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem 13050ae34b38SAnzo val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_real_exception || s2_in.misalignNeedWakeUp // don't need to replay and is not a mmio\misalign no data 13060ae34b38SAnzo val s2_safe_writeback = s2_real_exception || s2_safe_wakeup || s2_vp_match_fail || s2_in.misalignNeedWakeUp 13070ae34b38SAnzo 130814a67055Ssfencevma // ld-ld violation require 130914a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 131014a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 131114a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 131214a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1313c7353d05SYanqin Li io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss) 1314c7353d05SYanqin Li io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data 131514a67055Ssfencevma 131614a67055Ssfencevma // st-ld violation require 131714a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 131814a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 131914a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 132014a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1321c7353d05SYanqin Li io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss) 1322c7353d05SYanqin Li io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data 132314a67055Ssfencevma 132414a67055Ssfencevma // merge forward result 132514a67055Ssfencevma // lsq has higher priority than sbuffer 1326cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1327cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 132826af847eSgood-circle s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 132914a67055Ssfencevma // generate XLEN/8 Muxs 1330cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 1331e04c5f64SYanqin Li s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i) 1332e04c5f64SYanqin Li s2_fwd_data(i) := 1333e04c5f64SYanqin Li Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), 1334e04c5f64SYanqin Li Mux(s2_nc_with_data, io.ubuffer.forwardData(i), 1335e04c5f64SYanqin Li io.sbuffer.forwardData(i))) 133614a67055Ssfencevma } 133714a67055Ssfencevma 133814a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1339870f462dSXuan Hu s2_in.uop.pc, 134014a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 134114a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 134214a67055Ssfencevma ) 134314a67055Ssfencevma 134414a67055Ssfencevma // 134514a67055Ssfencevma s2_out := s2_in 13469f9e2fe1SAnzo s2_out.uop.fpWen := s2_in.uop.fpWen 1347c7353d05SYanqin Li s2_out.nc := s2_in.nc 134814a67055Ssfencevma s2_out.mmio := s2_mmio 1349519244c7SYanqin Li s2_out.memBackTypeMM := s2_memBackTypeMM 13506aee9d0bSAnzo s2_out.isMisalign := s2_isMisalign 13514b0d80d8SXuan Hu s2_out.uop.flushPipe := false.B 1352562eaa0cSAnzooooo s2_out.uop.exceptionVec := s2_real_exceptionVec 135314a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 135414a67055Ssfencevma s2_out.forwardData := s2_fwd_data 135514a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 1356e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 135714a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 135841c5202dSAnzooooo s2_out.uop.vpu.vstart := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew) 135914a67055Ssfencevma 136014a67055Ssfencevma // Generate replay signal caused by: 136114a67055Ssfencevma // * st-ld violation check 136214a67055Ssfencevma // * tlb miss 136314a67055Ssfencevma // * dcache replay 136414a67055Ssfencevma // * forward data invalid 136514a67055Ssfencevma // * dcache miss 136614a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1367e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1368e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1369e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1370e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 137114a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1372e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 137314a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 137414a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1375e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 137614a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 137726af847eSgood-circle s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 137826af847eSgood-circle s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 137914a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 138014a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 138114a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 138214a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 1383185e6164SHaoyuan Feng s2_out.rep_info.tlb_id := io.tlb_hint.id 1384185e6164SHaoyuan Feng s2_out.rep_info.tlb_full := io.tlb_hint.full 138514a67055Ssfencevma 138614a67055Ssfencevma // if forward fail, replay this inst from fetch 1387e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 138814a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 138914a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 139014a67055Ssfencevma 139114a67055Ssfencevma // to be removed 1392cd2ff98bShappy-lx io.feedback_fast.valid := false.B 139314a67055Ssfencevma io.feedback_fast.bits.hit := false.B 139414a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 13957f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 139638f78b5dSxiaofeibao-xjtu io.feedback_fast.bits.sqIdx := s2_in.uop.sqIdx 139728ac1c16Sxiaofeibao-xjtu io.feedback_fast.bits.lqIdx := s2_in.uop.lqIdx 139814a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 139914a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 140014a67055Ssfencevma 140163101478SHaojin Tang io.ldCancel.ld1Cancel := false.B 14022326221cSXuan Hu 140314a67055Ssfencevma // fast wakeup 14045adc4829SYanqin Li val s1_fast_uop_valid = WireInit(false.B) 14055adc4829SYanqin Li s1_fast_uop_valid := 140614a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 140714a67055Ssfencevma s1_valid && 140814a67055Ssfencevma !s1_kill && 1409f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 141014a67055Ssfencevma !io.lsq.forward.dataInvalidFast 1411c7353d05SYanqin Li io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf 14125adc4829SYanqin Li io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid) 141314a67055Ssfencevma 141414a67055Ssfencevma // 1415495ea2f0Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 14160d32f713Shappy-lx 1417cd2ff98bShappy-lx // RegNext prefetch train for better timing 1418cd2ff98bShappy-lx // ** Now, prefetch train is valid at load s3 ** 14194ccb2e8bSYanqin Li val s2_prefetch_train_valid = WireInit(false.B) 1420c7353d05SYanqin Li s2_prefetch_train_valid := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf) 14214ccb2e8bSYanqin Li io.prefetch_train.valid := GatedValidRegNext(s2_prefetch_train_valid) 14225adc4829SYanqin Li io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid) 14234ccb2e8bSYanqin Li io.prefetch_train.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict? 14244ccb2e8bSYanqin Li io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid) 14254ccb2e8bSYanqin Li io.prefetch_train.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid) 1426b240e1c0SAnzooooo io.prefetch_train.bits.isFinalSplit := false.B 1427b240e1c0SAnzooooo io.prefetch_train.bits.misalignWith16Byte := false.B 1428b240e1c0SAnzooooo io.prefetch_train.bits.misalignNeedWakeUp := false.B 1429b240e1c0SAnzooooo io.prefetch_train.bits.updateAddrValid := false.B 1430b240e1c0SAnzooooo io.prefetch_train.bits.isMisalign := false.B 1431562eaa0cSAnzooooo io.prefetch_train.bits.hasException := false.B 14324ccb2e8bSYanqin Li io.s1_prefetch_spec := s1_fire 143395e60337SYanqin Li io.s2_prefetch_spec := s2_prefetch_train_valid 14340d32f713Shappy-lx 14355adc4829SYanqin Li val s2_prefetch_train_l1_valid = WireInit(false.B) 1436c7353d05SYanqin Li s2_prefetch_train_l1_valid := s2_valid && !s2_actually_uncache 14375adc4829SYanqin Li io.prefetch_train_l1.valid := GatedValidRegNext(s2_prefetch_train_l1_valid) 14385adc4829SYanqin Li io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid) 14395adc4829SYanqin Li io.prefetch_train_l1.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid) 14405adc4829SYanqin Li io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid) 14415adc4829SYanqin Li io.prefetch_train_l1.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid) 1442b240e1c0SAnzooooo io.prefetch_train_l1.bits.isFinalSplit := false.B 1443b240e1c0SAnzooooo io.prefetch_train_l1.bits.misalignWith16Byte := false.B 1444b240e1c0SAnzooooo io.prefetch_train_l1.bits.misalignNeedWakeUp := false.B 1445b240e1c0SAnzooooo io.prefetch_train_l1.bits.updateAddrValid := false.B 1446562eaa0cSAnzooooo io.prefetch_train_l1.bits.hasException := false.B 1447b240e1c0SAnzooooo io.prefetch_train_l1.bits.isMisalign := false.B 144804665835SMaxpicca-Li if (env.FPGAPlatform){ 144904665835SMaxpicca-Li io.dcache.s0_pc := DontCare 145004665835SMaxpicca-Li io.dcache.s1_pc := DontCare 1451977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 145204665835SMaxpicca-Li }else{ 1453870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 1454870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 1455870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 145604665835SMaxpicca-Li } 1457c7353d05SYanqin Li io.dcache.s2_kill := s2_pmp.ld || s2_actually_uncache || s2_kill 1458e4f69d78Ssfencevma 1459e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 146014a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 146114a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 146214a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1463e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 146414a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1465024ee227SWilliam Wang 146614a67055Ssfencevma // Pipeline 146714a67055Ssfencevma // -------------------------------------------------------------------------------- 146814a67055Ssfencevma // stage 3 146914a67055Ssfencevma // -------------------------------------------------------------------------------- 147014a67055Ssfencevma // writeback and update load queue 14715adc4829SYanqin Li val s3_valid = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 147214a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 1473870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 1474495ea2f0Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 147514a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 147614a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 1477c7353d05SYanqin Li val s3_nc_with_data = RegNext(s2_nc_with_data) 14785adc4829SYanqin Li val s3_troublem = GatedValidRegNext(s2_troublem) 147914a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 148020a5248fSzhanglinjuan val s3_vecout = Wire(new OnlyVecExuOutput) 1481e20747afSXuan Hu val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 148220a5248fSzhanglinjuan val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 14835281d28fSweiding liu val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire) 14845281d28fSweiding liu val s3_vec_mBIndex = RegEnable(s2_out.mbIndex, s2_fire) 148541d8d239Shappy-lx val s3_frm_mabuf = s3_in.isFrmMisAlignBuf 1486*37f33e11Scz4e val s3_mmio_req = RegNext(s2_mmio_req) 1487*37f33e11Scz4e val s3_pdest = RegNext(Mux(s2_valid, s2_out.uop.pdest, s2_mmio_req.bits.uop.pdest)) 1488*37f33e11Scz4e val s3_rfWen = RegEnable(Mux(s2_valid, s2_out.uop.rfWen, s2_mmio_req.bits.uop.rfWen), s2_valid || s2_mmio_req.valid) 1489*37f33e11Scz4e val s3_fpWen = RegEnable(Mux(s2_valid, s2_out.uop.fpWen, s2_mmio_req.bits.uop.fpWen), s2_valid || s2_mmio_req.valid) 14903406b3afSweiding liu val s3_data_select = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire) 14913406b3afSweiding liu val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire) 149272dab974Scz4e val s3_hw_err = 149308b0bc30Shappy-lx if (EnableAccurateLoadError) { 149408b0bc30Shappy-lx io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem 149508b0bc30Shappy-lx } else { 149608b0bc30Shappy-lx WireInit(false.B) 149708b0bc30Shappy-lx } 149808b0bc30Shappy-lx val s3_safe_wakeup = RegEnable(s2_safe_wakeup, s2_fire) 149972dab974Scz4e val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_hw_err 1500562eaa0cSAnzooooo val s3_exception = RegEnable(s2_real_exception, s2_fire) 150108b0bc30Shappy-lx val s3_mis_align = RegEnable(s2_mis_align, s2_fire) 150294998b06Shappy-lx val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire) 1503b240e1c0SAnzooooo 150426af847eSgood-circle // TODO: Fix vector load merge buffer nack 150526af847eSgood-circle val s3_vec_mb_nack = Wire(Bool()) 150626af847eSgood-circle s3_vec_mb_nack := false.B 150726af847eSgood-circle XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!") 150826af847eSgood-circle 150914a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 1510*37f33e11Scz4e 1511a760aeb0Shappy-lx 1512e50f3145Ssfencevma // forwrad last beat 151341d8d239Shappy-lx val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready 1514e50f3145Ssfencevma 1515562eaa0cSAnzooooo val s3_can_enter_lsq_valid = s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_nc_with_data && !s3_in.misalignNeedWakeUp 1516562eaa0cSAnzooooo io.lsq.ldin.valid := s3_can_enter_lsq_valid 151795767918Szhanglinjuan // TODO: check this --by hx 151895767918Szhanglinjuan // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 151914a67055Ssfencevma io.lsq.ldin.bits := s3_in 152008b0bc30Shappy-lx io.lsq.ldin.bits.miss := s3_in.miss 1521594c5198Ssfencevma 152241d8d239Shappy-lx // connect to misalignBuffer 1523562eaa0cSAnzooooo val toMisalignBufferValid = s3_can_enter_lsq_valid && s3_mis_align && !s3_frm_mabuf 1524b240e1c0SAnzooooo io.misalign_buf.valid := toMisalignBufferValid 152541d8d239Shappy-lx io.misalign_buf.bits := s3_in 152641d8d239Shappy-lx 1527e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 152814a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 152914a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 15305adc4829SYanqin Li io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1531562eaa0cSAnzooooo io.lsq.ldin.bits.updateAddrValid := !s3_mis_align && (!s3_frm_mabuf || s3_in.isFinalSplit) || s3_exception 1532562eaa0cSAnzooooo io.lsq.ldin.bits.hasException := false.B 1533a760aeb0Shappy-lx 153414a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1535e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1536e4f69d78Ssfencevma 1537e04c5f64SYanqin Li val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem 15383b1a683bSsfencevma val s3_rep_frm_fetch = s3_vp_match_fail 153914a67055Ssfencevma val s3_ldld_rep_inst = 154014a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 154114a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 15425adc4829SYanqin Li GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable) 15433b1a683bSsfencevma val s3_flushPipe = s3_ldld_rep_inst 154467cddb05SWilliam Wang 1545b240e1c0SAnzooooo val s3_lrq_rep_info = WireInit(s3_in.rep_info) 1546b240e1c0SAnzooooo s3_lrq_rep_info.misalign_nack := toMisalignBufferValid && !io.misalign_buf.ready 1547b240e1c0SAnzooooo val s3_lrq_sel_rep_cause = PriorityEncoderOH(s3_lrq_rep_info.cause.asUInt) 1548b240e1c0SAnzooooo val s3_replayqueue_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause)) 1549562eaa0cSAnzooooo s3_replayqueue_rep_cause(LoadReplayCauses.C_MF) := s3_mis_align && s3_lrq_rep_info.misalign_nack 1550b240e1c0SAnzooooo 1551b240e1c0SAnzooooo val s3_mab_rep_info = WireInit(s3_in.rep_info) 1552b240e1c0SAnzooooo val s3_mab_sel_rep_cause = PriorityEncoderOH(s3_mab_rep_info.cause.asUInt) 1553b240e1c0SAnzooooo val s3_misalign_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause)) 1554b240e1c0SAnzooooo 1555b240e1c0SAnzooooo s3_misalign_rep_cause := Mux( 1556b240e1c0SAnzooooo s3_in.misalignNeedWakeUp, 1557b240e1c0SAnzooooo 0.U.asTypeOf(s3_mab_rep_info.cause.cloneType), 1558b240e1c0SAnzooooo VecInit(s3_mab_sel_rep_cause.asBools) 1559b240e1c0SAnzooooo ) 1560b240e1c0SAnzooooo 156172dab974Scz4e when (s3_exception || s3_hw_err || s3_rep_frm_fetch || s3_frm_mabuf) { 1562b240e1c0SAnzooooo s3_replayqueue_rep_cause := 0.U.asTypeOf(s3_lrq_rep_info.cause.cloneType) 1563e4f69d78Ssfencevma } .otherwise { 1564b240e1c0SAnzooooo s3_replayqueue_rep_cause := VecInit(s3_lrq_sel_rep_cause.asBools) 1565b240e1c0SAnzooooo 1566e4f69d78Ssfencevma } 1567b240e1c0SAnzooooo io.lsq.ldin.bits.rep_info.cause := s3_replayqueue_rep_cause 1568b240e1c0SAnzooooo 1569024ee227SWilliam Wang 1570e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1571562eaa0cSAnzooooo s3_out.valid := s3_valid && s3_safe_writeback && !toMisalignBufferValid 157214a67055Ssfencevma s3_out.bits.uop := s3_in.uop 1573b1f28039Ssfencevma s3_out.bits.uop.fpWen := s3_in.uop.fpWen 157472dab974Scz4e s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_in.uop.exceptionVec(loadAccessFault) && s3_vecActive 157572dab974Scz4e s3_out.bits.uop.exceptionVec(hardwareError) := s3_hw_err && s3_vecActive 157671489510SXuan Hu s3_out.bits.uop.flushPipe := false.B 15772e5ebf51SAnzo s3_out.bits.uop.replayInst := false.B 157814a67055Ssfencevma s3_out.bits.data := s3_in.data 1579bd3e32c1Ssinsanction s3_out.bits.isFromLoadUnit := true.B 158014a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 1581bb76fc1bSYanqin Li s3_out.bits.debug.isNC := s3_in.nc 158214a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 158314a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 158414a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 158526af847eSgood-circle 158626af847eSgood-circle // Vector load, writeback to merge buffer 158726af847eSgood-circle // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback 158820a5248fSzhanglinjuan s3_vecout.isvec := s3_isvec 158920a5248fSzhanglinjuan s3_vecout.vecdata := 0.U // Data will be assigned later 159020a5248fSzhanglinjuan s3_vecout.mask := s3_in.mask 159120a5248fSzhanglinjuan // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 159220a5248fSzhanglinjuan // s3_vecout.inner_idx := s3_in.inner_idx 159320a5248fSzhanglinjuan // s3_vecout.rob_idx := s3_in.rob_idx 159420a5248fSzhanglinjuan // s3_vecout.offset := s3_in.offset 159520a5248fSzhanglinjuan s3_vecout.reg_offset := s3_in.reg_offset 1596e20747afSXuan Hu s3_vecout.vecActive := s3_vecActive 159720a5248fSzhanglinjuan s3_vecout.is_first_ele := s3_in.is_first_ele 15983952421bSweiding liu // s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 15993952421bSweiding liu // s3_vecout.flowPtr := s3_in.flowPtr 16005281d28fSweiding liu s3_vecout.elemIdx := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO: 160155178b77Sweiding liu s3_vecout.elemIdxInsideVd := s3_in.elemIdxInsideVd 1602506ca2a3SAnzooooo s3_vecout.trigger := s3_in.uop.trigger 160341c5202dSAnzooooo s3_vecout.vstart := s3_in.uop.vpu.vstart 1604d0d2c22dSAnzooooo s3_vecout.vecTriggerMask := s3_in.vecTriggerMask 1605b7618691Sweiding liu val s3_usSecondInv = s3_in.usSecondInv 1606024ee227SWilliam Wang 1607b240e1c0SAnzooooo val s3_frm_mis_flush = s3_frm_mabuf && 1608b240e1c0SAnzooooo (io.misalign_ldout.bits.rep_info.fwd_fail || io.misalign_ldout.bits.rep_info.mem_amb || io.misalign_ldout.bits.rep_info.nuke) 1609b240e1c0SAnzooooo 1610b240e1c0SAnzooooo io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe || s3_frm_mis_flush) && !s3_exception 16113343d4a5Ssfencevma io.rollback.bits := DontCare 161271489510SXuan Hu io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 16133343d4a5Ssfencevma io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 16148241cb85SXuan Hu io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 16158241cb85SXuan Hu io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1616b240e1c0SAnzooooo io.rollback.bits.level := Mux(s3_rep_frm_fetch || s3_frm_mis_flush, RedirectLevel.flush, RedirectLevel.flushAfter) 16178241cb85SXuan Hu io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 16183343d4a5Ssfencevma io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1619e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1620cb9c18dcSWilliam Wang 162114a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1622b240e1c0SAnzooooo// io.lsq.ldin.bits.uop.exceptionVec(loadAddrMisaligned) := Mux(s3_in.onlyMisalignException, false.B, s3_in.uop.exceptionVec(loadAddrMisaligned)) 1623e4f69d78Ssfencevma 1624562eaa0cSAnzooooo val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep || s3_mis_align 162514a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 162614a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1627e4f69d78Ssfencevma 1628e4f69d78Ssfencevma // feedback slow 162908b0bc30Shappy-lx s3_fast_rep := RegNext(s2_fast_rep) 1630e50f3145Ssfencevma 1631cd2ff98bShappy-lx val s3_fb_no_waiting = !s3_in.isLoadReplay && 1632cd2ff98bShappy-lx (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1633cd2ff98bShappy-lx !s3_in.feedbacked 1634594c5198Ssfencevma 163526af847eSgood-circle // feedback: scalar load will send feedback to RS 163626af847eSgood-circle // vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops 163741d8d239Shappy-lx io.feedback_slow.valid := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf 1638b240e1c0SAnzooooo io.feedback_slow.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready 163914a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 16405db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 164138f78b5dSxiaofeibao-xjtu io.feedback_slow.bits.sqIdx := s3_in.uop.sqIdx 164228ac1c16Sxiaofeibao-xjtu io.feedback_slow.bits.lqIdx := s3_in.uop.lqIdx 164314a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 164414a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1645e4f69d78Ssfencevma 164608b0bc30Shappy-lx // TODO: vector wakeup? 1647b240e1c0SAnzooooo io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && (!s3_frm_mabuf || s3_in.misalignNeedWakeUp) 164814a67055Ssfencevma 1649*37f33e11Scz4e val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio_req.bits) 1650e4f69d78Ssfencevma 1651cb9c18dcSWilliam Wang // data from load queue refill 1652c7353d05SYanqin Li val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3) 1653c7353d05SYanqin Li val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData() 1654c7353d05SYanqin Li val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List( 1655c7353d05SYanqin Li "b000".U -> s3_merged_data_frm_mmio(63, 0), 1656c7353d05SYanqin Li "b001".U -> s3_merged_data_frm_mmio(63, 8), 1657c7353d05SYanqin Li "b010".U -> s3_merged_data_frm_mmio(63, 16), 1658c7353d05SYanqin Li "b011".U -> s3_merged_data_frm_mmio(63, 24), 1659c7353d05SYanqin Li "b100".U -> s3_merged_data_frm_mmio(63, 32), 1660c7353d05SYanqin Li "b101".U -> s3_merged_data_frm_mmio(63, 40), 1661c7353d05SYanqin Li "b110".U -> s3_merged_data_frm_mmio(63, 48), 1662c7353d05SYanqin Li "b111".U -> s3_merged_data_frm_mmio(63, 56) 1663cb9c18dcSWilliam Wang )) 1664c7353d05SYanqin Li val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio) 1665cb9c18dcSWilliam Wang 1666bb76fc1bSYanqin Li /* data from pipe, which forward from respectively 1667bb76fc1bSYanqin Li * dcache hit: [D channel, mshr, sbuffer, sq] 1668bb76fc1bSYanqin Li * nc_with_data: [sq] 1669bb76fc1bSYanqin Li */ 167008b0bc30Shappy-lx 167146236761SYanqin Li val s2_ld_data_frm_nc = shiftDataToHigh(s2_out.paddr, s2_out.data) 167214a67055Ssfencevma 1673bb76fc1bSYanqin Li val s3_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle) 1674bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.respDcacheData := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data) 1675bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.forward_D := s2_fwd_frm_d_chan && !s2_nc_with_data 1676bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.forwardData_D := s2_fwd_data_frm_d_chan 1677bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.forward_mshr := s2_fwd_frm_mshr && !s2_nc_with_data 1678bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.forwardData_mshr := s2_fwd_data_frm_mshr 1679bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid 1680bb76fc1bSYanqin Li 1681bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 1682bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.forwardData := RegEnable(s2_fwd_data, s2_valid) 1683bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.uop := RegEnable(s2_out.uop, s2_valid) 1684bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1685bb76fc1bSYanqin Li 1686bb76fc1bSYanqin Li val s3_merged_data_frm_tlD = RegEnable(s3_ld_raw_data_frm_pipe.mergeTLData(), s2_valid) 1687bb76fc1bSYanqin Li val s3_merged_data_frm_pipe = s3_ld_raw_data_frm_pipe.mergeLsqFwdData(s3_merged_data_frm_tlD) 168808b0bc30Shappy-lx 168908b0bc30Shappy-lx // duplicate reg for ldout and vecldout 169008b0bc30Shappy-lx private val LdDataDup = 3 169108b0bc30Shappy-lx require(LdDataDup >= 2) 169208b0bc30Shappy-lx // truncate forward data and cache data to XLEN width to writeback 169308b0bc30Shappy-lx val s3_fwd_mask_clip = VecInit(List.fill(LdDataDup)( 169408b0bc30Shappy-lx RegEnable(Mux( 169508b0bc30Shappy-lx s2_out.paddr(3), 169608b0bc30Shappy-lx (s2_fwd_mask.asUInt)(VLEN / 8 - 1, 8), 169708b0bc30Shappy-lx (s2_fwd_mask.asUInt)(7, 0) 169808b0bc30Shappy-lx ).asTypeOf(Vec(XLEN / 8, Bool())), s2_valid) 169908b0bc30Shappy-lx )) 170008b0bc30Shappy-lx val s3_fwd_data_clip = VecInit(List.fill(LdDataDup)( 170108b0bc30Shappy-lx RegEnable(Mux( 170208b0bc30Shappy-lx s2_out.paddr(3), 170308b0bc30Shappy-lx (s2_fwd_data.asUInt)(VLEN - 1, 64), 170408b0bc30Shappy-lx (s2_fwd_data.asUInt)(63, 0) 170508b0bc30Shappy-lx ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid) 170608b0bc30Shappy-lx )) 170708b0bc30Shappy-lx val s3_merged_data_frm_tld_clip = VecInit(List.fill(LdDataDup)( 170808b0bc30Shappy-lx RegEnable(Mux( 170908b0bc30Shappy-lx s2_out.paddr(3), 1710bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.mergeTLData()(VLEN - 1, 64), 1711bb76fc1bSYanqin Li s3_ld_raw_data_frm_pipe.mergeTLData()(63, 0) 171208b0bc30Shappy-lx ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid) 171308b0bc30Shappy-lx )) 1714bb76fc1bSYanqin Li val s3_merged_data_frm_pipe_clip = VecInit((0 until LdDataDup).map(i => { 171508b0bc30Shappy-lx VecInit((0 until XLEN / 8).map(j => 171608b0bc30Shappy-lx Mux(s3_fwd_mask_clip(i)(j), s3_fwd_data_clip(i)(j), s3_merged_data_frm_tld_clip(i)(j)) 171708b0bc30Shappy-lx )).asUInt 171808b0bc30Shappy-lx })) 171908b0bc30Shappy-lx 1720bb76fc1bSYanqin Li val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 172108b0bc30Shappy-lx VecInit(Seq( 1722bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 0), 1723bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 8), 1724bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 16), 1725bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 24), 1726bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 32), 1727bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 40), 1728bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 48), 1729bb76fc1bSYanqin Li s3_merged_data_frm_pipe_clip(i)(63, 56), 173008b0bc30Shappy-lx )) 173108b0bc30Shappy-lx })) 1732bb76fc1bSYanqin Li val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 1733bb76fc1bSYanqin Li Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i)) 173408b0bc30Shappy-lx })) 1735b240e1c0SAnzooooo val s3_shift_data = Mux( 1736b240e1c0SAnzooooo s3_in.misalignWith16Byte, 1737b240e1c0SAnzooooo (s3_merged_data_frm_pipe >> (s3_in.vaddr(3, 0) << 3)).asUInt(63, 0), 1738b240e1c0SAnzooooo s3_picked_data_frm_pipe(0) 1739b240e1c0SAnzooooo ) 1740b240e1c0SAnzooooo 1741b240e1c0SAnzooooo val s3_ld_data_frm_pipe = newRdataHelper(s3_data_select, s3_shift_data) 1742cb9c18dcSWilliam Wang 1743e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 174463101478SHaojin Tang // io.lsq.uncache.ready := !s3_valid 1745*37f33e11Scz4e val s3_ldout_valid = s3_mmio_req.valid || 1746*37f33e11Scz4e s3_out.valid && RegNext(!s2_out.isvec && !s2_out.isFrmMisAlignBuf) 174723761fd6SHaoyuan Feng val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1748*37f33e11Scz4e io.ldout.valid := s3_ldout_valid 174914a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 1750bb76fc1bSYanqin Li io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio) 1751*37f33e11Scz4e io.ldout.bits.uop.rfWen := s3_rfWen 1752*37f33e11Scz4e io.ldout.bits.uop.fpWen := s3_fpWen 1753*37f33e11Scz4e io.ldout.bits.uop.pdest := s3_pdest 1754102b377bSweiding liu io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg) 1755bd3e32c1Ssinsanction io.ldout.bits.isFromLoadUnit := true.B 1756e7ab4635SHuijin Li io.ldout.bits.uop.fuType := Mux( 1757e7ab4635SHuijin Li s3_valid && s3_isvec, 1758e7ab4635SHuijin Li FuType.vldu.U, 1759e7ab4635SHuijin Li FuType.ldu.U 1760e7ab4635SHuijin Li ) 1761c837faaaSWilliam Wang 1762b240e1c0SAnzooooo XSError(s3_valid && s3_in.misalignNeedWakeUp && !s3_frm_mabuf, "Only the needwakeup from the misalignbuffer may be high") 1763da51a7acSAnzo XSError(s3_valid && s3_vecout.isvec && s3_in.vecActive && !s3_vecout.mask.orR, "In vecActive, mask complement should not be 0") 176495767918Szhanglinjuan // TODO: check this --hx 176595767918Szhanglinjuan // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 176695767918Szhanglinjuan // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1767bb76fc1bSYanqin Li // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio) 176863101478SHaojin Tang // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1769*37f33e11Scz4e // s3_mmio_req.valid && !s3_mmio_req.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 177095767918Szhanglinjuan 17713b1a683bSsfencevma // s3 load fast replay 177226af847eSgood-circle io.fast_rep_out.valid := s3_valid && s3_fast_rep 17733b1a683bSsfencevma io.fast_rep_out.bits := s3_in 17743b1a683bSsfencevma io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 177572dab974Scz4e io.fast_rep_out.bits.delayedLoadError := s3_hw_err 1776c837faaaSWilliam Wang 1777b240e1c0SAnzooooo val vecFeedback = s3_valid && s3_fb_no_waiting && s3_lrq_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec 177826af847eSgood-circle 177920a5248fSzhanglinjuan // vector output 178055178b77Sweiding liu io.vecldout.bits.alignedType := s3_vec_alignedType 178126af847eSgood-circle // vec feedback 178226af847eSgood-circle io.vecldout.bits.vecFeedback := vecFeedback 178320a5248fSzhanglinjuan // TODO: VLSU, uncache data logic 1784bb76fc1bSYanqin Li val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1)) 1785b240e1c0SAnzooooo val vecShiftData = (s3_merged_data_frm_pipe >> (s3_in.vaddr(3, 0) << 3)).asUInt(63, 0) 1786b240e1c0SAnzooooo io.vecldout.bits.vecdata.get := Mux(s3_in.misalignWith16Byte, vecShiftData, Mux(s3_in.is128bit, s3_merged_data_frm_pipe, vecdata)) 1787b7618691Sweiding liu io.vecldout.bits.isvec := s3_vecout.isvec 178855178b77Sweiding liu io.vecldout.bits.elemIdx := s3_vecout.elemIdx 1789b7618691Sweiding liu io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd 179055178b77Sweiding liu io.vecldout.bits.mask := s3_vecout.mask 1791da51a7acSAnzo io.vecldout.bits.hasException := s3_exception 1792b7618691Sweiding liu io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset 1793b7618691Sweiding liu io.vecldout.bits.usSecondInv := s3_usSecondInv 1794b7618691Sweiding liu io.vecldout.bits.mBIndex := s3_vec_mBIndex 1795b240e1c0SAnzooooo io.vecldout.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready 1796b7618691Sweiding liu io.vecldout.bits.sourceType := RSFeedbackType.lrqFull 1797506ca2a3SAnzooooo io.vecldout.bits.trigger := s3_vecout.trigger 1798ebb914e7Sweiding liu io.vecldout.bits.flushState := DontCare 1799102b377bSweiding liu io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg) 1800db6cfb5aSHaoyuan Feng io.vecldout.bits.vaddr := s3_in.fullva 180146e9ee74SHaoyuan Feng io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt 1802a53daa0fSHaoyuan Feng io.vecldout.bits.gpaddr := s3_in.gpaddr 1803ad415ae0SXiaokun-Pei io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE 1804b7618691Sweiding liu io.vecldout.bits.mmio := DontCare 180541c5202dSAnzooooo io.vecldout.bits.vstart := s3_vecout.vstart 1806d0d2c22dSAnzooooo io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask 1807780e55f4SYanqin Li io.vecldout.bits.nc := DontCare 1808b7618691Sweiding liu 1809b240e1c0SAnzooooo io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf //|| 181026af847eSgood-circle // TODO: check this, why !io.lsq.uncache.bits.isVls before? 1811e7ab4635SHuijin Li // Now vector instruction don't support mmio. 1812e7ab4635SHuijin Li // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls 181326af847eSgood-circle //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1814c837faaaSWilliam Wang 181541d8d239Shappy-lx io.misalign_ldout.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf 181641d8d239Shappy-lx io.misalign_ldout.bits := io.lsq.ldin.bits 1817b240e1c0SAnzooooo io.misalign_ldout.bits.data := Mux(s3_in.misalignWith16Byte, s3_merged_data_frm_pipe, s3_picked_data_frm_pipe(2)) 1818b240e1c0SAnzooooo io.misalign_ldout.bits.rep_info.cause := s3_misalign_rep_cause 181941d8d239Shappy-lx 1820a19ae480SWilliam Wang // fast load to load forward 1821cd2ff98bShappy-lx if (EnableLoadToLoadForward) { 1822b240e1c0SAnzooooo io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_lrq_rep_info.need_rep 1823bb76fc1bSYanqin Li io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0)) 182472dab974Scz4e io.l2l_fwd_out.dly_ld_err := s3_hw_err || // ecc delayed error 1825cd2ff98bShappy-lx s3_ldld_rep_inst || 1826cd2ff98bShappy-lx s3_rep_frm_fetch 1827cd2ff98bShappy-lx } else { 1828cd2ff98bShappy-lx io.l2l_fwd_out.valid := false.B 1829cd2ff98bShappy-lx io.l2l_fwd_out.data := DontCare 1830cd2ff98bShappy-lx io.l2l_fwd_out.dly_ld_err := DontCare 1831cd2ff98bShappy-lx } 1832a19ae480SWilliam Wang 18334d931b73SYanqin Li // s1 18344d931b73SYanqin Li io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 18354d931b73SYanqin Li io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled 18364d931b73SYanqin Li io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue 18374d931b73SYanqin Li // s2 18384d931b73SYanqin Li io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value 18394d931b73SYanqin Li io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict) 18404d931b73SYanqin Li io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue 18414d931b73SYanqin Li io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail 18424d931b73SYanqin Li // s3 18434d931b73SYanqin Li io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value 18444d931b73SYanqin Li io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled 18454d931b73SYanqin Li io.debug_ls.s3_isReplayRS := RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit) 18464d931b73SYanqin Li io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep 1847b240e1c0SAnzooooo io.debug_ls.s3_isReplay := s3_valid && s3_lrq_rep_info.need_rep // include fast+slow+rs replay 1848b240e1c0SAnzooooo io.debug_ls.replayCause := s3_lrq_rep_info.cause 18494d931b73SYanqin Li io.debug_ls.replayCnt := 1.U 18508744445eSMaxpicca-Li 185114a67055Ssfencevma // Topdown 185214a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 185314a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 185414a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 185514a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 185614a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 185714a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 18580d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 18590d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 186014a67055Ssfencevma 186114a67055Ssfencevma // perf cnt 18621b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 18631b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1864b2d6d8e7Sgood-circle XSPerfAccumulate("s0_vecin_valid", io.vecldin.valid) 1865b2d6d8e7Sgood-circle XSPerfAccumulate("s0_vecin_block", io.vecldin.valid && !io.vecldin.fire) 1866cd2ff98bShappy-lx XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 1867b2d6d8e7Sgood-circle XSPerfAccumulate("s0_lsq_replay_issue", io.replay.fire) 1868b2d6d8e7Sgood-circle XSPerfAccumulate("s0_lsq_replay_vecissue", io.replay.fire && io.replay.bits.isvec) 1869cd2ff98bShappy-lx XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 18701b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 1871b2d6d8e7Sgood-circle XSPerfAccumulate("s0_fast_replay_vecissue", io.fast_rep_in.fire && io.fast_rep_in.bits.isvec) 187214a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 187314a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1874149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1875149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1876149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1877149a2326Sweiding liu XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1878149a2326Sweiding liu XSPerfAccumulate("s0_vec_addr_vlen_aligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U) 1879149a2326Sweiding liu XSPerfAccumulate("s0_vec_addr_vlen_unaligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U) 18801b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 18811b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1882753d2ed8SYanqin Li XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx)) 18831b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 18841b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 188514a67055Ssfencevma 1886b240e1c0SAnzooooo XSPerfAccumulate("s3_rollback_total", io.rollback.valid) 1887b240e1c0SAnzooooo XSPerfAccumulate("s3_rep_frm_fetch_rollback", io.rollback.valid && s3_rep_frm_fetch) 1888b240e1c0SAnzooooo XSPerfAccumulate("s3_flushPipe_rollback", io.rollback.valid && s3_flushPipe) 1889b240e1c0SAnzooooo XSPerfAccumulate("s3_frm_mis_flush_rollback", io.rollback.valid && s3_frm_mis_flush) 1890b240e1c0SAnzooooo 18911b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 18921b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 18931b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 18941b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 18951b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 189614a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1897cd2ff98bShappy-lx XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 189814a67055Ssfencevma 18991b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 19001b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 19011b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1902e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1903e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1904257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 19051b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1906e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1907e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1908e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 190914a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 19101b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 191120e09ab1Shappy-lx XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1912e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1913e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 191420e09ab1Shappy-lx XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1915a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1916a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1917a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 191814a67055Ssfencevma 191914a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 192014a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 192114a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 192214a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 192314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 192414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 192514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 192614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1927d2b20d1aSTang Haojin 1928c7353d05SYanqin Li XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data) 1929c7353d05SYanqin Li XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _)) 1930c7353d05SYanqin Li XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst) 1931c7353d05SYanqin Li XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke) 1932c7353d05SYanqin Li XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack) 1933c7353d05SYanqin Li XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack) 1934c7353d05SYanqin Li XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd)) 1935c7353d05SYanqin Li XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail)) 1936c7353d05SYanqin Li XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail) 1937c7353d05SYanqin Li 19388744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1939b52348aeSWilliam Wang // hardware performance counter 1940cd365d4cSrvcoresjw val perfEvents = Seq( 194114a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 194214a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 194314a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 194414a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 194514a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 194614a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 194714a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1948cd365d4cSrvcoresjw ) 19491ca0e4f3SYinan Xu generatePerfEvent() 1950cd365d4cSrvcoresjw 1951b240e1c0SAnzooooo if (backendParams.debugEn){ 1952b240e1c0SAnzooooo dontTouch(s0_src_valid_vec) 1953b240e1c0SAnzooooo dontTouch(s0_src_ready_vec) 1954b240e1c0SAnzooooo dontTouch(s0_src_select_vec) 1955b240e1c0SAnzooooo dontTouch(s3_ld_data_frm_pipe) 1956b240e1c0SAnzooooo dontTouch(s3_shift_data) 1957b240e1c0SAnzooooo s3_data_select_by_offset.map(x=> dontTouch(x)) 1958b240e1c0SAnzooooo s3_data_frm_pipe.map(x=> dontTouch(x)) 1959b240e1c0SAnzooooo s3_picked_data_frm_pipe.map(x=> dontTouch(x)) 1960b240e1c0SAnzooooo } 1961b240e1c0SAnzooooo 19628b33cd30Sklin02 XSDebug(io.ldout.fire, "ldout %x\n", io.ldout.bits.uop.pc) 196314a67055Ssfencevma // end 1964024ee227SWilliam Wang} 1965