xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 38f78b5dba91bbf073216eed3a080d3af4b9aeef)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
233c02ee8fSwakafaimport utility._
246ab6918fSYinan Xuimport xiangshan.ExceptionNO._
25024ee227SWilliam Wangimport xiangshan._
26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle
28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._
29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr
31f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle
32f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt
33f7af4c74Schengguanghui
341279060fSWilliam Wangimport xiangshan.cache._
3504665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry
36185e6164SHaoyuan Fengimport xiangshan.cache.mmu._
37e4f69d78Ssfencevmaimport xiangshan.mem.mdp._
38024ee227SWilliam Wang
39185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
40185e6164SHaoyuan Feng  with HasDCacheParameters
41185e6164SHaoyuan Feng  with HasTlbConst
42185e6164SHaoyuan Feng{
43e4f69d78Ssfencevma  // mshr refill index
4414a67055Ssfencevma  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
45e4f69d78Ssfencevma  // get full data from store queue and sbuffer
4614a67055Ssfencevma  val full_fwd        = Bool()
47e4f69d78Ssfencevma  // wait for data from store inst's store queue index
4814a67055Ssfencevma  val data_inv_sq_idx = new SqPtr
49e4f69d78Ssfencevma  // wait for address from store queue index
5014a67055Ssfencevma  val addr_inv_sq_idx = new SqPtr
51e4f69d78Ssfencevma  // replay carry
5204665835SMaxpicca-Li  val rep_carry       = new ReplayCarry(nWays)
53e4f69d78Ssfencevma  // data in last beat
5414a67055Ssfencevma  val last_beat       = Bool()
55e4f69d78Ssfencevma  // replay cause
56e4f69d78Ssfencevma  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
57e4f69d78Ssfencevma  // performance debug information
58e4f69d78Ssfencevma  val debug           = new PerfDebugInfo
59185e6164SHaoyuan Feng  // tlb hint
60185e6164SHaoyuan Feng  val tlb_id          = UInt(log2Up(loadfiltersize).W)
61185e6164SHaoyuan Feng  val tlb_full        = Bool()
628744445eSMaxpicca-Li
6314a67055Ssfencevma  // alias
6414a67055Ssfencevma  def mem_amb       = cause(LoadReplayCauses.C_MA)
65e50f3145Ssfencevma  def tlb_miss      = cause(LoadReplayCauses.C_TM)
6614a67055Ssfencevma  def fwd_fail      = cause(LoadReplayCauses.C_FF)
6714a67055Ssfencevma  def dcache_rep    = cause(LoadReplayCauses.C_DR)
68e50f3145Ssfencevma  def dcache_miss   = cause(LoadReplayCauses.C_DM)
69e50f3145Ssfencevma  def wpu_fail      = cause(LoadReplayCauses.C_WF)
70e50f3145Ssfencevma  def bank_conflict = cause(LoadReplayCauses.C_BC)
7114a67055Ssfencevma  def rar_nack      = cause(LoadReplayCauses.C_RAR)
7214a67055Ssfencevma  def raw_nack      = cause(LoadReplayCauses.C_RAW)
73e50f3145Ssfencevma  def nuke          = cause(LoadReplayCauses.C_NK)
7414a67055Ssfencevma  def need_rep      = cause.asUInt.orR
75a760aeb0Shappy-lx}
76a760aeb0Shappy-lx
77a760aeb0Shappy-lx
782225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle {
7914a67055Ssfencevma  val ldin            = DecoupledIO(new LqWriteBundle)
80870f462dSXuan Hu  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
8114a67055Ssfencevma  val ld_raw_data     = Input(new LoadDataFromLQBundle)
821b7adedcSWilliam Wang  val forward         = new PipeLoadForwardQueryIO
8314a67055Ssfencevma  val stld_nuke_query = new LoadNukeQueryIO
8414a67055Ssfencevma  val ldld_nuke_query = new LoadNukeQueryIO
85b978565cSWilliam Wang  val trigger         = Flipped(new LqTriggerIO)
86024ee227SWilliam Wang}
87024ee227SWilliam Wang
88e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle {
89e3f759aeSWilliam Wang  val valid      = Bool()
9014a67055Ssfencevma  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
9114a67055Ssfencevma  val dly_ld_err = Bool()
92e3f759aeSWilliam Wang}
93e3f759aeSWilliam Wang
94b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
95b978565cSWilliam Wang  val tdata2      = Input(UInt(64.W))
96b978565cSWilliam Wang  val matchType   = Input(UInt(2.W))
9784e47f35SLi Qianruo  val tEnable     = Input(Bool()) // timing is calculated before this
98b978565cSWilliam Wang  val addrHit     = Output(Bool())
99b978565cSWilliam Wang}
100b978565cSWilliam Wang
10109203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule
10209203307SWilliam Wang  with HasLoadHelper
10309203307SWilliam Wang  with HasPerfEvents
10409203307SWilliam Wang  with HasDCacheParameters
105e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
10620a5248fSzhanglinjuan  with HasVLSUParameters
107f7af4c74Schengguanghui  with SdtrigExt
10809203307SWilliam Wang{
109024ee227SWilliam Wang  val io = IO(new Bundle() {
11014a67055Ssfencevma    // control
111024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
11214a67055Ssfencevma    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
11314a67055Ssfencevma
11414a67055Ssfencevma    // int issue path
115870f462dSXuan Hu    val ldin          = Flipped(Decoupled(new MemExuInput))
116870f462dSXuan Hu    val ldout         = Decoupled(new MemExuOutput)
11714a67055Ssfencevma
11820a5248fSzhanglinjuan    // vec issue path
1193952421bSweiding liu    val vecldin = Flipped(Decoupled(new VecPipeBundle))
120b7618691Sweiding liu    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
12120a5248fSzhanglinjuan
12214a67055Ssfencevma    // data path
12314a67055Ssfencevma    val tlb           = new TlbRequestIO(2)
12414a67055Ssfencevma    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
1251279060fSWilliam Wang    val dcache        = new DCacheLoadIO
126024ee227SWilliam Wang    val sbuffer       = new LoadForwardQueryIO
1270bd67ba5SYinan Xu    val lsq           = new LoadToLsqIO
12814a67055Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
129683c1411Shappy-lx    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
130692e2fafSHuijin Li   // val refill        = Flipped(ValidIO(new Refill))
13114a67055Ssfencevma    val l2_hint       = Input(Valid(new L2ToL1Hint))
132185e6164SHaoyuan Feng    val tlb_hint      = Flipped(new TlbHintReq)
13314a67055Ssfencevma    // fast wakeup
13420a5248fSzhanglinjuan    // TODO: implement vector fast wakeup
135870f462dSXuan Hu    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
13614a67055Ssfencevma
13714a67055Ssfencevma    // trigger
138f7af4c74Schengguanghui    val trigger = Vec(TriggerNum, new LoadUnitTriggerIO)
139f7af4c74Schengguanghui
14014a67055Ssfencevma    // prefetch
1410d32f713Shappy-lx    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
1420d32f713Shappy-lx    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
1434ccb2e8bSYanqin Li    // speculative for gated control
1444ccb2e8bSYanqin Li    val s1_prefetch_spec = Output(Bool())
14595e60337SYanqin Li    val s2_prefetch_spec = Output(Bool())
1464ccb2e8bSYanqin Li
14714a67055Ssfencevma    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
1480d32f713Shappy-lx    val canAcceptLowConfPrefetch  = Output(Bool())
1490d32f713Shappy-lx    val canAcceptHighConfPrefetch = Output(Bool())
150b52348aeSWilliam Wang
151b52348aeSWilliam Wang    // load to load fast path
15214a67055Ssfencevma    val l2l_fwd_in    = Input(new LoadToLoadIO)
15314a67055Ssfencevma    val l2l_fwd_out   = Output(new LoadToLoadIO)
154c163075eSsfencevma
15514a67055Ssfencevma    val ld_fast_match    = Input(Bool())
156c163075eSsfencevma    val ld_fast_fuOpType = Input(UInt())
15714a67055Ssfencevma    val ld_fast_imm      = Input(UInt(12.W))
15867682d05SWilliam Wang
159e4f69d78Ssfencevma    // rs feedback
160596af5d2SHaojin Tang    val wakeup = ValidIO(new DynInst)
16114a67055Ssfencevma    val feedback_fast = ValidIO(new RSFeedback) // stage 2
16214a67055Ssfencevma    val feedback_slow = ValidIO(new RSFeedback) // stage 3
1632326221cSXuan Hu    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
164e4f69d78Ssfencevma
16514a67055Ssfencevma    // load ecc error
16614a67055Ssfencevma    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
1676786cfb7SWilliam Wang
16814a67055Ssfencevma    // schedule error query
16914a67055Ssfencevma    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
1700ce3de17SYinan Xu
17114a67055Ssfencevma    // queue-based replay
172e4f69d78Ssfencevma    val replay       = Flipped(Decoupled(new LsPipelineBundle))
17314a67055Ssfencevma    val lq_rep_full  = Input(Bool())
17414a67055Ssfencevma
17514a67055Ssfencevma    // misc
17614a67055Ssfencevma    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
177594c5198Ssfencevma
178594c5198Ssfencevma    // Load fast replay path
17914a67055Ssfencevma    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
18014a67055Ssfencevma    val fast_rep_out = Decoupled(new LqWriteBundle)
181b9e121dfShappy-lx
1823343d4a5Ssfencevma    // Load RAR rollback
1833343d4a5Ssfencevma    val rollback = Valid(new Redirect)
1843343d4a5Ssfencevma
18514a67055Ssfencevma    // perf
18614a67055Ssfencevma    val debug_ls         = Output(new DebugLsInfoBundle)
18714a67055Ssfencevma    val lsTopdownInfo    = Output(new LsTopdownInfo)
1880d32f713Shappy-lx    val correctMissTrain = Input(Bool())
189024ee227SWilliam Wang  })
190024ee227SWilliam Wang
19114a67055Ssfencevma  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
192024ee227SWilliam Wang
19314a67055Ssfencevma  // Pipeline
19414a67055Ssfencevma  // --------------------------------------------------------------------------------
19514a67055Ssfencevma  // stage 0
19614a67055Ssfencevma  // --------------------------------------------------------------------------------
19714a67055Ssfencevma  // generate addr, use addr to query DCache and DTLB
19814a67055Ssfencevma  val s0_valid         = Wire(Bool())
19963101478SHaojin Tang  val s0_mmio_select   = Wire(Bool())
20014a67055Ssfencevma  val s0_kill          = Wire(Bool())
20114a67055Ssfencevma  val s0_can_go        = s1_ready
20214a67055Ssfencevma  val s0_fire          = s0_valid && s0_can_go
20363101478SHaojin Tang  val s0_mmio_fire     = s0_mmio_select && s0_can_go
20414a67055Ssfencevma  val s0_out           = Wire(new LqWriteBundle)
205dcd58560SWilliam Wang
206cd2ff98bShappy-lx  // flow source bundle
207cd2ff98bShappy-lx  class FlowSource extends Bundle {
208cd2ff98bShappy-lx    val vaddr         = UInt(VAddrBits.W)
209cd2ff98bShappy-lx    val mask          = UInt((VLEN/8).W)
2108241cb85SXuan Hu    val uop           = new DynInst
211cd2ff98bShappy-lx    val try_l2l       = Bool()
212cd2ff98bShappy-lx    val has_rob_entry = Bool()
213cd2ff98bShappy-lx    val rep_carry     = new ReplayCarry(nWays)
214cd2ff98bShappy-lx    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
215cd2ff98bShappy-lx    val isFirstIssue  = Bool()
216cd2ff98bShappy-lx    val fast_rep      = Bool()
217cd2ff98bShappy-lx    val ld_rep        = Bool()
218cd2ff98bShappy-lx    val l2l_fwd       = Bool()
219cd2ff98bShappy-lx    val prf           = Bool()
220cd2ff98bShappy-lx    val prf_rd        = Bool()
221cd2ff98bShappy-lx    val prf_wr        = Bool()
222cd2ff98bShappy-lx    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
223b436d3b6Speixiaokun    val hlv           = Bool()
224b436d3b6Speixiaokun    val hlvx          = Bool()
22571489510SXuan Hu    // Record the issue port idx of load issue queue. This signal is used by load cancel.
22671489510SXuan Hu    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
22771489510SXuan Hu    // vec only
22871489510SXuan Hu    val isvec         = Bool()
22971489510SXuan Hu    val is128bit      = Bool()
23071489510SXuan Hu    val uop_unit_stride_fof = Bool()
23171489510SXuan Hu    val reg_offset    = UInt(vOffsetBits.W)
232e20747afSXuan Hu    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
23371489510SXuan Hu    val is_first_ele  = Bool()
2343952421bSweiding liu    // val flowPtr       = new VlflowPtr
23526af847eSgood-circle    val usSecondInv   = Bool()
236b7618691Sweiding liu    val mbIndex       = UInt(vlmBindexBits.W)
2375281d28fSweiding liu    val elemIdx       = UInt(elemIdxBits.W)
23855178b77Sweiding liu    val elemIdxInsideVd = UInt(elemIdxBits.W)
2395281d28fSweiding liu    val alignedType   = UInt(alignTypeBits.W)
240cd2ff98bShappy-lx  }
241cd2ff98bShappy-lx  val s0_sel_src = Wire(new FlowSource)
242cd2ff98bShappy-lx
24314a67055Ssfencevma  // load flow select/gen
24476e71c02Shappy-lx  // src0: super load replayed by LSQ (cache miss replay) (io.replay)
24576e71c02Shappy-lx  // src1: fast load replay (io.fast_rep_in)
24663101478SHaojin Tang  // src2: mmio (io.lsq.uncache)
24763101478SHaojin Tang  // src3: load replayed by LSQ (io.replay)
24863101478SHaojin Tang  // src4: hardware prefetch from prefetchor (high confidence) (io.prefetch)
24926af847eSgood-circle  // NOTE: Now vec/int loads are sent from same RS
25026af847eSgood-circle  //       A vec load will be splited into multiple uops,
25126af847eSgood-circle  //       so as long as one uop is issued,
25226af847eSgood-circle  //       the other uops should have higher priority
25326af847eSgood-circle  // src5: vec read from RS (io.vecldin)
25426af847eSgood-circle  // src6: int read / software prefetch first issue from RS (io.in)
25563101478SHaojin Tang  // src7: load try pointchaising when no issued or replayed load (io.fastpath)
25663101478SHaojin Tang  // src8: hardware prefetch from prefetchor (high confidence) (io.prefetch)
25714a67055Ssfencevma  // priority: high to low
25814a67055Ssfencevma  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
25976e71c02Shappy-lx  val s0_super_ld_rep_valid  = io.replay.valid && io.replay.bits.forward_tlDchannel
26014a67055Ssfencevma  val s0_ld_fast_rep_valid   = io.fast_rep_in.valid
26163101478SHaojin Tang  val s0_ld_mmio_valid       = io.lsq.uncache.valid
26276e71c02Shappy-lx  val s0_ld_rep_valid        = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall
26314a67055Ssfencevma  val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U
26420a5248fSzhanglinjuan  val s0_vec_iss_valid       = io.vecldin.valid
26526af847eSgood-circle  val s0_int_iss_valid       = io.ldin.valid // int flow first issue or software prefetch
266cd2ff98bShappy-lx  val s0_l2l_fwd_valid       = io.l2l_fwd_in.valid
26714a67055Ssfencevma  val s0_low_conf_prf_valid  = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U
26876e71c02Shappy-lx  dontTouch(s0_super_ld_rep_valid)
26914a67055Ssfencevma  dontTouch(s0_ld_fast_rep_valid)
27063101478SHaojin Tang  dontTouch(s0_ld_mmio_valid)
27114a67055Ssfencevma  dontTouch(s0_ld_rep_valid)
27214a67055Ssfencevma  dontTouch(s0_high_conf_prf_valid)
27314a67055Ssfencevma  dontTouch(s0_vec_iss_valid)
27426af847eSgood-circle  dontTouch(s0_int_iss_valid)
27514a67055Ssfencevma  dontTouch(s0_l2l_fwd_valid)
27614a67055Ssfencevma  dontTouch(s0_low_conf_prf_valid)
277024ee227SWilliam Wang
27814a67055Ssfencevma  // load flow source ready
27976e71c02Shappy-lx  val s0_super_ld_rep_ready  = WireInit(true.B)
28076e71c02Shappy-lx  val s0_ld_fast_rep_ready   = !s0_super_ld_rep_valid
28163101478SHaojin Tang  val s0_ld_mmio_ready       = !s0_super_ld_rep_valid &&
28276e71c02Shappy-lx                               !s0_ld_fast_rep_valid
28363101478SHaojin Tang  val s0_ld_rep_ready        = !s0_super_ld_rep_valid &&
28463101478SHaojin Tang                               !s0_ld_fast_rep_valid &&
28563101478SHaojin Tang                               !s0_ld_mmio_valid
28676e71c02Shappy-lx  val s0_high_conf_prf_ready = !s0_super_ld_rep_valid &&
28776e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
28863101478SHaojin Tang                               !s0_ld_mmio_valid &&
28914a67055Ssfencevma                               !s0_ld_rep_valid
290024ee227SWilliam Wang
29126af847eSgood-circle  val s0_vec_iss_ready       = !s0_super_ld_rep_valid &&
29276e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
29363101478SHaojin Tang                               !s0_ld_mmio_valid &&
29414a67055Ssfencevma                               !s0_ld_rep_valid &&
29514a67055Ssfencevma                               !s0_high_conf_prf_valid
296a760aeb0Shappy-lx
29726af847eSgood-circle  val s0_int_iss_ready       = !s0_super_ld_rep_valid &&
29876e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
29963101478SHaojin Tang                               !s0_ld_mmio_valid &&
30014a67055Ssfencevma                               !s0_ld_rep_valid &&
30114a67055Ssfencevma                               !s0_high_conf_prf_valid &&
30226af847eSgood-circle                               !s0_vec_iss_valid
30314a67055Ssfencevma
30476e71c02Shappy-lx  val s0_l2l_fwd_ready       = !s0_super_ld_rep_valid &&
30576e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
30663101478SHaojin Tang                               !s0_ld_mmio_valid &&
30714a67055Ssfencevma                               !s0_ld_rep_valid &&
30814a67055Ssfencevma                               !s0_high_conf_prf_valid &&
30914a67055Ssfencevma                               !s0_int_iss_valid &&
31014a67055Ssfencevma                               !s0_vec_iss_valid
31114a67055Ssfencevma
31276e71c02Shappy-lx  val s0_low_conf_prf_ready  = !s0_super_ld_rep_valid &&
31376e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
31463101478SHaojin Tang                               !s0_ld_mmio_valid &&
31514a67055Ssfencevma                               !s0_ld_rep_valid &&
31614a67055Ssfencevma                               !s0_high_conf_prf_valid &&
31714a67055Ssfencevma                               !s0_int_iss_valid &&
31814a67055Ssfencevma                               !s0_vec_iss_valid &&
31914a67055Ssfencevma                               !s0_l2l_fwd_valid
32076e71c02Shappy-lx  dontTouch(s0_super_ld_rep_ready)
32114a67055Ssfencevma  dontTouch(s0_ld_fast_rep_ready)
32263101478SHaojin Tang  dontTouch(s0_ld_mmio_ready)
32314a67055Ssfencevma  dontTouch(s0_ld_rep_ready)
32414a67055Ssfencevma  dontTouch(s0_high_conf_prf_ready)
32514a67055Ssfencevma  dontTouch(s0_vec_iss_ready)
32626af847eSgood-circle  dontTouch(s0_int_iss_ready)
32714a67055Ssfencevma  dontTouch(s0_l2l_fwd_ready)
32814a67055Ssfencevma  dontTouch(s0_low_conf_prf_ready)
32914a67055Ssfencevma
33014a67055Ssfencevma  // load flow source select (OH)
33176e71c02Shappy-lx  val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready
33214a67055Ssfencevma  val s0_ld_fast_rep_select  = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready
33363101478SHaojin Tang  val s0_ld_mmio_select      = s0_ld_mmio_valid && s0_ld_mmio_ready
33414a67055Ssfencevma  val s0_ld_rep_select       = s0_ld_rep_valid && s0_ld_rep_ready
33514a67055Ssfencevma  val s0_hw_prf_select       = s0_high_conf_prf_ready && s0_high_conf_prf_valid ||
33614a67055Ssfencevma                               s0_low_conf_prf_ready && s0_low_conf_prf_valid
33714a67055Ssfencevma  val s0_vec_iss_select      = s0_vec_iss_ready && s0_vec_iss_valid
33826af847eSgood-circle  val s0_int_iss_select      = s0_int_iss_ready && s0_int_iss_valid
33914a67055Ssfencevma  val s0_l2l_fwd_select      = s0_l2l_fwd_ready && s0_l2l_fwd_valid
34076e71c02Shappy-lx  dontTouch(s0_super_ld_rep_select)
34114a67055Ssfencevma  dontTouch(s0_ld_fast_rep_select)
34263101478SHaojin Tang  dontTouch(s0_ld_mmio_select)
34314a67055Ssfencevma  dontTouch(s0_ld_rep_select)
34414a67055Ssfencevma  dontTouch(s0_hw_prf_select)
34514a67055Ssfencevma  dontTouch(s0_vec_iss_select)
34626af847eSgood-circle  dontTouch(s0_int_iss_select)
34714a67055Ssfencevma  dontTouch(s0_l2l_fwd_select)
34814a67055Ssfencevma
34976e71c02Shappy-lx  s0_valid := (s0_super_ld_rep_valid ||
35076e71c02Shappy-lx               s0_ld_fast_rep_valid ||
35114a67055Ssfencevma               s0_ld_rep_valid ||
35214a67055Ssfencevma               s0_high_conf_prf_valid ||
35314a67055Ssfencevma               s0_vec_iss_valid ||
35426af847eSgood-circle               s0_int_iss_valid ||
35514a67055Ssfencevma               s0_l2l_fwd_valid ||
35663101478SHaojin Tang               s0_low_conf_prf_valid) && !s0_ld_mmio_select && io.dcache.req.ready && !s0_kill
35763101478SHaojin Tang
35863101478SHaojin Tang  s0_mmio_select := s0_ld_mmio_select && !s0_kill
35914a67055Ssfencevma
360a760aeb0Shappy-lx  // which is S0's out is ready and dcache is ready
36114a67055Ssfencevma  val s0_try_ptr_chasing      = s0_l2l_fwd_select
36214a67055Ssfencevma  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
36314a67055Ssfencevma  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
36414a67055Ssfencevma  val s0_ptr_chasing_canceled = WireInit(false.B)
365cd2ff98bShappy-lx  s0_kill := s0_ptr_chasing_canceled
36614a67055Ssfencevma
36714a67055Ssfencevma  // prefetch related ctrl signal
36820e09ab1Shappy-lx  io.canAcceptLowConfPrefetch  := s0_low_conf_prf_ready && io.dcache.req.ready
36920e09ab1Shappy-lx  io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready && io.dcache.req.ready
3700d32f713Shappy-lx
37114a67055Ssfencevma  // query DTLB
37214a67055Ssfencevma  io.tlb.req.valid                   := s0_valid
373cd2ff98bShappy-lx  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
374cd2ff98bShappy-lx                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
37514a67055Ssfencevma                                         TlbCmd.read
37614a67055Ssfencevma                                       )
377cd2ff98bShappy-lx  io.tlb.req.bits.vaddr              := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_sel_src.vaddr)
378b436d3b6Speixiaokun  io.tlb.req.bits.hyperinst          := s0_sel_src.hlv
379b436d3b6Speixiaokun  io.tlb.req.bits.hlvx               := s0_sel_src.hlvx
38025df626eSgood-circle  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
38114a67055Ssfencevma  io.tlb.req.bits.kill               := s0_kill
38214a67055Ssfencevma  io.tlb.req.bits.memidx.is_ld       := true.B
38314a67055Ssfencevma  io.tlb.req.bits.memidx.is_st       := false.B
384cd2ff98bShappy-lx  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
385cd2ff98bShappy-lx  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
38614a67055Ssfencevma  io.tlb.req.bits.no_translate       := s0_hw_prf_select  // hw b.reqetch addr does not need to be translated
3878241cb85SXuan Hu  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
388cd2ff98bShappy-lx  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
38914a67055Ssfencevma
39014a67055Ssfencevma  // query DCache
39114a67055Ssfencevma  io.dcache.req.valid             := s0_valid
392cd2ff98bShappy-lx  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
39314a67055Ssfencevma                                      MemoryOpConstants.M_PFR,
394cd2ff98bShappy-lx                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
39514a67055Ssfencevma                                    )
396cd2ff98bShappy-lx  io.dcache.req.bits.vaddr        := s0_sel_src.vaddr
397cd2ff98bShappy-lx  io.dcache.req.bits.mask         := s0_sel_src.mask
39814a67055Ssfencevma  io.dcache.req.bits.data         := DontCare
399cd2ff98bShappy-lx  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
400cd2ff98bShappy-lx  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
401cd2ff98bShappy-lx  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
402cd2ff98bShappy-lx  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
40314a67055Ssfencevma  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
404d2945707SHuijin Li  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
4050d32f713Shappy-lx  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
406b3f349ecSgood-circle  io.dcache.is128Req              := s0_sel_src.is128bit
40714a67055Ssfencevma
40814a67055Ssfencevma  // load flow priority mux
409cd2ff98bShappy-lx  def fromNullSource(): FlowSource = {
410cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
411cd2ff98bShappy-lx    out
41214a67055Ssfencevma  }
41314a67055Ssfencevma
414cd2ff98bShappy-lx  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
415cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
416cd2ff98bShappy-lx    out.vaddr         := src.vaddr
417cd2ff98bShappy-lx    out.mask          := src.mask
418cd2ff98bShappy-lx    out.uop           := src.uop
419cd2ff98bShappy-lx    out.try_l2l       := false.B
420cd2ff98bShappy-lx    out.has_rob_entry := src.hasROBEntry
421cd2ff98bShappy-lx    out.rep_carry     := src.rep_info.rep_carry
422cd2ff98bShappy-lx    out.mshrid        := src.rep_info.mshr_id
423cd2ff98bShappy-lx    out.isFirstIssue  := false.B
424cd2ff98bShappy-lx    out.fast_rep      := true.B
425cd2ff98bShappy-lx    out.ld_rep        := src.isLoadReplay
426cd2ff98bShappy-lx    out.l2l_fwd       := false.B
427d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
4288241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
4298241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
430cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
431375ed6a9Sweiding liu    out.isvec         := src.isvec
432375ed6a9Sweiding liu    out.is128bit      := src.is128bit
433375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
434375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
435375ed6a9Sweiding liu    out.vecActive     := src.vecActive
436375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
437375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
438375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
4395281d28fSweiding liu    out.elemIdx       := src.elemIdx
44055178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
4415281d28fSweiding liu    out.alignedType   := src.alignedType
442e25e4d90SXuan Hu    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
443e25e4d90SXuan Hu    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
444cd2ff98bShappy-lx    out
44514a67055Ssfencevma  }
44614a67055Ssfencevma
447375ed6a9Sweiding liu  // TODO: implement vector mmio
44863101478SHaojin Tang  def fromMmioSource(src: MemExuOutput) = {
44963101478SHaojin Tang    val out = WireInit(0.U.asTypeOf(new FlowSource))
45063101478SHaojin Tang    out.vaddr        := 0.U
45163101478SHaojin Tang    out.mask          := 0.U
45263101478SHaojin Tang    out.uop           := src.uop
45363101478SHaojin Tang    out.try_l2l       := false.B
45463101478SHaojin Tang    out.has_rob_entry := false.B
45563101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
45663101478SHaojin Tang    out.mshrid        := 0.U
45763101478SHaojin Tang    out.isFirstIssue  := false.B
45863101478SHaojin Tang    out.fast_rep      := false.B
45963101478SHaojin Tang    out.ld_rep        := false.B
46063101478SHaojin Tang    out.l2l_fwd       := false.B
46163101478SHaojin Tang    out.prf           := false.B
46263101478SHaojin Tang    out.prf_rd        := false.B
46363101478SHaojin Tang    out.prf_wr        := false.B
46463101478SHaojin Tang    out.sched_idx     := 0.U
465e25e4d90SXuan Hu    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
466e25e4d90SXuan Hu    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
46763101478SHaojin Tang    out.vecActive     := true.B
46863101478SHaojin Tang    out
46963101478SHaojin Tang  }
47063101478SHaojin Tang
471cd2ff98bShappy-lx  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
472cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
473cd2ff98bShappy-lx    out.vaddr         := src.vaddr
474375ed6a9Sweiding liu    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
475cd2ff98bShappy-lx    out.uop           := src.uop
476cd2ff98bShappy-lx    out.try_l2l       := false.B
477cd2ff98bShappy-lx    out.has_rob_entry := true.B
478cd2ff98bShappy-lx    out.rep_carry     := src.replayCarry
479cd2ff98bShappy-lx    out.mshrid        := src.mshrid
480cd2ff98bShappy-lx    out.isFirstIssue  := false.B
481cd2ff98bShappy-lx    out.fast_rep      := false.B
482cd2ff98bShappy-lx    out.ld_rep        := true.B
483cd2ff98bShappy-lx    out.l2l_fwd       := false.B
484d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
4858241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
4868241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
487cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
488375ed6a9Sweiding liu    out.isvec         := src.isvec
489375ed6a9Sweiding liu    out.is128bit      := src.is128bit
490375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
491375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
492375ed6a9Sweiding liu    out.vecActive     := src.vecActive
493375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
494375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
495375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
4965281d28fSweiding liu    out.elemIdx       := src.elemIdx
49755178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
4985281d28fSweiding liu    out.alignedType   := src.alignedType
499e25e4d90SXuan Hu    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
500e25e4d90SXuan Hu    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
501cd2ff98bShappy-lx    out
50214a67055Ssfencevma  }
50314a67055Ssfencevma
504375ed6a9Sweiding liu  // TODO: implement vector prefetch
505cd2ff98bShappy-lx  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
506cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
507cd2ff98bShappy-lx    out.vaddr         := src.getVaddr()
508cd2ff98bShappy-lx    out.mask          := 0.U
509cd2ff98bShappy-lx    out.uop           := DontCare
510cd2ff98bShappy-lx    out.try_l2l       := false.B
511cd2ff98bShappy-lx    out.has_rob_entry := false.B
51263101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
513cd2ff98bShappy-lx    out.mshrid        := 0.U
514cd2ff98bShappy-lx    out.isFirstIssue  := false.B
515cd2ff98bShappy-lx    out.fast_rep      := false.B
516cd2ff98bShappy-lx    out.ld_rep        := false.B
517cd2ff98bShappy-lx    out.l2l_fwd       := false.B
518cd2ff98bShappy-lx    out.prf           := true.B
519cd2ff98bShappy-lx    out.prf_rd        := !src.is_store
520cd2ff98bShappy-lx    out.prf_wr        := src.is_store
521cd2ff98bShappy-lx    out.sched_idx     := 0.U
522cd2ff98bShappy-lx    out
52314a67055Ssfencevma  }
52414a67055Ssfencevma
5253952421bSweiding liu  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
526cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
5278241cb85SXuan Hu    out.vaddr         := src.vaddr
5288241cb85SXuan Hu    out.mask          := src.mask
5298241cb85SXuan Hu    out.uop           := src.uop
530cd2ff98bShappy-lx    out.try_l2l       := false.B
5318241cb85SXuan Hu    out.has_rob_entry := true.B
53220a5248fSzhanglinjuan    // TODO: VLSU, implement replay carry
53363101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
534cd2ff98bShappy-lx    out.mshrid        := 0.U
53520a5248fSzhanglinjuan    // TODO: VLSU, implement first issue
53626af847eSgood-circle//    out.isFirstIssue  := src.isFirstIssue
537cd2ff98bShappy-lx    out.fast_rep      := false.B
538cd2ff98bShappy-lx    out.ld_rep        := false.B
539cd2ff98bShappy-lx    out.l2l_fwd       := false.B
540cd2ff98bShappy-lx    out.prf           := false.B
541cd2ff98bShappy-lx    out.prf_rd        := false.B
542cd2ff98bShappy-lx    out.prf_wr        := false.B
543cd2ff98bShappy-lx    out.sched_idx     := 0.U
54420a5248fSzhanglinjuan    // Vector load interface
5458241cb85SXuan Hu    out.isvec               := true.B
54620a5248fSzhanglinjuan    // vector loads only access a single element at a time, so 128-bit path is not used for now
54700e6f2e2Sweiding liu    out.is128bit            := is128Bit(src.alignedType)
5488241cb85SXuan Hu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
5498241cb85SXuan Hu    // out.rob_idx_valid       := src.rob_idx_valid
5508241cb85SXuan Hu    // out.inner_idx           := src.inner_idx
5518241cb85SXuan Hu    // out.rob_idx             := src.rob_idx
5528241cb85SXuan Hu    out.reg_offset          := src.reg_offset
5538241cb85SXuan Hu    // out.offset              := src.offset
554e20747afSXuan Hu    out.vecActive           := src.vecActive
5558241cb85SXuan Hu    out.is_first_ele        := src.is_first_ele
5563952421bSweiding liu    // out.flowPtr             := src.flowPtr
55726af847eSgood-circle    out.usSecondInv         := src.usSecondInv
558b7618691Sweiding liu    out.mbIndex             := src.mBIndex
5595281d28fSweiding liu    out.elemIdx             := src.elemIdx
56055178b77Sweiding liu    out.elemIdxInsideVd     := src.elemIdxInsideVd
5615281d28fSweiding liu    out.alignedType         := src.alignedType
562b436d3b6Speixiaokun    out.hlv                 := false.B
563b436d3b6Speixiaokun    out.hlvx                := false.B
56426af847eSgood-circle    out
56526af847eSgood-circle  }
56626af847eSgood-circle
56726af847eSgood-circle  def fromIntIssueSource(src: MemExuInput): FlowSource = {
56826af847eSgood-circle    val out = WireInit(0.U.asTypeOf(new FlowSource))
56926af847eSgood-circle    out.vaddr         := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits)
57026af847eSgood-circle    out.mask          := genVWmask(out.vaddr, src.uop.fuOpType(1,0))
57126af847eSgood-circle    out.uop           := src.uop
57226af847eSgood-circle    out.try_l2l       := false.B
57326af847eSgood-circle    out.has_rob_entry := true.B
57426af847eSgood-circle    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
57526af847eSgood-circle    out.mshrid        := 0.U
57626af847eSgood-circle    out.isFirstIssue  := true.B
57726af847eSgood-circle    out.fast_rep      := false.B
57826af847eSgood-circle    out.ld_rep        := false.B
57926af847eSgood-circle    out.l2l_fwd       := false.B
58026af847eSgood-circle    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
58126af847eSgood-circle    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
58226af847eSgood-circle    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
58326af847eSgood-circle    out.sched_idx     := 0.U
584e25e4d90SXuan Hu    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
585e25e4d90SXuan Hu    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
58626af847eSgood-circle    out.vecActive     := true.B // true for scala load
58771489510SXuan Hu    out
58814a67055Ssfencevma  }
58914a67055Ssfencevma
590375ed6a9Sweiding liu  // TODO: implement vector l2l
591cd2ff98bShappy-lx  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
592cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
593cd2ff98bShappy-lx    out.vaddr              := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0))
594cd2ff98bShappy-lx    out.mask               := genVWmask(0.U, LSUOpType.ld)
59514a67055Ssfencevma    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
59614a67055Ssfencevma    // Assume the pointer chasing is always ld.
5978241cb85SXuan Hu    out.uop.fuOpType       := LSUOpType.ld
598cd2ff98bShappy-lx    out.try_l2l            := true.B
599596af5d2SHaojin Tang    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
60014a67055Ssfencevma    // because these signals will be updated in S1
601cd2ff98bShappy-lx    out.has_rob_entry      := false.B
602cd2ff98bShappy-lx    out.mshrid             := 0.U
60363101478SHaojin Tang    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
604cd2ff98bShappy-lx    out.isFirstIssue       := true.B
605cd2ff98bShappy-lx    out.fast_rep           := false.B
606cd2ff98bShappy-lx    out.ld_rep             := false.B
607cd2ff98bShappy-lx    out.l2l_fwd            := true.B
608cd2ff98bShappy-lx    out.prf                := false.B
609cd2ff98bShappy-lx    out.prf_rd             := false.B
610cd2ff98bShappy-lx    out.prf_wr             := false.B
611cd2ff98bShappy-lx    out.sched_idx          := 0.U
612e25e4d90SXuan Hu    out.hlv                := LSUOpType.isHlv(out.uop.fuOpType)
613e25e4d90SXuan Hu    out.hlvx               := LSUOpType.isHlvx(out.uop.fuOpType)
614cd2ff98bShappy-lx    out
61514a67055Ssfencevma  }
61614a67055Ssfencevma
61714a67055Ssfencevma  // set default
618cd2ff98bShappy-lx  val s0_src_selector = Seq(
619cd2ff98bShappy-lx    s0_super_ld_rep_select,
620cd2ff98bShappy-lx    s0_ld_fast_rep_select,
62163101478SHaojin Tang    s0_ld_mmio_select,
622cd2ff98bShappy-lx    s0_ld_rep_select,
623cd2ff98bShappy-lx    s0_hw_prf_select,
624cd2ff98bShappy-lx    s0_vec_iss_select,
62526af847eSgood-circle    s0_int_iss_select,
626cd2ff98bShappy-lx    (if (EnableLoadToLoadForward) s0_l2l_fwd_select else true.B)
627cd2ff98bShappy-lx  )
628cd2ff98bShappy-lx  val s0_src_format = Seq(
629cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
630cd2ff98bShappy-lx    fromFastReplaySource(io.fast_rep_in.bits),
63163101478SHaojin Tang    fromMmioSource(io.lsq.uncache.bits),
632cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
633cd2ff98bShappy-lx    fromPrefetchSource(io.prefetch_req.bits),
6348241cb85SXuan Hu    fromVecIssueSource(io.vecldin.bits),
63526af847eSgood-circle    fromIntIssueSource(io.ldin.bits),
636cd2ff98bShappy-lx    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource())
637cd2ff98bShappy-lx  )
638cd2ff98bShappy-lx  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
63914a67055Ssfencevma
64014a67055Ssfencevma  // address align check
641b3f349ecSgood-circle  val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List(
64214a67055Ssfencevma    "b00".U   -> true.B,                   //b
643cd2ff98bShappy-lx    "b01".U   -> (s0_sel_src.vaddr(0)    === 0.U), //h
644cd2ff98bShappy-lx    "b10".U   -> (s0_sel_src.vaddr(1, 0) === 0.U), //w
645cd2ff98bShappy-lx    "b11".U   -> (s0_sel_src.vaddr(2, 0) === 0.U)  //d
64614a67055Ssfencevma  ))
647b3f349ecSgood-circle  XSError(s0_sel_src.isvec && s0_sel_src.vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
64814a67055Ssfencevma
64914a67055Ssfencevma  // accept load flow if dcache ready (tlb is always ready)
65014a67055Ssfencevma  // TODO: prefetch need writeback to loadQueueFlag
65114a67055Ssfencevma  s0_out               := DontCare
652cd2ff98bShappy-lx  s0_out.vaddr         := s0_sel_src.vaddr
653cd2ff98bShappy-lx  s0_out.mask          := s0_sel_src.mask
654cd2ff98bShappy-lx  s0_out.uop           := s0_sel_src.uop
655cd2ff98bShappy-lx  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
656cd2ff98bShappy-lx  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
657cd2ff98bShappy-lx  s0_out.isPrefetch    := s0_sel_src.prf
658cd2ff98bShappy-lx  s0_out.isHWPrefetch  := s0_hw_prf_select
659cd2ff98bShappy-lx  s0_out.isFastReplay  := s0_sel_src.fast_rep
660cd2ff98bShappy-lx  s0_out.isLoadReplay  := s0_sel_src.ld_rep
661cd2ff98bShappy-lx  s0_out.isFastPath    := s0_sel_src.l2l_fwd
662cd2ff98bShappy-lx  s0_out.mshrid        := s0_sel_src.mshrid
66371489510SXuan Hu  s0_out.isvec           := s0_sel_src.isvec
66471489510SXuan Hu  s0_out.is128bit        := s0_sel_src.is128bit
66571489510SXuan Hu  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
66620a5248fSzhanglinjuan  // s0_out.rob_idx_valid   := s0_rob_idx_valid
66720a5248fSzhanglinjuan  // s0_out.inner_idx       := s0_inner_idx
66820a5248fSzhanglinjuan  // s0_out.rob_idx         := s0_rob_idx
66971489510SXuan Hu  s0_out.reg_offset      := s0_sel_src.reg_offset
67020a5248fSzhanglinjuan  // s0_out.offset          := s0_offset
671e20747afSXuan Hu  s0_out.vecActive             := s0_sel_src.vecActive
67226af847eSgood-circle  s0_out.usSecondInv    := s0_sel_src.usSecondInv
67371489510SXuan Hu  s0_out.is_first_ele   := s0_sel_src.is_first_ele
6745281d28fSweiding liu  s0_out.elemIdx        := s0_sel_src.elemIdx
67555178b77Sweiding liu  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
6765281d28fSweiding liu  s0_out.alignedType    := s0_sel_src.alignedType
6775281d28fSweiding liu  s0_out.mbIndex        := s0_sel_src.mbIndex
6783952421bSweiding liu  // s0_out.flowPtr         := s0_sel_src.flowPtr
679e20747afSXuan Hu  s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_sel_src.vecActive
68076e71c02Shappy-lx  s0_out.forward_tlDchannel := s0_super_ld_rep_select
681cd2ff98bShappy-lx  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
68214a67055Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
68314a67055Ssfencevma  }.otherwise{
684cd2ff98bShappy-lx    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
68514a67055Ssfencevma  }
686cd2ff98bShappy-lx  s0_out.schedIndex     := s0_sel_src.sched_idx
68714a67055Ssfencevma
68814a67055Ssfencevma  // load fast replay
68914a67055Ssfencevma  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready)
69014a67055Ssfencevma
69163101478SHaojin Tang  // mmio
69263101478SHaojin Tang  io.lsq.uncache.ready := s0_mmio_fire
69363101478SHaojin Tang
69414a67055Ssfencevma  // load flow source ready
69576e71c02Shappy-lx  // cache missed load has highest priority
69676e71c02Shappy-lx  // always accept cache missed load flow from load replay queue
69776e71c02Shappy-lx  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select))
69814a67055Ssfencevma
69914a67055Ssfencevma  // accept load flow from rs when:
70014a67055Ssfencevma  // 1) there is no lsq-replayed load
70176e71c02Shappy-lx  // 2) there is no fast replayed load
70276e71c02Shappy-lx  // 3) there is no high confidence prefetch request
70320a5248fSzhanglinjuan  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready
70426af847eSgood-circle  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready
70514a67055Ssfencevma
70614a67055Ssfencevma  // for hw prefetch load flow feedback, to be added later
70714a67055Ssfencevma  // io.prefetch_in.ready := s0_hw_prf_select
70814a67055Ssfencevma
70914a67055Ssfencevma  // dcache replacement extra info
71014a67055Ssfencevma  // TODO: should prefetch load update replacement?
711e50f3145Ssfencevma  io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B)
71214a67055Ssfencevma
713596af5d2SHaojin Tang  // load wakeup
71426af847eSgood-circle  // TODO: vector load wakeup?
71595ca0bcbSweiding liu  io.wakeup.valid := !s0_sel_src.isvec && s0_fire && (s0_super_ld_rep_select || s0_ld_fast_rep_select || s0_ld_rep_select || s0_int_iss_select) || s0_mmio_fire
716596af5d2SHaojin Tang  io.wakeup.bits := s0_out.uop
717596af5d2SHaojin Tang
71814a67055Ssfencevma  XSDebug(io.dcache.req.fire,
7198241cb85SXuan Hu    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_sel_src.vaddr)}\n"
72014a67055Ssfencevma  )
72114a67055Ssfencevma  XSDebug(s0_valid,
722870f462dSXuan Hu    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
72314a67055Ssfencevma    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
72414a67055Ssfencevma
72514a67055Ssfencevma  // Pipeline
72614a67055Ssfencevma  // --------------------------------------------------------------------------------
72714a67055Ssfencevma  // stage 1
72814a67055Ssfencevma  // --------------------------------------------------------------------------------
72914a67055Ssfencevma  // TLB resp (send paddr to dcache)
73014a67055Ssfencevma  val s1_valid      = RegInit(false.B)
73114a67055Ssfencevma  val s1_in         = Wire(new LqWriteBundle)
73214a67055Ssfencevma  val s1_out        = Wire(new LqWriteBundle)
73314a67055Ssfencevma  val s1_kill       = Wire(Bool())
73414a67055Ssfencevma  val s1_can_go     = s2_ready
73514a67055Ssfencevma  val s1_fire       = s1_valid && !s1_kill && s1_can_go
736e20747afSXuan Hu  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
73714a67055Ssfencevma
73814a67055Ssfencevma  s1_ready := !s1_valid || s1_kill || s2_ready
73914a67055Ssfencevma  when (s0_fire) { s1_valid := true.B }
74014a67055Ssfencevma  .elsewhen (s1_fire) { s1_valid := false.B }
74114a67055Ssfencevma  .elsewhen (s1_kill) { s1_valid := false.B }
74214a67055Ssfencevma  s1_in   := RegEnable(s0_out, s0_fire)
74314a67055Ssfencevma
7445adc4829SYanqin Li  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
7455adc4829SYanqin Li  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
7465adc4829SYanqin Li  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
747cd2ff98bShappy-lx  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
74814a67055Ssfencevma  val s1_vaddr_hi         = Wire(UInt())
74914a67055Ssfencevma  val s1_vaddr_lo         = Wire(UInt())
75014a67055Ssfencevma  val s1_vaddr            = Wire(UInt())
75114a67055Ssfencevma  val s1_paddr_dup_lsu    = Wire(UInt())
752cca17e78Speixiaokun  val s1_gpaddr_dup_lsu   = Wire(UInt())
75314a67055Ssfencevma  val s1_paddr_dup_dcache = Wire(UInt())
754870f462dSXuan Hu  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
755c151d553SAnzooooo  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
75614a67055Ssfencevma  val s1_prf              = s1_in.isPrefetch
75714a67055Ssfencevma  val s1_hw_prf           = s1_in.isHWPrefetch
75814a67055Ssfencevma  val s1_sw_prf           = s1_prf && !s1_hw_prf
75914a67055Ssfencevma  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
76014a67055Ssfencevma
76114a67055Ssfencevma  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
76214a67055Ssfencevma  s1_vaddr_lo         := s1_in.vaddr(5, 0)
76314a67055Ssfencevma  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
76414a67055Ssfencevma  s1_paddr_dup_lsu    := io.tlb.resp.bits.paddr(0)
76514a67055Ssfencevma  s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1)
766eb4bf3f2Speixiaokun  s1_gpaddr_dup_lsu   := io.tlb.resp.bits.gpaddr(0)
76714a67055Ssfencevma
76814a67055Ssfencevma  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
76914a67055Ssfencevma    // printf("load idx = %d\n", s1_tlb_memidx.idx)
77014a67055Ssfencevma    s1_out.uop.debugInfo.tlbRespTime := GTimer()
77114a67055Ssfencevma  }
77214a67055Ssfencevma
773cd2ff98bShappy-lx  io.tlb.req_kill   := s1_kill || s1_dly_err
77414a67055Ssfencevma  io.tlb.resp.ready := true.B
77514a67055Ssfencevma
77614a67055Ssfencevma  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
77714a67055Ssfencevma  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
778cd2ff98bShappy-lx  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
77914a67055Ssfencevma
78014a67055Ssfencevma  // store to load forwarding
781cd2ff98bShappy-lx  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
78214a67055Ssfencevma  io.sbuffer.vaddr := s1_vaddr
78314a67055Ssfencevma  io.sbuffer.paddr := s1_paddr_dup_lsu
78414a67055Ssfencevma  io.sbuffer.uop   := s1_in.uop
78514a67055Ssfencevma  io.sbuffer.sqIdx := s1_in.uop.sqIdx
78614a67055Ssfencevma  io.sbuffer.mask  := s1_in.mask
787870f462dSXuan Hu  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
78814a67055Ssfencevma
789cd2ff98bShappy-lx  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
79014a67055Ssfencevma  io.lsq.forward.vaddr     := s1_vaddr
79114a67055Ssfencevma  io.lsq.forward.paddr     := s1_paddr_dup_lsu
79214a67055Ssfencevma  io.lsq.forward.uop       := s1_in.uop
79314a67055Ssfencevma  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
794e50f3145Ssfencevma  io.lsq.forward.sqIdxMask := 0.U
79514a67055Ssfencevma  io.lsq.forward.mask      := s1_in.mask
796870f462dSXuan Hu  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
79714a67055Ssfencevma
79814a67055Ssfencevma  // st-ld violation query
799dde74b27SAnzooooo    // if store unit is 128-bits memory access, need match 128-bit
800dde74b27SAnzooooo  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit)))
801dde74b27SAnzooooo  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
80200e6f2e2Sweiding liu    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
803dde74b27SAnzooooo    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
80414a67055Ssfencevma  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
80514a67055Ssfencevma                       io.stld_nuke_query(w).valid && // query valid
80614a67055Ssfencevma                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
80700e6f2e2Sweiding liu                       s1_nuke_paddr_match(w) && // paddr match
80814a67055Ssfencevma                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
80914a67055Ssfencevma                      })).asUInt.orR && !s1_tlb_miss
81014a67055Ssfencevma
81114a67055Ssfencevma  s1_out                   := s1_in
81214a67055Ssfencevma  s1_out.vaddr             := s1_vaddr
81314a67055Ssfencevma  s1_out.paddr             := s1_paddr_dup_lsu
8148ecb4a7dSpeixiaokun  s1_out.gpaddr            := s1_gpaddr_dup_lsu
81514a67055Ssfencevma  s1_out.tlbMiss           := s1_tlb_miss
81614a67055Ssfencevma  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
81714a67055Ssfencevma  s1_out.rep_info.debug    := s1_in.uop.debugInfo
81814a67055Ssfencevma  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
819cd2ff98bShappy-lx  s1_out.delayedLoadError  := s1_dly_err
82014a67055Ssfencevma
821cd2ff98bShappy-lx  when (!s1_dly_err) {
82214a67055Ssfencevma    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
82314a67055Ssfencevma    // af & pf exception were modified
824e20747afSXuan Hu    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss
825e25e4d90SXuan Hu    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss
826e20747afSXuan Hu    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss
82714a67055Ssfencevma  } .otherwise {
82871489510SXuan Hu    s1_out.uop.exceptionVec(loadPageFault)      := false.B
829e25e4d90SXuan Hu    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
83071489510SXuan Hu    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
831e20747afSXuan Hu    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
83214a67055Ssfencevma  }
83314a67055Ssfencevma
83414a67055Ssfencevma  // pointer chasing
8355adc4829SYanqin Li  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
83614a67055Ssfencevma  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
83714a67055Ssfencevma  val s1_fu_op_type_not_ld     = WireInit(false.B)
83814a67055Ssfencevma  val s1_not_fast_match        = WireInit(false.B)
83914a67055Ssfencevma  val s1_addr_mismatch         = WireInit(false.B)
84014a67055Ssfencevma  val s1_addr_misaligned       = WireInit(false.B)
841cd2ff98bShappy-lx  val s1_fast_mismatch         = WireInit(false.B)
84214a67055Ssfencevma  val s1_ptr_chasing_canceled  = WireInit(false.B)
84314a67055Ssfencevma  val s1_cancel_ptr_chasing    = WireInit(false.B)
84414a67055Ssfencevma
8455adc4829SYanqin Li  val s1_redirect_reg = Wire(Valid(new Redirect))
8465adc4829SYanqin Li  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
8475adc4829SYanqin Li  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
8485adc4829SYanqin Li
849cd2ff98bShappy-lx  s1_kill := s1_fast_rep_dly_kill ||
850e50f3145Ssfencevma             s1_cancel_ptr_chasing ||
851e50f3145Ssfencevma             s1_in.uop.robIdx.needFlush(io.redirect) ||
8525adc4829SYanqin Li            (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
85326af847eSgood-circle             RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid)
854e50f3145Ssfencevma
855c3b763d0SYinan Xu  if (EnableLoadToLoadForward) {
856c3b763d0SYinan Xu    // Sometimes, we need to cancel the load-load forwarding.
857c3b763d0SYinan Xu    // These can be put at S0 if timing is bad at S1.
858c3b763d0SYinan Xu    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
859cd2ff98bShappy-lx    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
860cd2ff98bShappy-lx                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
861cd2ff98bShappy-lx    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
862cd2ff98bShappy-lx    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
8638241cb85SXuan Hu    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
864c163075eSsfencevma    // Case 2: this load-load uop is cancelled
86514a67055Ssfencevma    s1_ptr_chasing_canceled := !io.ldin.valid
866cd2ff98bShappy-lx    // Case 3: fast mismatch
867cd2ff98bShappy-lx    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
86814a67055Ssfencevma
86914a67055Ssfencevma    when (s1_try_ptr_chasing) {
870cd2ff98bShappy-lx      s1_cancel_ptr_chasing := s1_addr_mismatch ||
871cd2ff98bShappy-lx                               s1_addr_misaligned ||
872cd2ff98bShappy-lx                               s1_fu_op_type_not_ld ||
873cd2ff98bShappy-lx                               s1_ptr_chasing_canceled ||
874cd2ff98bShappy-lx                               s1_fast_mismatch
87514a67055Ssfencevma
87614a67055Ssfencevma      s1_in.uop           := io.ldin.bits.uop
877870f462dSXuan Hu      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
878c163075eSsfencevma      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
879e50f3145Ssfencevma      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
880e50f3145Ssfencevma      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
88114a67055Ssfencevma
8828744445eSMaxpicca-Li      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
88314a67055Ssfencevma      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
88414a67055Ssfencevma      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
885c3b763d0SYinan Xu    }
886e50f3145Ssfencevma    when (!s1_cancel_ptr_chasing) {
88720e09ab1Shappy-lx      s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_high_conf_prf_valid && io.canAcceptHighConfPrefetch)
88814a67055Ssfencevma      when (s1_try_ptr_chasing) {
88914a67055Ssfencevma        io.ldin.ready := true.B
89014a67055Ssfencevma      }
891c3b763d0SYinan Xu    }
892c3b763d0SYinan Xu  }
893c3b763d0SYinan Xu
89414a67055Ssfencevma  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
8955adc4829SYanqin Li  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
89614a67055Ssfencevma  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
89714a67055Ssfencevma  // If the timing here is not OK, load-load forwarding has to be disabled.
89814a67055Ssfencevma  // Or we calculate sqIdxMask at RS??
89914a67055Ssfencevma  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
90014a67055Ssfencevma  if (EnableLoadToLoadForward) {
90114a67055Ssfencevma    when (s1_try_ptr_chasing) {
90214a67055Ssfencevma      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
903c3b763d0SYinan Xu    }
90414a67055Ssfencevma  }
905024ee227SWilliam Wang
90614a67055Ssfencevma  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
90714a67055Ssfencevma  io.forward_mshr.mshrid := s1_out.mshrid
90814a67055Ssfencevma  io.forward_mshr.paddr  := s1_out.paddr
9090a47e4a1SWilliam Wang
91014a67055Ssfencevma  XSDebug(s1_valid,
911870f462dSXuan Hu    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
91214a67055Ssfencevma    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
913683c1411Shappy-lx
91414a67055Ssfencevma  // Pipeline
91514a67055Ssfencevma  // --------------------------------------------------------------------------------
91614a67055Ssfencevma  // stage 2
91714a67055Ssfencevma  // --------------------------------------------------------------------------------
91814a67055Ssfencevma  // s2: DCache resp
91914a67055Ssfencevma  val s2_valid  = RegInit(false.B)
920f6490124Ssfencevma  val s2_in     = Wire(new LqWriteBundle)
921f6490124Ssfencevma  val s2_out    = Wire(new LqWriteBundle)
92214a67055Ssfencevma  val s2_kill   = Wire(Bool())
92314a67055Ssfencevma  val s2_can_go = s3_ready
92414a67055Ssfencevma  val s2_fire   = s2_valid && !s2_kill && s2_can_go
925e20747afSXuan Hu  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
92620a5248fSzhanglinjuan  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
927e4f69d78Ssfencevma
92814a67055Ssfencevma  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
92914a67055Ssfencevma  s2_ready := !s2_valid || s2_kill || s3_ready
93014a67055Ssfencevma  when (s1_fire) { s2_valid := true.B }
93114a67055Ssfencevma  .elsewhen (s2_fire) { s2_valid := false.B }
93214a67055Ssfencevma  .elsewhen (s2_kill) { s2_valid := false.B }
93314a67055Ssfencevma  s2_in := RegEnable(s1_out, s1_fire)
93414a67055Ssfencevma
93514a67055Ssfencevma  val s2_pmp = WireInit(io.pmp)
936f9ac118cSHaoyuan Feng
93714a67055Ssfencevma  val s2_prf    = s2_in.isPrefetch
93814a67055Ssfencevma  val s2_hw_prf = s2_in.isHWPrefetch
93914a67055Ssfencevma
94014a67055Ssfencevma  // exception that may cause load addr to be invalid / illegal
94114a67055Ssfencevma  // if such exception happen, that inst and its exception info
94214a67055Ssfencevma  // will be force writebacked to rob
94371489510SXuan Hu  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
944cd2ff98bShappy-lx  when (!s2_in.delayedLoadError) {
94571489510SXuan Hu    s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld ||
9465adc4829SYanqin Li                                       (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable))) && s2_vecActive
94714a67055Ssfencevma  }
948cd2ff98bShappy-lx
949cd2ff98bShappy-lx  // soft prefetch will not trigger any exception (but ecc error interrupt may
950cd2ff98bShappy-lx  // be triggered)
951cd2ff98bShappy-lx  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) {
952cd2ff98bShappy-lx    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
95314a67055Ssfencevma  }
954e20747afSXuan Hu  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_vecActive
95514a67055Ssfencevma
95614a67055Ssfencevma  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
95714a67055Ssfencevma  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
95814a67055Ssfencevma  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
95914a67055Ssfencevma
96014a67055Ssfencevma  // writeback access fault caused by ecc error / bus error
96114a67055Ssfencevma  // * ecc data error is slow to generate, so we will not use it until load stage 3
96214a67055Ssfencevma  // * in load stage 3, an extra signal io.load_error will be used to
96314a67055Ssfencevma  val s2_actually_mmio = s2_pmp.mmio
964e50f3145Ssfencevma  val s2_mmio          = !s2_prf &&
965e50f3145Ssfencevma                          s2_actually_mmio &&
966e50f3145Ssfencevma                         !s2_exception &&
967e50f3145Ssfencevma                         !s2_in.tlbMiss
968e50f3145Ssfencevma
96914a67055Ssfencevma  val s2_full_fwd      = Wire(Bool())
9704b0d80d8SXuan Hu  val s2_mem_amb       = s2_in.uop.storeSetHit &&
971e50f3145Ssfencevma                         io.lsq.forward.addrInvalid
97214a67055Ssfencevma
973e50f3145Ssfencevma  val s2_tlb_miss      = s2_in.tlbMiss
97426af847eSgood-circle  val s2_fwd_fail      = io.lsq.forward.dataInvalid
975e50f3145Ssfencevma  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
976e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
977e50f3145Ssfencevma                         !s2_full_fwd
97814a67055Ssfencevma
979e50f3145Ssfencevma  val s2_mq_nack       = io.dcache.s2_mq_nack &&
980e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
981e50f3145Ssfencevma                         !s2_full_fwd
982e50f3145Ssfencevma
983e50f3145Ssfencevma  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
984e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
985e50f3145Ssfencevma                         !s2_full_fwd
986e50f3145Ssfencevma
987e50f3145Ssfencevma  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
988e50f3145Ssfencevma                        !s2_fwd_frm_d_chan_or_mshr &&
989e50f3145Ssfencevma                        !s2_full_fwd
990e50f3145Ssfencevma
991e50f3145Ssfencevma  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
992e50f3145Ssfencevma                         !io.lsq.ldld_nuke_query.req.ready
993e50f3145Ssfencevma
994e50f3145Ssfencevma  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
995e50f3145Ssfencevma                         !io.lsq.stld_nuke_query.req.ready
99614a67055Ssfencevma  // st-ld violation query
99714a67055Ssfencevma  //  NeedFastRecovery Valid when
99814a67055Ssfencevma  //  1. Fast recovery query request Valid.
99914a67055Ssfencevma  //  2. Load instruction is younger than requestors(store instructions).
100014a67055Ssfencevma  //  3. Physical address match.
100114a67055Ssfencevma  //  4. Data contains.
1002dde74b27SAnzooooo  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit)))
1003dde74b27SAnzooooo  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
100426af847eSgood-circle    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1005dde74b27SAnzooooo    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
100614a67055Ssfencevma  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
100714a67055Ssfencevma                          io.stld_nuke_query(w).valid && // query valid
100814a67055Ssfencevma                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
100926af847eSgood-circle                          s2_nuke_paddr_match(w) && // paddr match
101014a67055Ssfencevma                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1011e50f3145Ssfencevma                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1012e50f3145Ssfencevma
1013e50f3145Ssfencevma  val s2_cache_handled   = io.dcache.resp.bits.handled
10145adc4829SYanqin Li  val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) &&
1015e50f3145Ssfencevma                           io.dcache.resp.bits.tag_error
1016e50f3145Ssfencevma
1017e50f3145Ssfencevma  val s2_troublem        = !s2_exception &&
1018e50f3145Ssfencevma                           !s2_mmio &&
1019e50f3145Ssfencevma                           !s2_prf &&
1020cd2ff98bShappy-lx                           !s2_in.delayedLoadError
1021e50f3145Ssfencevma
1022e50f3145Ssfencevma  io.dcache.resp.ready  := true.B
1023cd2ff98bShappy-lx  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf)
1024e50f3145Ssfencevma  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
102514a67055Ssfencevma
102614a67055Ssfencevma  // fast replay require
1027e50f3145Ssfencevma  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1028e50f3145Ssfencevma  val s2_nuke_fast_rep   = !s2_mq_nack &&
1029e50f3145Ssfencevma                           !s2_dcache_miss &&
1030e50f3145Ssfencevma                           !s2_bank_conflict &&
1031e50f3145Ssfencevma                           !s2_wpu_pred_fail &&
1032e50f3145Ssfencevma                           !s2_rar_nack &&
1033e50f3145Ssfencevma                           !s2_raw_nack &&
1034e50f3145Ssfencevma                           s2_nuke
103514a67055Ssfencevma
1036e50f3145Ssfencevma  val s2_fast_rep = !s2_mem_amb &&
1037e50f3145Ssfencevma                    !s2_tlb_miss &&
1038e50f3145Ssfencevma                    !s2_fwd_fail &&
1039ec45ae0cSsfencevma                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
104014a67055Ssfencevma                    s2_troublem
104114a67055Ssfencevma
1042e50f3145Ssfencevma  // need allocate new entry
1043e50f3145Ssfencevma  val s2_can_query = !s2_mem_amb &&
1044e50f3145Ssfencevma                     !s2_tlb_miss &&
1045e50f3145Ssfencevma                     !s2_fwd_fail &&
1046e50f3145Ssfencevma                     s2_troublem
1047e50f3145Ssfencevma
1048e50f3145Ssfencevma  val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error)
104914a67055Ssfencevma
105014a67055Ssfencevma  // ld-ld violation require
105114a67055Ssfencevma  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
105214a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
105314a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
105414a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1055e50f3145Ssfencevma  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
105614a67055Ssfencevma
105714a67055Ssfencevma  // st-ld violation require
105814a67055Ssfencevma  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
105914a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
106014a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
106114a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1062e50f3145Ssfencevma  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
106314a67055Ssfencevma
106414a67055Ssfencevma  // merge forward result
106514a67055Ssfencevma  // lsq has higher priority than sbuffer
1066cdbff57cSHaoyuan Feng  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1067cdbff57cSHaoyuan Feng  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
106826af847eSgood-circle  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
106914a67055Ssfencevma  // generate XLEN/8 Muxs
1070cdbff57cSHaoyuan Feng  for (i <- 0 until VLEN / 8) {
107126af847eSgood-circle    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i)
107226af847eSgood-circle    s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i))
107314a67055Ssfencevma  }
107414a67055Ssfencevma
107514a67055Ssfencevma  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1076870f462dSXuan Hu    s2_in.uop.pc,
107714a67055Ssfencevma    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
107814a67055Ssfencevma    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
107914a67055Ssfencevma  )
108014a67055Ssfencevma
108114a67055Ssfencevma  //
108214a67055Ssfencevma  s2_out                     := s2_in
108314a67055Ssfencevma  s2_out.data                := 0.U // data will be generated in load s3
1084870f462dSXuan Hu  s2_out.uop.fpWen           := s2_in.uop.fpWen && !s2_exception
108514a67055Ssfencevma  s2_out.mmio                := s2_mmio
10864b0d80d8SXuan Hu  s2_out.uop.flushPipe       := false.B
1087870f462dSXuan Hu  s2_out.uop.exceptionVec    := s2_exception_vec
108814a67055Ssfencevma  s2_out.forwardMask         := s2_fwd_mask
108914a67055Ssfencevma  s2_out.forwardData         := s2_fwd_data
109014a67055Ssfencevma  s2_out.handledByMSHR       := s2_cache_handled
1091e50f3145Ssfencevma  s2_out.miss                := s2_dcache_miss && s2_troublem
109214a67055Ssfencevma  s2_out.feedbacked          := io.feedback_fast.valid
109314a67055Ssfencevma
109414a67055Ssfencevma  // Generate replay signal caused by:
109514a67055Ssfencevma  // * st-ld violation check
109614a67055Ssfencevma  // * tlb miss
109714a67055Ssfencevma  // * dcache replay
109814a67055Ssfencevma  // * forward data invalid
109914a67055Ssfencevma  // * dcache miss
110014a67055Ssfencevma  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1101e50f3145Ssfencevma  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1102e50f3145Ssfencevma  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1103e50f3145Ssfencevma  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1104e50f3145Ssfencevma  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
110514a67055Ssfencevma  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1106e50f3145Ssfencevma  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
110714a67055Ssfencevma  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
110814a67055Ssfencevma  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1109e50f3145Ssfencevma  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
111014a67055Ssfencevma  s2_out.rep_info.full_fwd        := s2_data_fwded
111126af847eSgood-circle  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
111226af847eSgood-circle  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
111314a67055Ssfencevma  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
111414a67055Ssfencevma  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
111514a67055Ssfencevma  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
111614a67055Ssfencevma  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1117185e6164SHaoyuan Feng  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1118185e6164SHaoyuan Feng  s2_out.rep_info.tlb_full        := io.tlb_hint.full
111914a67055Ssfencevma
112014a67055Ssfencevma  // if forward fail, replay this inst from fetch
1121e50f3145Ssfencevma  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
112214a67055Ssfencevma  // if ld-ld violation is detected, replay from this inst from fetch
112314a67055Ssfencevma  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
112414a67055Ssfencevma
112514a67055Ssfencevma  // to be removed
1126cd2ff98bShappy-lx  io.feedback_fast.valid                 := false.B
112714a67055Ssfencevma  io.feedback_fast.bits.hit              := false.B
112814a67055Ssfencevma  io.feedback_fast.bits.flushState       := s2_in.ptwBack
11297f8f47b4SXuan Hu  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
1130*38f78b5dSxiaofeibao-xjtu  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
113114a67055Ssfencevma  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
113214a67055Ssfencevma  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
113314a67055Ssfencevma
113463101478SHaojin Tang  io.ldCancel.ld1Cancel := false.B
11352326221cSXuan Hu
113614a67055Ssfencevma  // fast wakeup
11375adc4829SYanqin Li  val s1_fast_uop_valid = WireInit(false.B)
11385adc4829SYanqin Li  s1_fast_uop_valid :=
113914a67055Ssfencevma    !io.dcache.s1_disable_fast_wakeup &&
114014a67055Ssfencevma    s1_valid &&
114114a67055Ssfencevma    !s1_kill &&
1142f9ac118cSHaoyuan Feng    !io.tlb.resp.bits.miss &&
114314a67055Ssfencevma    !io.lsq.forward.dataInvalidFast
11445adc4829SYanqin Li  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) && !s2_isvec
11455adc4829SYanqin Li  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
114614a67055Ssfencevma
114714a67055Ssfencevma  //
1148495ea2f0Ssfencevma  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
11490d32f713Shappy-lx
1150cd2ff98bShappy-lx  // RegNext prefetch train for better timing
1151cd2ff98bShappy-lx  // ** Now, prefetch train is valid at load s3 **
11524ccb2e8bSYanqin Li  val s2_prefetch_train_valid = WireInit(false.B)
11534ccb2e8bSYanqin Li  s2_prefetch_train_valid              := s2_valid && !s2_actually_mmio && !s2_in.tlbMiss
11544ccb2e8bSYanqin Li  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
11555adc4829SYanqin Li  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
11564ccb2e8bSYanqin Li  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
11574ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
11584ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
11594ccb2e8bSYanqin Li  io.s1_prefetch_spec := s1_fire
116095e60337SYanqin Li  io.s2_prefetch_spec := s2_prefetch_train_valid
11610d32f713Shappy-lx
11625adc4829SYanqin Li  val s2_prefetch_train_l1_valid = WireInit(false.B)
11635adc4829SYanqin Li  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_mmio
11645adc4829SYanqin Li  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
11655adc4829SYanqin Li  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
11665adc4829SYanqin Li  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
11675adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
11685adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
116904665835SMaxpicca-Li  if (env.FPGAPlatform){
117004665835SMaxpicca-Li    io.dcache.s0_pc := DontCare
117104665835SMaxpicca-Li    io.dcache.s1_pc := DontCare
1172977e92c1SWilliam Wang    io.dcache.s2_pc := DontCare
117304665835SMaxpicca-Li  }else{
1174870f462dSXuan Hu    io.dcache.s0_pc := s0_out.uop.pc
1175870f462dSXuan Hu    io.dcache.s1_pc := s1_out.uop.pc
1176870f462dSXuan Hu    io.dcache.s2_pc := s2_out.uop.pc
117704665835SMaxpicca-Li  }
1178f6f10bebSsfencevma  io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill
1179e4f69d78Ssfencevma
1180e50f3145Ssfencevma  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
118114a67055Ssfencevma  val s2_ld_valid_dup = RegInit(0.U(6.W))
118214a67055Ssfencevma  s2_ld_valid_dup := 0x0.U(6.W)
118314a67055Ssfencevma  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1184e50f3145Ssfencevma  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
118514a67055Ssfencevma  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1186024ee227SWilliam Wang
118714a67055Ssfencevma  // Pipeline
118814a67055Ssfencevma  // --------------------------------------------------------------------------------
118914a67055Ssfencevma  // stage 3
119014a67055Ssfencevma  // --------------------------------------------------------------------------------
119114a67055Ssfencevma  // writeback and update load queue
11925adc4829SYanqin Li  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
119314a67055Ssfencevma  val s3_in           = RegEnable(s2_out, s2_fire)
1194870f462dSXuan Hu  val s3_out          = Wire(Valid(new MemExuOutput))
1195495ea2f0Ssfencevma  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
119614a67055Ssfencevma  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
119714a67055Ssfencevma  val s3_fast_rep     = Wire(Bool())
11985adc4829SYanqin Li  val s3_troublem     = GatedValidRegNext(s2_troublem)
119914a67055Ssfencevma  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
120020a5248fSzhanglinjuan  val s3_vecout       = Wire(new OnlyVecExuOutput)
1201e20747afSXuan Hu  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
120220a5248fSzhanglinjuan  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
12035281d28fSweiding liu  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
12045281d28fSweiding liu  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
120515d00511STang Haojin  val s3_mmio         = Wire(Valid(new MemExuOutput))
120626af847eSgood-circle  // TODO: Fix vector load merge buffer nack
120726af847eSgood-circle  val s3_vec_mb_nack  = Wire(Bool())
120826af847eSgood-circle  s3_vec_mb_nack     := false.B
120926af847eSgood-circle  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
121026af847eSgood-circle
121114a67055Ssfencevma  s3_ready := !s3_valid || s3_kill || io.ldout.ready
121215d00511STang Haojin  s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B))
121363101478SHaojin Tang  s3_mmio.bits  := RegNextN(io.lsq.uncache.bits, 3)
1214a760aeb0Shappy-lx
1215e50f3145Ssfencevma  // forwrad last beat
1216e50f3145Ssfencevma  val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr)
1217495ea2f0Ssfencevma  val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid)
1218a57c4f84Ssfencevma  val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR)
121926af847eSgood-circle  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || !io.dcache.req.ready
1220e50f3145Ssfencevma
122195767918Szhanglinjuan  // s3 load fast replay
122226af847eSgood-circle  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
122395767918Szhanglinjuan  io.fast_rep_out.bits := s3_in
122495767918Szhanglinjuan
122595767918Szhanglinjuan  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked
122695767918Szhanglinjuan  // TODO: check this --by hx
122795767918Szhanglinjuan  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
122814a67055Ssfencevma  io.lsq.ldin.bits := s3_in
1229e50f3145Ssfencevma  io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid
1230594c5198Ssfencevma
1231e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
123214a67055Ssfencevma  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
123314a67055Ssfencevma  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
12345adc4829SYanqin Li  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1235a760aeb0Shappy-lx
123614a67055Ssfencevma  val s3_dly_ld_err =
1237e4f69d78Ssfencevma    if (EnableAccurateLoadError) {
12385adc4829SYanqin Li      io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
1239e4f69d78Ssfencevma    } else {
1240e4f69d78Ssfencevma      WireInit(false.B)
1241e4f69d78Ssfencevma    }
124214a67055Ssfencevma  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1243e50f3145Ssfencevma  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1244cd2ff98bShappy-lx  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1245e4f69d78Ssfencevma
12465adc4829SYanqin Li  val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem
12473b1a683bSsfencevma  val s3_rep_frm_fetch = s3_vp_match_fail
124814a67055Ssfencevma  val s3_ldld_rep_inst =
124914a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.valid &&
125014a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
12515adc4829SYanqin Li      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
12523b1a683bSsfencevma  val s3_flushPipe = s3_ldld_rep_inst
125367cddb05SWilliam Wang
1254e50f3145Ssfencevma  val s3_rep_info = WireInit(s3_in.rep_info)
1255cd2ff98bShappy-lx  s3_rep_info.dcache_miss   := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid
125614a67055Ssfencevma  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1257e4f69d78Ssfencevma
1258e20747afSXuan Hu  val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1259b494b97bSsfencevma  when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) {
126014a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1261e4f69d78Ssfencevma  } .otherwise {
126214a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1263e4f69d78Ssfencevma  }
1264024ee227SWilliam Wang
1265e50f3145Ssfencevma  // Int load, if hit, will be writebacked at s3
1266e50f3145Ssfencevma  s3_out.valid                := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio
126714a67055Ssfencevma  s3_out.bits.uop             := s3_in.uop
1268e20747afSXuan Hu  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive
126971489510SXuan Hu  s3_out.bits.uop.flushPipe   := false.B
1270c8a344d0Ssfencevma  s3_out.bits.uop.replayInst  := s3_rep_frm_fetch || s3_flushPipe
127114a67055Ssfencevma  s3_out.bits.data            := s3_in.data
127214a67055Ssfencevma  s3_out.bits.debug.isMMIO    := s3_in.mmio
127314a67055Ssfencevma  s3_out.bits.debug.isPerfCnt := false.B
127414a67055Ssfencevma  s3_out.bits.debug.paddr     := s3_in.paddr
127514a67055Ssfencevma  s3_out.bits.debug.vaddr     := s3_in.vaddr
127626af847eSgood-circle
127726af847eSgood-circle  // Vector load, writeback to merge buffer
127826af847eSgood-circle  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
127920a5248fSzhanglinjuan  s3_vecout.isvec             := s3_isvec
128020a5248fSzhanglinjuan  s3_vecout.vecdata           := 0.U // Data will be assigned later
128120a5248fSzhanglinjuan  s3_vecout.mask              := s3_in.mask
128220a5248fSzhanglinjuan  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
128320a5248fSzhanglinjuan  // s3_vecout.inner_idx         := s3_in.inner_idx
128420a5248fSzhanglinjuan  // s3_vecout.rob_idx           := s3_in.rob_idx
128520a5248fSzhanglinjuan  // s3_vecout.offset            := s3_in.offset
128620a5248fSzhanglinjuan  s3_vecout.reg_offset        := s3_in.reg_offset
1287e20747afSXuan Hu  s3_vecout.vecActive         := s3_vecActive
128820a5248fSzhanglinjuan  s3_vecout.is_first_ele      := s3_in.is_first_ele
12893952421bSweiding liu  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
12903952421bSweiding liu  // s3_vecout.flowPtr           := s3_in.flowPtr
12915281d28fSweiding liu  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
129255178b77Sweiding liu  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1293b7618691Sweiding liu  val s3_usSecondInv          = s3_in.usSecondInv
1294024ee227SWilliam Wang
1295cd2ff98bShappy-lx  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception
12963343d4a5Ssfencevma  io.rollback.bits             := DontCare
129771489510SXuan Hu  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
12983343d4a5Ssfencevma  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
12998241cb85SXuan Hu  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
13008241cb85SXuan Hu  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
13013b1a683bSsfencevma  io.rollback.bits.level       := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter)
13028241cb85SXuan Hu  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
13033343d4a5Ssfencevma  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1304e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1305cb9c18dcSWilliam Wang
130614a67055Ssfencevma  io.lsq.ldin.bits.uop := s3_out.bits.uop
1307e4f69d78Ssfencevma
130814a67055Ssfencevma  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
130914a67055Ssfencevma  io.lsq.ldld_nuke_query.revoke := s3_revoke
131014a67055Ssfencevma  io.lsq.stld_nuke_query.revoke := s3_revoke
1311e4f69d78Ssfencevma
1312e4f69d78Ssfencevma  // feedback slow
13135adc4829SYanqin Li  s3_fast_rep := GatedValidRegNext(s2_fast_rep)
1314e50f3145Ssfencevma
1315cd2ff98bShappy-lx  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1316cd2ff98bShappy-lx                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1317cd2ff98bShappy-lx                        !s3_in.feedbacked
1318594c5198Ssfencevma
131926af847eSgood-circle  // feedback: scalar load will send feedback to RS
132026af847eSgood-circle  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
132126af847eSgood-circle  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec
1322cd2ff98bShappy-lx  io.feedback_slow.bits.hit              := !s3_rep_info.need_rep || io.lsq.ldin.ready
132314a67055Ssfencevma  io.feedback_slow.bits.flushState       := s3_in.ptwBack
13245db4956bSzhanglyGit  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
1325*38f78b5dSxiaofeibao-xjtu  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
132614a67055Ssfencevma  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
132714a67055Ssfencevma  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1328e4f69d78Ssfencevma
132903a027d3SzhanglyGit  io.ldCancel.ld2Cancel := s3_valid && (
1330596af5d2SHaojin Tang    io.lsq.ldin.bits.rep_info.need_rep ||                       // exe fail or
1331596af5d2SHaojin Tang    s3_in.mmio                                                  // is mmio
133295ca0bcbSweiding liu  ) && !s3_isvec
133314a67055Ssfencevma
133463101478SHaojin Tang  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits)
1335e4f69d78Ssfencevma
1336cb9c18dcSWilliam Wang  // data from load queue refill
133763101478SHaojin Tang  val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3)
133814a67055Ssfencevma  val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData()
133914a67055Ssfencevma  val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List(
134014a67055Ssfencevma    "b000".U -> s3_merged_data_frm_uncache(63,  0),
134114a67055Ssfencevma    "b001".U -> s3_merged_data_frm_uncache(63,  8),
134214a67055Ssfencevma    "b010".U -> s3_merged_data_frm_uncache(63, 16),
134314a67055Ssfencevma    "b011".U -> s3_merged_data_frm_uncache(63, 24),
134414a67055Ssfencevma    "b100".U -> s3_merged_data_frm_uncache(63, 32),
134514a67055Ssfencevma    "b101".U -> s3_merged_data_frm_uncache(63, 40),
134614a67055Ssfencevma    "b110".U -> s3_merged_data_frm_uncache(63, 48),
134714a67055Ssfencevma    "b111".U -> s3_merged_data_frm_uncache(63, 56)
1348cb9c18dcSWilliam Wang  ))
134914a67055Ssfencevma  val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache)
1350cb9c18dcSWilliam Wang
1351cb9c18dcSWilliam Wang  // data from dcache hit
135214a67055Ssfencevma  val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle)
135314a67055Ssfencevma  s3_ld_raw_data_frm_cache.respDcacheData       := io.dcache.resp.bits.data_delayed
135414a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
135514a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardData          := RegEnable(s2_fwd_data, s2_valid)
135614a67055Ssfencevma  s3_ld_raw_data_frm_cache.uop                  := RegEnable(s2_out.uop, s2_valid)
1357cdbff57cSHaoyuan Feng  s3_ld_raw_data_frm_cache.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
1358495ea2f0Ssfencevma  s3_ld_raw_data_frm_cache.forward_D            := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid
1359e50f3145Ssfencevma  s3_ld_raw_data_frm_cache.forwardData_D        := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid))
1360495ea2f0Ssfencevma  s3_ld_raw_data_frm_cache.forward_mshr         := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid)
136114a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardData_mshr     := RegEnable(s2_fwd_data_frm_mshr, s2_valid)
1362495ea2f0Ssfencevma  s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid)
136314a67055Ssfencevma
136414a67055Ssfencevma  val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData()
136514a67055Ssfencevma  val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List(
1366cdbff57cSHaoyuan Feng    "b0000".U -> s3_merged_data_frm_cache(63,    0),
1367cdbff57cSHaoyuan Feng    "b0001".U -> s3_merged_data_frm_cache(63,    8),
1368cdbff57cSHaoyuan Feng    "b0010".U -> s3_merged_data_frm_cache(63,   16),
1369cdbff57cSHaoyuan Feng    "b0011".U -> s3_merged_data_frm_cache(63,   24),
1370cdbff57cSHaoyuan Feng    "b0100".U -> s3_merged_data_frm_cache(63,   32),
1371cdbff57cSHaoyuan Feng    "b0101".U -> s3_merged_data_frm_cache(63,   40),
1372cdbff57cSHaoyuan Feng    "b0110".U -> s3_merged_data_frm_cache(63,   48),
1373cdbff57cSHaoyuan Feng    "b0111".U -> s3_merged_data_frm_cache(63,   56),
1374cdbff57cSHaoyuan Feng    "b1000".U -> s3_merged_data_frm_cache(127,  64),
1375cdbff57cSHaoyuan Feng    "b1001".U -> s3_merged_data_frm_cache(127,  72),
1376cdbff57cSHaoyuan Feng    "b1010".U -> s3_merged_data_frm_cache(127,  80),
1377cdbff57cSHaoyuan Feng    "b1011".U -> s3_merged_data_frm_cache(127,  88),
1378cdbff57cSHaoyuan Feng    "b1100".U -> s3_merged_data_frm_cache(127,  96),
1379cdbff57cSHaoyuan Feng    "b1101".U -> s3_merged_data_frm_cache(127, 104),
1380cdbff57cSHaoyuan Feng    "b1110".U -> s3_merged_data_frm_cache(127, 112),
1381cdbff57cSHaoyuan Feng    "b1111".U -> s3_merged_data_frm_cache(127, 120)
1382cb9c18dcSWilliam Wang  ))
138314a67055Ssfencevma  val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache)
1384cb9c18dcSWilliam Wang
1385e4f69d78Ssfencevma  // FIXME: add 1 cycle delay ?
138663101478SHaojin Tang  // io.lsq.uncache.ready := !s3_valid
138723761fd6SHaoyuan Feng  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
138814a67055Ssfencevma  io.ldout.bits        := s3_ld_wb_meta
138923761fd6SHaoyuan Feng  io.ldout.bits.data   := Mux(s3_valid, Mux(!s3_outexception, s3_ld_data_frm_cache, 0.U), s3_ld_data_frm_uncache)
139063101478SHaojin Tang  io.ldout.valid       := (s3_out.valid || (s3_mmio.valid && !s3_valid)) && !s3_vecout.isvec
1391c837faaaSWilliam Wang
139295767918Szhanglinjuan  // TODO: check this --hx
139395767918Szhanglinjuan  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
139495767918Szhanglinjuan  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
139563101478SHaojin Tang  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
139663101478SHaojin Tang  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
139763101478SHaojin Tang  //                         s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
139895767918Szhanglinjuan
13993b1a683bSsfencevma  // s3 load fast replay
140026af847eSgood-circle  io.fast_rep_out.valid := s3_valid && s3_fast_rep
14013b1a683bSsfencevma  io.fast_rep_out.bits := s3_in
14023b1a683bSsfencevma  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1403c837faaaSWilliam Wang
140426af847eSgood-circle  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
140526af847eSgood-circle
140620a5248fSzhanglinjuan  // vector output
140755178b77Sweiding liu  io.vecldout.bits.alignedType := s3_vec_alignedType
140826af847eSgood-circle  // vec feedback
140926af847eSgood-circle  io.vecldout.bits.vecFeedback := vecFeedback
141020a5248fSzhanglinjuan  // TODO: VLSU, uncache data logic
141100e6f2e2Sweiding liu  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache)
1412b7618691Sweiding liu  io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata)
1413b7618691Sweiding liu  io.vecldout.bits.isvec := s3_vecout.isvec
141455178b77Sweiding liu  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1415b7618691Sweiding liu  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
141655178b77Sweiding liu  io.vecldout.bits.mask := s3_vecout.mask
1417b7618691Sweiding liu  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1418b7618691Sweiding liu  io.vecldout.bits.usSecondInv := s3_usSecondInv
1419b7618691Sweiding liu  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1420b7618691Sweiding liu  io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready
1421b7618691Sweiding liu  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1422ebb914e7Sweiding liu  io.vecldout.bits.flushState := DontCare
1423b7618691Sweiding liu  io.vecldout.bits.exceptionVec := s3_out.bits.uop.exceptionVec
14245dc0f712SAnzooooo  io.vecldout.bits.vaddr := s3_in.vaddr
1425b7618691Sweiding liu  io.vecldout.bits.mmio := DontCare
1426b7618691Sweiding liu
142795767918Szhanglinjuan  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec ||
142826af847eSgood-circle  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
142926af847eSgood-circle    io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
143026af847eSgood-circle    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1431c837faaaSWilliam Wang
1432a19ae480SWilliam Wang  // fast load to load forward
1433cd2ff98bShappy-lx  if (EnableLoadToLoadForward) {
1434cd2ff98bShappy-lx    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep
1435cd2ff98bShappy-lx    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0))
1436cd2ff98bShappy-lx    io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error
1437cd2ff98bShappy-lx                                 s3_ldld_rep_inst ||
1438cd2ff98bShappy-lx                                 s3_rep_frm_fetch
1439cd2ff98bShappy-lx  } else {
1440cd2ff98bShappy-lx    io.l2l_fwd_out.valid := false.B
1441cd2ff98bShappy-lx    io.l2l_fwd_out.data := DontCare
1442cd2ff98bShappy-lx    io.l2l_fwd_out.dly_ld_err := DontCare
1443cd2ff98bShappy-lx  }
1444a19ae480SWilliam Wang
1445b52348aeSWilliam Wang   // trigger
144614a67055Ssfencevma  val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire))
1447f7af4c74Schengguanghui  val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool()))
144814a67055Ssfencevma  val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1449f7af4c74Schengguanghui  (0 until TriggerNum).map{i => {
1450e4f69d78Ssfencevma    val tdata2    = RegNext(io.trigger(i).tdata2)
1451e4f69d78Ssfencevma    val matchType = RegNext(io.trigger(i).matchType)
1452e4f69d78Ssfencevma    val tEnable   = RegNext(io.trigger(i).tEnable)
14530277f8caSLi Qianruo
145414a67055Ssfencevma    hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable)
145514a67055Ssfencevma    io.trigger(i).addrHit       := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i))
1456b978565cSWilliam Wang  }}
145714a67055Ssfencevma  io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec
1458b978565cSWilliam Wang
14594d931b73SYanqin Li  // s1
14604d931b73SYanqin Li  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
14614d931b73SYanqin Li  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
14624d931b73SYanqin Li  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
14634d931b73SYanqin Li  // s2
14644d931b73SYanqin Li  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
14654d931b73SYanqin Li  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
14664d931b73SYanqin Li  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
14674d931b73SYanqin Li  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
14684d931b73SYanqin Li  // s3
14694d931b73SYanqin Li  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
14704d931b73SYanqin Li  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
14714d931b73SYanqin Li  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
14724d931b73SYanqin Li  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
14734d931b73SYanqin Li  io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay
14744d931b73SYanqin Li  io.debug_ls.replayCause := s3_rep_info.cause
14754d931b73SYanqin Li  io.debug_ls.replayCnt := 1.U
14768744445eSMaxpicca-Li
147714a67055Ssfencevma  // Topdown
147814a67055Ssfencevma  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
147914a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
148014a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
148114a67055Ssfencevma  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
148214a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
148314a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
14840d32f713Shappy-lx  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
14850d32f713Shappy-lx  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
148614a67055Ssfencevma
148714a67055Ssfencevma  // perf cnt
14881b027d07Ssfencevma  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
14891b027d07Ssfencevma  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1490b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1491b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1492cd2ff98bShappy-lx  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1493b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1494b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1495cd2ff98bShappy-lx  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
14961b027d07Ssfencevma  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1497b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
149814a67055Ssfencevma  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
149914a67055Ssfencevma  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1500cd2ff98bShappy-lx  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1501cd2ff98bShappy-lx  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1502cd2ff98bShappy-lx  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1503cd2ff98bShappy-lx  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1504b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_sel_src.vaddr(3, 0) === 0.U)
1505b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_sel_src.vaddr(3, 0) =/= 0.U)
15061b027d07Ssfencevma  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
15071b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1508cd2ff98bShappy-lx  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_int_iss_select)
15091b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
15101b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
151114a67055Ssfencevma
15121b027d07Ssfencevma  XSPerfAccumulate("s1_in_valid",                  s1_valid)
15131b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire",                   s1_fire)
15141b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
15151b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
15161b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
151714a67055Ssfencevma  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1518cd2ff98bShappy-lx  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
151914a67055Ssfencevma
15201b027d07Ssfencevma  XSPerfAccumulate("s2_in_valid",                  s2_valid)
15211b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire",                   s2_fire)
15221b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1523e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1524e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1525257f9711Shappy-lx  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
15261b027d07Ssfencevma  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1527e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1528e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1529e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
153014a67055Ssfencevma  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
15311b027d07Ssfencevma  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
153220e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1533e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1534e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
153520e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1536a11e9ab9Shappy-lx  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1537a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1538a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
153914a67055Ssfencevma
1540e50f3145Ssfencevma  XSPerfAccumulate("s3_fwd_frm_d_chan",            s3_valid && s3_fwd_frm_d_chan_valid)
154114a67055Ssfencevma
154214a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
154314a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
154414a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
154514a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
154614a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
154714a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
154814a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
154914a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1550d2b20d1aSTang Haojin
15518744445eSMaxpicca-Li  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1552b52348aeSWilliam Wang  // hardware performance counter
1553cd365d4cSrvcoresjw  val perfEvents = Seq(
155414a67055Ssfencevma    ("load_s0_in_fire         ", s0_fire                                                        ),
155514a67055Ssfencevma    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
155614a67055Ssfencevma    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
155714a67055Ssfencevma    ("load_s1_in_fire         ", s0_fire                                                        ),
155814a67055Ssfencevma    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
155914a67055Ssfencevma    ("load_s2_in_fire         ", s1_fire                                                        ),
156014a67055Ssfencevma    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1561cd365d4cSrvcoresjw  )
15621ca0e4f3SYinan Xu  generatePerfEvent()
1563cd365d4cSrvcoresjw
156414a67055Ssfencevma  when(io.ldout.fire){
1565870f462dSXuan Hu    XSDebug("ldout %x\n", io.ldout.bits.uop.pc)
1566c5c06e78SWilliam Wang  }
156714a67055Ssfencevma  // end
1568024ee227SWilliam Wang}