1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 236ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 24024ee227SWilliam Wangimport xiangshan._ 25b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 261279060fSWilliam Wangimport xiangshan.cache._ 276ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 28024ee227SWilliam Wang 292225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 30024ee227SWilliam Wang val loadIn = ValidIO(new LsPipelineBundle) 31024ee227SWilliam Wang val ldout = Flipped(DecoupledIO(new ExuOutput)) 325830ba4fSWilliam Wang val loadDataForwarded = Output(Bool()) 33*6786cfb7SWilliam Wang val delayedLoadError = Output(Bool()) 346b6d88e6SWilliam Wang val dcacheRequireReplay = Output(Bool()) 351b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 3667682d05SWilliam Wang val loadViolationQuery = new LoadViolationQueryIO 37b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 38024ee227SWilliam Wang} 39024ee227SWilliam Wang 40e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 41e3f759aeSWilliam Wang // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 42e3f759aeSWilliam Wang val data = UInt(XLEN.W) 43e3f759aeSWilliam Wang val valid = Bool() 44e3f759aeSWilliam Wang} 45e3f759aeSWilliam Wang 46b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 47b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 48b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 4984e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 50b978565cSWilliam Wang val addrHit = Output(Bool()) 51b978565cSWilliam Wang val lastDataHit = Output(Bool()) 52b978565cSWilliam Wang} 53b978565cSWilliam Wang 547962cc88SWilliam Wang// Load Pipeline Stage 0 557962cc88SWilliam Wang// Generate addr, use addr to query DCache and DTLB 563f4ec46fSCODE-JTZclass LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{ 57024ee227SWilliam Wang val io = IO(new Bundle() { 587962cc88SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 597962cc88SWilliam Wang val out = Decoupled(new LsPipelineBundle) 60e3f759aeSWilliam Wang val fastpath = Input(Vec(LoadPipelineWidth, new LoadToLoadIO)) 610cab60cbSZhangZifei val dtlbReq = DecoupledIO(new TlbReq) 626e9ed841SAllen val dcacheReq = DecoupledIO(new DCacheWordReq) 6364e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 64ee46cd6eSLemover val isFirstIssue = Input(Bool()) 65718f8a60SYinan Xu val loadFastMatch = Input(UInt(exuParameters.LduCnt.W)) 66024ee227SWilliam Wang }) 67718f8a60SYinan Xu require(LoadPipelineWidth == exuParameters.LduCnt) 68024ee227SWilliam Wang 697962cc88SWilliam Wang val s0_uop = io.in.bits.uop 70e3f759aeSWilliam Wang val imm12 = WireInit(s0_uop.ctrl.imm(11,0)) 71e3f759aeSWilliam Wang 7264886eefSWilliam Wang val s0_vaddr = WireInit(io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits)) 7364886eefSWilliam Wang val s0_mask = WireInit(genWmask(s0_vaddr, s0_uop.ctrl.fuOpType(1,0))) 7464886eefSWilliam Wang 7564886eefSWilliam Wang if (EnableLoadToLoadForward) { 76e3f759aeSWilliam Wang // slow vaddr from non-load insts 77718f8a60SYinan Xu val slowpath_vaddr = io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits) 78718f8a60SYinan Xu val slowpath_mask = genWmask(slowpath_vaddr, s0_uop.ctrl.fuOpType(1,0)) 79e3f759aeSWilliam Wang 80e3f759aeSWilliam Wang // fast vaddr from load insts 81718f8a60SYinan Xu val fastpath_vaddrs = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 82718f8a60SYinan Xu io.fastpath(i).data + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits) 83718f8a60SYinan Xu }))) 84718f8a60SYinan Xu val fastpath_masks = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 85718f8a60SYinan Xu genWmask(fastpath_vaddrs(i), s0_uop.ctrl.fuOpType(1,0)) 86718f8a60SYinan Xu }))) 87718f8a60SYinan Xu val fastpath_vaddr = Mux1H(io.loadFastMatch, fastpath_vaddrs) 88718f8a60SYinan Xu val fastpath_mask = Mux1H(io.loadFastMatch, fastpath_masks) 89e3f759aeSWilliam Wang 90e3f759aeSWilliam Wang // select vaddr from 2 alus 9164886eefSWilliam Wang s0_vaddr := Mux(io.loadFastMatch.orR, fastpath_vaddr, slowpath_vaddr) 9264886eefSWilliam Wang s0_mask := Mux(io.loadFastMatch.orR, fastpath_mask, slowpath_mask) 93718f8a60SYinan Xu XSPerfAccumulate("load_to_load_forward", io.loadFastMatch.orR && io.in.fire()) 9464886eefSWilliam Wang } 95024ee227SWilliam Wang 96d200f594SWilliam Wang val isSoftPrefetch = LSUOpType.isPrefetch(s0_uop.ctrl.fuOpType) 97d200f594SWilliam Wang val isSoftPrefetchRead = s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r 98d200f594SWilliam Wang val isSoftPrefetchWrite = s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w 993f4ec46fSCODE-JTZ 1007962cc88SWilliam Wang // query DTLB 101d0f66e88SYinan Xu io.dtlbReq.valid := io.in.valid 1021279060fSWilliam Wang io.dtlbReq.bits.vaddr := s0_vaddr 1031279060fSWilliam Wang io.dtlbReq.bits.cmd := TlbCmd.read 104b6982e83SLemover io.dtlbReq.bits.size := LSUOpType.size(io.in.bits.uop.ctrl.fuOpType) 1059aca92b9SYinan Xu io.dtlbReq.bits.robIdx := s0_uop.robIdx 1061279060fSWilliam Wang io.dtlbReq.bits.debug.pc := s0_uop.cf.pc 107ee46cd6eSLemover io.dtlbReq.bits.debug.isFirstIssue := io.isFirstIssue 108024ee227SWilliam Wang 1097962cc88SWilliam Wang // query DCache 110d0f66e88SYinan Xu io.dcacheReq.valid := io.in.valid 1113f4ec46fSCODE-JTZ when (isSoftPrefetchRead) { 1123f4ec46fSCODE-JTZ io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFR 1133f4ec46fSCODE-JTZ }.elsewhen (isSoftPrefetchWrite) { 1143f4ec46fSCODE-JTZ io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFW 1153f4ec46fSCODE-JTZ }.otherwise { 1161279060fSWilliam Wang io.dcacheReq.bits.cmd := MemoryOpConstants.M_XRD 1173f4ec46fSCODE-JTZ } 1181279060fSWilliam Wang io.dcacheReq.bits.addr := s0_vaddr 1191279060fSWilliam Wang io.dcacheReq.bits.mask := s0_mask 12059a40467SWilliam Wang io.dcacheReq.bits.data := DontCare 1213f4ec46fSCODE-JTZ when(isSoftPrefetch) { 1223f4ec46fSCODE-JTZ io.dcacheReq.bits.instrtype := SOFT_PREFETCH.U 1233f4ec46fSCODE-JTZ }.otherwise { 1243f4ec46fSCODE-JTZ io.dcacheReq.bits.instrtype := LOAD_SOURCE.U 1253f4ec46fSCODE-JTZ } 126024ee227SWilliam Wang 12759a40467SWilliam Wang // TODO: update cache meta 128743bc277SAllen io.dcacheReq.bits.id := DontCare 129024ee227SWilliam Wang 1307962cc88SWilliam Wang val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List( 131024ee227SWilliam Wang "b00".U -> true.B, //b 1327962cc88SWilliam Wang "b01".U -> (s0_vaddr(0) === 0.U), //h 1337962cc88SWilliam Wang "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 1347962cc88SWilliam Wang "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 135024ee227SWilliam Wang )) 136024ee227SWilliam Wang 1371a51d1d9SYinan Xu io.out.valid := io.in.valid && io.dcacheReq.ready 138d0f66e88SYinan Xu 1397962cc88SWilliam Wang io.out.bits := DontCare 1407962cc88SWilliam Wang io.out.bits.vaddr := s0_vaddr 1417962cc88SWilliam Wang io.out.bits.mask := s0_mask 1427962cc88SWilliam Wang io.out.bits.uop := s0_uop 1437962cc88SWilliam Wang io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned 14464e8d8bdSZhangZifei io.out.bits.rsIdx := io.rsIdx 145d8798cc8SYinan Xu io.out.bits.isFirstIssue := io.isFirstIssue 1463f4ec46fSCODE-JTZ io.out.bits.isSoftPrefetch := isSoftPrefetch 147024ee227SWilliam Wang 148d0f66e88SYinan Xu io.in.ready := !io.in.valid || (io.out.ready && io.dcacheReq.ready) 149024ee227SWilliam Wang 150d0f66e88SYinan Xu XSDebug(io.dcacheReq.fire(), 151bcc55f84SYinan Xu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 1523dbae6f8SYinan Xu ) 153d8798cc8SYinan Xu XSPerfAccumulate("in_valid", io.in.valid) 154d8798cc8SYinan Xu XSPerfAccumulate("in_fire", io.in.fire) 155d8798cc8SYinan Xu XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue) 156408a32b7SAllen XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready) 157408a32b7SAllen XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready) 1582bd5334dSYinan Xu XSPerfAccumulate("addr_spec_success", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12)) 1592bd5334dSYinan Xu XSPerfAccumulate("addr_spec_failed", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12)) 1602bd5334dSYinan Xu XSPerfAccumulate("addr_spec_success_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 1612bd5334dSYinan Xu XSPerfAccumulate("addr_spec_failed_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 1627962cc88SWilliam Wang} 163024ee227SWilliam Wang 1647962cc88SWilliam Wang 1657962cc88SWilliam Wang// Load Pipeline Stage 1 1667962cc88SWilliam Wang// TLB resp (send paddr to dcache) 1672225d46eSJiawei Linclass LoadUnit_S1(implicit p: Parameters) extends XSModule { 1687962cc88SWilliam Wang val io = IO(new Bundle() { 1697962cc88SWilliam Wang val in = Flipped(Decoupled(new LsPipelineBundle)) 1707962cc88SWilliam Wang val out = Decoupled(new LsPipelineBundle) 171bcc55f84SYinan Xu val dtlbResp = Flipped(DecoupledIO(new TlbResp)) 172bcc55f84SYinan Xu val dcachePAddr = Output(UInt(PAddrBits.W)) 173d21b1759SYinan Xu val dcacheKill = Output(Bool()) 174cccfc98dSLemover val fastUopKill = Output(Bool()) 175d87b76aaSWilliam Wang val dcacheBankConflict = Input(Bool()) 1763db2cf75SWilliam Wang val fullForwardFast = Output(Bool()) 1772e36e3b7SWilliam Wang val sbuffer = new LoadForwardQueryIO 1781b7adedcSWilliam Wang val lsq = new PipeLoadForwardQueryIO 17967682d05SWilliam Wang val loadViolationQueryReq = Decoupled(new LoadViolationQueryReq) 180d87b76aaSWilliam Wang val rsFeedback = ValidIO(new RSFeedback) 18167682d05SWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 18267682d05SWilliam Wang val needLdVioCheckRedo = Output(Bool()) 1837962cc88SWilliam Wang }) 1847962cc88SWilliam Wang 1857962cc88SWilliam Wang val s1_uop = io.in.bits.uop 186bcc55f84SYinan Xu val s1_paddr = io.dtlbResp.bits.paddr 1876ab6918fSYinan Xu // af & pf exception were modified below. 1886ab6918fSYinan Xu val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR 189bcc55f84SYinan Xu val s1_tlb_miss = io.dtlbResp.bits.miss 1902e36e3b7SWilliam Wang val s1_mask = io.in.bits.mask 191d87b76aaSWilliam Wang val s1_bank_conflict = io.dcacheBankConflict 1927962cc88SWilliam Wang 1932e36e3b7SWilliam Wang io.out.bits := io.in.bits // forwardXX field will be updated in s1 194bcc55f84SYinan Xu 195bcc55f84SYinan Xu io.dtlbResp.ready := true.B 196bcc55f84SYinan Xu 1978005392cSYinan Xu // TOOD: PMA check 198bcc55f84SYinan Xu io.dcachePAddr := s1_paddr 1993f4ec46fSCODE-JTZ //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio 200ca2f90a6SLemover io.dcacheKill := s1_tlb_miss || s1_exception 201cccfc98dSLemover io.fastUopKill := io.dtlbResp.bits.fast_miss || s1_exception 2027962cc88SWilliam Wang 2032e36e3b7SWilliam Wang // load forward query datapath 2044f2594f2SWilliam Wang io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 20588fbccddSWilliam Wang io.sbuffer.vaddr := io.in.bits.vaddr 2062e36e3b7SWilliam Wang io.sbuffer.paddr := s1_paddr 2072e36e3b7SWilliam Wang io.sbuffer.uop := s1_uop 2082e36e3b7SWilliam Wang io.sbuffer.sqIdx := s1_uop.sqIdx 2092e36e3b7SWilliam Wang io.sbuffer.mask := s1_mask 2102e36e3b7SWilliam Wang io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it 2112e36e3b7SWilliam Wang 2124f2594f2SWilliam Wang io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 21388fbccddSWilliam Wang io.lsq.vaddr := io.in.bits.vaddr 2140bd67ba5SYinan Xu io.lsq.paddr := s1_paddr 2150bd67ba5SYinan Xu io.lsq.uop := s1_uop 2160bd67ba5SYinan Xu io.lsq.sqIdx := s1_uop.sqIdx 2177830f711SWilliam Wang io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0 2180bd67ba5SYinan Xu io.lsq.mask := s1_mask 2190bd67ba5SYinan Xu io.lsq.pc := s1_uop.cf.pc // FIXME: remove it 2202e36e3b7SWilliam Wang 22167682d05SWilliam Wang // ld-ld violation query 22267682d05SWilliam Wang io.loadViolationQueryReq.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 22367682d05SWilliam Wang io.loadViolationQueryReq.bits.paddr := s1_paddr 22467682d05SWilliam Wang io.loadViolationQueryReq.bits.uop := s1_uop 22567682d05SWilliam Wang 2263db2cf75SWilliam Wang // Generate forwardMaskFast to wake up insts earlier 2273db2cf75SWilliam Wang val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt 2283db2cf75SWilliam Wang io.fullForwardFast := (~forwardMaskFast & s1_mask) === 0.U 2293db2cf75SWilliam Wang 23067682d05SWilliam Wang // Generate feedback signal caused by: 23167682d05SWilliam Wang // * dcache bank conflict 23267682d05SWilliam Wang // * need redo ld-ld violation check 23367682d05SWilliam Wang val needLdVioCheckRedo = io.loadViolationQueryReq.valid && 23467682d05SWilliam Wang !io.loadViolationQueryReq.ready && 235a4e57ea3SLi Qianruo RegNext(io.csrCtrl.ldld_vio_check_enable) 23667682d05SWilliam Wang io.needLdVioCheckRedo := needLdVioCheckRedo 23767682d05SWilliam Wang io.rsFeedback.valid := io.in.valid && (s1_bank_conflict || needLdVioCheckRedo) 23867682d05SWilliam Wang io.rsFeedback.bits.hit := false.B // we have found s1_bank_conflict / re do ld-ld violation check 239d87b76aaSWilliam Wang io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 240d87b76aaSWilliam Wang io.rsFeedback.bits.flushState := io.in.bits.ptwBack 24167682d05SWilliam Wang io.rsFeedback.bits.sourceType := Mux(s1_bank_conflict, RSFeedbackType.bankConflict, RSFeedbackType.ldVioCheckRedo) 242c7160cd3SWilliam Wang io.rsFeedback.bits.dataInvalidSqIdx := DontCare 243d87b76aaSWilliam Wang 24467682d05SWilliam Wang // if replay is detected in load_s1, 24567682d05SWilliam Wang // load inst will be canceled immediately 24667682d05SWilliam Wang io.out.valid := io.in.valid && !io.rsFeedback.valid 2477962cc88SWilliam Wang io.out.bits.paddr := s1_paddr 24859a40467SWilliam Wang io.out.bits.tlbMiss := s1_tlb_miss 2493f4ec46fSCODE-JTZ 2503f4ec46fSCODE-JTZ // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 2513f4ec46fSCODE-JTZ // af & pf exception were modified 252ca2f90a6SLemover io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp.pf.ld 253ca2f90a6SLemover io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp.af.ld 2543f4ec46fSCODE-JTZ 25562f57a35SLemover io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack 25664e8d8bdSZhangZifei io.out.bits.rsIdx := io.in.bits.rsIdx 2577962cc88SWilliam Wang 2583f4ec46fSCODE-JTZ io.out.bits.isSoftPrefetch := io.in.bits.isSoftPrefetch 2593f4ec46fSCODE-JTZ 260d0f66e88SYinan Xu io.in.ready := !io.in.valid || io.out.ready 2617962cc88SWilliam Wang 262d8798cc8SYinan Xu XSPerfAccumulate("in_valid", io.in.valid) 263d8798cc8SYinan Xu XSPerfAccumulate("in_fire", io.in.fire) 264d8798cc8SYinan Xu XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 265d8798cc8SYinan Xu XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss) 266d8798cc8SYinan Xu XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue) 267408a32b7SAllen XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 2687962cc88SWilliam Wang} 2697962cc88SWilliam Wang 2707962cc88SWilliam Wang// Load Pipeline Stage 2 2717962cc88SWilliam Wang// DCache resp 2722225d46eSJiawei Linclass LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper { 2737962cc88SWilliam Wang val io = IO(new Bundle() { 2747962cc88SWilliam Wang val in = Flipped(Decoupled(new LsPipelineBundle)) 2757962cc88SWilliam Wang val out = Decoupled(new LsPipelineBundle) 2761b7adedcSWilliam Wang val rsFeedback = ValidIO(new RSFeedback) 2771279060fSWilliam Wang val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp)) 278ca2f90a6SLemover val pmpResp = Flipped(new PMPRespBundle()) 279b3084e27SWilliam Wang val lsq = new LoadForwardQueryIO 280c7160cd3SWilliam Wang val dataInvalidSqIdx = Input(UInt()) 281995f167cSYinan Xu val sbuffer = new LoadForwardQueryIO 2825830ba4fSWilliam Wang val dataForwarded = Output(Bool()) 2836b6d88e6SWilliam Wang val dcacheRequireReplay = Output(Bool()) 284cd365d4cSrvcoresjw val fullForward = Output(Bool()) 285e3f759aeSWilliam Wang val fastpath = Output(new LoadToLoadIO) 286b6982e83SLemover val dcache_kill = Output(Bool()) 287*6786cfb7SWilliam Wang val delayedLoadError = Output(Bool()) 28867682d05SWilliam Wang val loadViolationQueryResp = Flipped(Valid(new LoadViolationQueryResp)) 28967682d05SWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 290ca2f90a6SLemover val sentFastUop = Input(Bool()) 291a4e57ea3SLi Qianruo val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio 2927962cc88SWilliam Wang }) 293b6982e83SLemover 294a4e57ea3SLi Qianruo val pmp = WireInit(io.pmpResp) 295a4e57ea3SLi Qianruo when (io.static_pm.valid) { 296a4e57ea3SLi Qianruo pmp.ld := false.B 297a4e57ea3SLi Qianruo pmp.st := false.B 298a4e57ea3SLi Qianruo pmp.instr := false.B 299a4e57ea3SLi Qianruo pmp.mmio := io.static_pm.bits 300a4e57ea3SLi Qianruo } 301a4e57ea3SLi Qianruo 302a4e57ea3SLi Qianruo val s2_is_prefetch = io.in.bits.isSoftPrefetch 303a4e57ea3SLi Qianruo 304a4e57ea3SLi Qianruo // exception that may cause load addr to be invalid / illegal 305a4e57ea3SLi Qianruo // 306a4e57ea3SLi Qianruo // if such exception happen, that inst and its exception info 307a4e57ea3SLi Qianruo // will be force writebacked to rob 308a4e57ea3SLi Qianruo val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec) 309a4e57ea3SLi Qianruo s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld 310a4e57ea3SLi Qianruo // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 311a4e57ea3SLi Qianruo when (s2_is_prefetch) { 312a4e57ea3SLi Qianruo s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 313a4e57ea3SLi Qianruo } 314a4e57ea3SLi Qianruo val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR 315a4e57ea3SLi Qianruo 316*6786cfb7SWilliam Wang // writeback access fault caused by ecc error / bus error 317a4e57ea3SLi Qianruo // 318*6786cfb7SWilliam Wang // * ecc data error is slow to generate, so we will not use it until load stage 3 319*6786cfb7SWilliam Wang // * in load stage 3, an extra signal io.load_error will be used to 320*6786cfb7SWilliam Wang 321a4e57ea3SLi Qianruo // now cache ecc error will raise an access fault 322a4e57ea3SLi Qianruo // at the same time, error info (including error paddr) will be write to 323a4e57ea3SLi Qianruo // an customized CSR "CACHE_ERROR" 324*6786cfb7SWilliam Wang if (EnableAccurateLoadError) { 325*6786cfb7SWilliam Wang io.delayedLoadError := io.dcacheResp.bits.error_delayed && 326*6786cfb7SWilliam Wang io.csrCtrl.cache_error_enable && 327*6786cfb7SWilliam Wang RegNext(io.out.valid) 328*6786cfb7SWilliam Wang } else { 329*6786cfb7SWilliam Wang io.delayedLoadError := false.B 330*6786cfb7SWilliam Wang } 331a4e57ea3SLi Qianruo 332a4e57ea3SLi Qianruo val actually_mmio = pmp.mmio 3337962cc88SWilliam Wang val s2_uop = io.in.bits.uop 3347962cc88SWilliam Wang val s2_mask = io.in.bits.mask 3357962cc88SWilliam Wang val s2_paddr = io.in.bits.paddr 336d21b1759SYinan Xu val s2_tlb_miss = io.in.bits.tlbMiss 337a4e57ea3SLi Qianruo val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception 3381279060fSWilliam Wang val s2_cache_miss = io.dcacheResp.bits.miss 3396e9ed841SAllen val s2_cache_replay = io.dcacheResp.bits.replay 340a469aa4bSWilliam Wang val s2_cache_tag_error = io.dcacheResp.bits.tag_error 34141962d72SWilliam Wang val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid 3426b6d88e6SWilliam Wang val s2_ldld_violation = io.loadViolationQueryResp.valid && 3436b6d88e6SWilliam Wang io.loadViolationQueryResp.bits.have_violation && 3446b6d88e6SWilliam Wang RegNext(io.csrCtrl.ldld_vio_check_enable) 3457169fdc7SWilliam Wang val s2_data_invalid = io.lsq.dataInvalid && !s2_forward_fail && !s2_ldld_violation && !s2_exception 3466b6d88e6SWilliam Wang 3476b6d88e6SWilliam Wang io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside 3481279060fSWilliam Wang io.dcacheResp.ready := true.B 349d200f594SWilliam Wang val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch) 350d200f594SWilliam Wang assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost") 3517962cc88SWilliam Wang 35250f5ed78SWilliam Wang // merge forward result 35350f5ed78SWilliam Wang // lsq has higher priority than sbuffer 35450f5ed78SWilliam Wang val forwardMask = Wire(Vec(8, Bool())) 35550f5ed78SWilliam Wang val forwardData = Wire(Vec(8, UInt(8.W))) 35650f5ed78SWilliam Wang 3571b7adedcSWilliam Wang val fullForward = (~forwardMask.asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid 35850f5ed78SWilliam Wang io.lsq := DontCare 35950f5ed78SWilliam Wang io.sbuffer := DontCare 360cd365d4cSrvcoresjw io.fullForward := fullForward 36150f5ed78SWilliam Wang 36250f5ed78SWilliam Wang // generate XLEN/8 Muxs 36350f5ed78SWilliam Wang for (i <- 0 until XLEN / 8) { 36450f5ed78SWilliam Wang forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i) 36550f5ed78SWilliam Wang forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i)) 36650f5ed78SWilliam Wang } 367024ee227SWilliam Wang 368b3084e27SWilliam Wang XSDebug(io.out.fire(), "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 369b3084e27SWilliam Wang s2_uop.cf.pc, 370b3084e27SWilliam Wang io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt, 371b3084e27SWilliam Wang io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt 372b3084e27SWilliam Wang ) 373b3084e27SWilliam Wang 374024ee227SWilliam Wang // data merge 37550f5ed78SWilliam Wang val rdataVec = VecInit((0 until XLEN / 8).map(j => 37650f5ed78SWilliam Wang Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j)))) 37750f5ed78SWilliam Wang val rdata = rdataVec.asUInt 3787962cc88SWilliam Wang val rdataSel = LookupTree(s2_paddr(2, 0), List( 379024ee227SWilliam Wang "b000".U -> rdata(63, 0), 380024ee227SWilliam Wang "b001".U -> rdata(63, 8), 381024ee227SWilliam Wang "b010".U -> rdata(63, 16), 382024ee227SWilliam Wang "b011".U -> rdata(63, 24), 383024ee227SWilliam Wang "b100".U -> rdata(63, 32), 384024ee227SWilliam Wang "b101".U -> rdata(63, 40), 385024ee227SWilliam Wang "b110".U -> rdata(63, 48), 386024ee227SWilliam Wang "b111".U -> rdata(63, 56) 387024ee227SWilliam Wang )) 388579b9f28SLinJiawei val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) 389024ee227SWilliam Wang 3904887ca7fSWilliam Wang io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid 3910bd67ba5SYinan Xu // Inst will be canceled in store queue / lsq, 392dd1ffd4dSWilliam Wang // so we do not need to care about flush in load / store unit's out.valid 3937962cc88SWilliam Wang io.out.bits := io.in.bits 3947962cc88SWilliam Wang io.out.bits.data := rdataPartialLoad 3959aca92b9SYinan Xu // when exception occurs, set it to not miss and let it write back to rob (via int port) 3963db2cf75SWilliam Wang if (EnableFastForward) { 397d200f594SWilliam Wang io.out.bits.miss := s2_cache_miss && 398d200f594SWilliam Wang !s2_exception && 399d200f594SWilliam Wang !s2_forward_fail && 4006b6d88e6SWilliam Wang !s2_ldld_violation && 401d200f594SWilliam Wang !fullForward && 402d200f594SWilliam Wang !s2_is_prefetch 4033db2cf75SWilliam Wang } else { 404d200f594SWilliam Wang io.out.bits.miss := s2_cache_miss && 405d200f594SWilliam Wang !s2_exception && 406d200f594SWilliam Wang !s2_forward_fail && 4076b6d88e6SWilliam Wang !s2_ldld_violation && 408d200f594SWilliam Wang !s2_is_prefetch 4093f4ec46fSCODE-JTZ } 41026a692b9SYinan Xu io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception 41167682d05SWilliam Wang // if forward fail, replay this inst from fetch 4126b6d88e6SWilliam Wang val forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 41367682d05SWilliam Wang // if ld-ld violation is detected, replay from this inst from fetch 4146b6d88e6SWilliam Wang val ldldVioReplay = s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 4156b6d88e6SWilliam Wang val s2_need_replay_from_fetch = (s2_forward_fail || s2_ldld_violation) && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 4166b6d88e6SWilliam Wang io.out.bits.uop.ctrl.replayInst := s2_need_replay_from_fetch 4172c671545SYinan Xu io.out.bits.mmio := s2_mmio 4186ab6918fSYinan Xu io.out.bits.uop.ctrl.flushPipe := s2_mmio && io.sentFastUop 419*6786cfb7SWilliam Wang io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included 4207962cc88SWilliam Wang 4213db2cf75SWilliam Wang // For timing reasons, sometimes we can not let 4225830ba4fSWilliam Wang // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward 423a469aa4bSWilliam Wang // We use io.dataForwarded instead. It means: 424a469aa4bSWilliam Wang // 1. Forward logic have prepared all data needed, 4255830ba4fSWilliam Wang // and dcache query is no longer needed. 426a469aa4bSWilliam Wang // 2. ... or data cache tag error is detected, this kind of inst 427a469aa4bSWilliam Wang // will not update miss queue. That is to say, if miss, that inst 428a469aa4bSWilliam Wang // may not be refilled 4295830ba4fSWilliam Wang // Such inst will be writebacked from load queue. 430a9a812d4SWilliam Wang io.dataForwarded := s2_cache_miss && !s2_exception && !s2_forward_fail && 431a9a812d4SWilliam Wang (fullForward || io.csrCtrl.cache_error_enable && s2_cache_tag_error) 43250f5ed78SWilliam Wang // io.out.bits.forwardX will be send to lq 43350f5ed78SWilliam Wang io.out.bits.forwardMask := forwardMask 43450f5ed78SWilliam Wang // data retbrived from dcache is also included in io.out.bits.forwardData 43550f5ed78SWilliam Wang io.out.bits.forwardData := rdataVec 4365830ba4fSWilliam Wang 4377962cc88SWilliam Wang io.in.ready := io.out.ready || !io.in.valid 4387962cc88SWilliam Wang 439ce28536fSWilliam Wang // feedback tlb result to RS 440ce28536fSWilliam Wang io.rsFeedback.valid := io.in.valid 4416b6d88e6SWilliam Wang val s2_need_replay_from_rs = Wire(Bool()) 442a98b054bSWilliam Wang if (EnableFastForward) { 4436b6d88e6SWilliam Wang s2_need_replay_from_rs := 4446b6d88e6SWilliam Wang s2_tlb_miss || // replay if dtlb miss 44546fe3272SWilliam Wang s2_cache_replay && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation && !s2_mmio && !s2_exception && !fullForward || // replay if dcache miss queue full / busy 44646fe3272SWilliam Wang s2_data_invalid && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation // replay if store to load forward data is not ready 447a98b054bSWilliam Wang } else { 4486b6d88e6SWilliam Wang // Note that if all parts of data are available in sq / sbuffer, replay required by dcache will not be scheduled 4496b6d88e6SWilliam Wang s2_need_replay_from_rs := 4506b6d88e6SWilliam Wang s2_tlb_miss || // replay if dtlb miss 45146fe3272SWilliam Wang s2_cache_replay && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation && !s2_mmio && !s2_exception && !io.dataForwarded || // replay if dcache miss queue full / busy 45246fe3272SWilliam Wang s2_data_invalid && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation // replay if store to load forward data is not ready 453a98b054bSWilliam Wang } 4546b6d88e6SWilliam Wang assert(!RegNext(io.in.valid && s2_need_replay_from_rs && s2_need_replay_from_fetch)) 4556b6d88e6SWilliam Wang io.rsFeedback.bits.hit := !s2_need_replay_from_rs 456ce28536fSWilliam Wang io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 457ce28536fSWilliam Wang io.rsFeedback.bits.flushState := io.in.bits.ptwBack 45809203307SWilliam Wang // feedback source priority: tlbMiss > dataInvalid > mshrFull 45909203307SWilliam Wang // general case priority: tlbMiss > exception (include forward_fail / ldld_violation) > mmio > dataInvalid > mshrFull > normal miss / hit 460ce28536fSWilliam Wang io.rsFeedback.bits.sourceType := Mux(s2_tlb_miss, RSFeedbackType.tlbMiss, 46109203307SWilliam Wang Mux(s2_data_invalid, 46209203307SWilliam Wang RSFeedbackType.dataInvalid, 46309203307SWilliam Wang RSFeedbackType.mshrFull 464ce28536fSWilliam Wang ) 465ce28536fSWilliam Wang ) 466c7160cd3SWilliam Wang io.rsFeedback.bits.dataInvalidSqIdx.value := io.dataInvalidSqIdx 467c7160cd3SWilliam Wang io.rsFeedback.bits.dataInvalidSqIdx.flag := DontCare 468ce28536fSWilliam Wang 469ce28536fSWilliam Wang // s2_cache_replay is quite slow to generate, send it separately to LQ 470a98b054bSWilliam Wang if (EnableFastForward) { 4716b6d88e6SWilliam Wang io.dcacheRequireReplay := s2_cache_replay && !fullForward 472a98b054bSWilliam Wang } else { 4736b6d88e6SWilliam Wang io.dcacheRequireReplay := s2_cache_replay && 4746b6d88e6SWilliam Wang !io.rsFeedback.bits.hit && 4756b6d88e6SWilliam Wang !io.dataForwarded && 4766b6d88e6SWilliam Wang !s2_is_prefetch && 4776b6d88e6SWilliam Wang io.out.bits.miss 478a98b054bSWilliam Wang } 479ce28536fSWilliam Wang 480718f8a60SYinan Xu // fast load to load forward 481718f8a60SYinan Xu io.fastpath.valid := io.in.valid // for debug only 482718f8a60SYinan Xu io.fastpath.data := rdata // raw data 483718f8a60SYinan Xu 484b9ec0501SWilliam Wang 4852e36e3b7SWilliam Wang XSDebug(io.out.fire(), "[DCACHE LOAD RESP] pc %x rdata %x <- D$ %x + fwd %x(%b)\n", 486d5ea289eSWilliam Wang s2_uop.cf.pc, rdataPartialLoad, io.dcacheResp.bits.data, 48750f5ed78SWilliam Wang forwardData.asUInt, forwardMask.asUInt 488024ee227SWilliam Wang ) 489d479a3a8SYinan Xu 490d8798cc8SYinan Xu XSPerfAccumulate("in_valid", io.in.valid) 491d8798cc8SYinan Xu XSPerfAccumulate("in_fire", io.in.fire) 492d8798cc8SYinan Xu XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 493d8798cc8SYinan Xu XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss) 494d8798cc8SYinan Xu XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue) 495408a32b7SAllen XSPerfAccumulate("full_forward", io.in.valid && fullForward) 496408a32b7SAllen XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward) 4971b7adedcSWilliam Wang XSPerfAccumulate("replay", io.rsFeedback.valid && !io.rsFeedback.bits.hit) 4981b7adedcSWilliam Wang XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss) 4991b7adedcSWilliam Wang XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay) 500408a32b7SAllen XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 50167682d05SWilliam Wang XSPerfAccumulate("replay_from_fetch_forward", io.out.valid && forwardFailReplay) 50267682d05SWilliam Wang XSPerfAccumulate("replay_from_fetch_load_vio", io.out.valid && ldldVioReplay) 5037962cc88SWilliam Wang} 5047962cc88SWilliam Wang 50509203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 50609203307SWilliam Wang with HasLoadHelper 50709203307SWilliam Wang with HasPerfEvents 50809203307SWilliam Wang with HasDCacheParameters 50909203307SWilliam Wang{ 510024ee227SWilliam Wang val io = IO(new Bundle() { 511024ee227SWilliam Wang val ldin = Flipped(Decoupled(new ExuInput)) 512024ee227SWilliam Wang val ldout = Decoupled(new ExuOutput) 513024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 514d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback) 515d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback) 51664e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 517ee46cd6eSLemover val isFirstIssue = Input(Bool()) 5181279060fSWilliam Wang val dcache = new DCacheLoadIO 519024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 5200bd67ba5SYinan Xu val lsq = new LoadToLsqIO 52109203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 522adb5df20SYinan Xu val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1 523b978565cSWilliam Wang val trigger = Vec(3, new LoadUnitTriggerIO) 524a0301c0dSLemover 525a0301c0dSLemover val tlb = new TlbRequestIO 526ca2f90a6SLemover val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 527b6982e83SLemover 528e3f759aeSWilliam Wang val fastpathOut = Output(new LoadToLoadIO) 529e3f759aeSWilliam Wang val fastpathIn = Input(Vec(LoadPipelineWidth, new LoadToLoadIO)) 530718f8a60SYinan Xu val loadFastMatch = Input(UInt(exuParameters.LduCnt.W)) 53167682d05SWilliam Wang 532*6786cfb7SWilliam Wang val delayedLoadError = Output(Bool()) // load ecc error 533*6786cfb7SWilliam Wang // Note that io.delayedLoadError and io.lsq.delayedLoadError is different 534*6786cfb7SWilliam Wang 53567682d05SWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 536024ee227SWilliam Wang }) 537024ee227SWilliam Wang 5387962cc88SWilliam Wang val load_s0 = Module(new LoadUnit_S0) 5397962cc88SWilliam Wang val load_s1 = Module(new LoadUnit_S1) 5407962cc88SWilliam Wang val load_s2 = Module(new LoadUnit_S2) 541024ee227SWilliam Wang 5427962cc88SWilliam Wang load_s0.io.in <> io.ldin 543a0301c0dSLemover load_s0.io.dtlbReq <> io.tlb.req 5441279060fSWilliam Wang load_s0.io.dcacheReq <> io.dcache.req 54564e8d8bdSZhangZifei load_s0.io.rsIdx := io.rsIdx 546ee46cd6eSLemover load_s0.io.isFirstIssue := io.isFirstIssue 547e3f759aeSWilliam Wang load_s0.io.fastpath := io.fastpathIn 548718f8a60SYinan Xu load_s0.io.loadFastMatch := io.loadFastMatch 549024ee227SWilliam Wang 550f4b2089aSYinan Xu PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect)) 551024ee227SWilliam Wang 552a0301c0dSLemover load_s1.io.dtlbResp <> io.tlb.resp 553bcc55f84SYinan Xu io.dcache.s1_paddr <> load_s1.io.dcachePAddr 554d21b1759SYinan Xu io.dcache.s1_kill <> load_s1.io.dcacheKill 555d0f66e88SYinan Xu load_s1.io.sbuffer <> io.sbuffer 556d0f66e88SYinan Xu load_s1.io.lsq <> io.lsq.forward 55767682d05SWilliam Wang load_s1.io.loadViolationQueryReq <> io.lsq.loadViolationQuery.req 558d87b76aaSWilliam Wang load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict 55967682d05SWilliam Wang load_s1.io.csrCtrl <> io.csrCtrl 560024ee227SWilliam Wang 561f4b2089aSYinan Xu PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) 562024ee227SWilliam Wang 563a4e57ea3SLi Qianruo io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected 5641279060fSWilliam Wang load_s2.io.dcacheResp <> io.dcache.resp 565b6982e83SLemover load_s2.io.pmpResp <> io.pmp 566a4e57ea3SLi Qianruo load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm) 567b3084e27SWilliam Wang load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData 568b3084e27SWilliam Wang load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask 5693db2cf75SWilliam Wang load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2 5701b7adedcSWilliam Wang load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid 571672f1d35SWilliam Wang load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid 572995f167cSYinan Xu load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData 573995f167cSYinan Xu load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask 5743db2cf75SWilliam Wang load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2 5751b7adedcSWilliam Wang load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false 576672f1d35SWilliam Wang load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid 5775830ba4fSWilliam Wang load_s2.io.dataForwarded <> io.lsq.loadDataForwarded 578e3f759aeSWilliam Wang load_s2.io.fastpath <> io.fastpathOut 579c7160cd3SWilliam Wang load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster 58067682d05SWilliam Wang load_s2.io.loadViolationQueryResp <> io.lsq.loadViolationQuery.resp 58167682d05SWilliam Wang load_s2.io.csrCtrl <> io.csrCtrl 582ca2f90a6SLemover load_s2.io.sentFastUop := RegEnable(io.fastUop.valid, load_s1.io.out.fire()) // RegNext is also ok 583*6786cfb7SWilliam Wang 584*6786cfb7SWilliam Wang // actually load s3 5856b6d88e6SWilliam Wang io.lsq.dcacheRequireReplay := load_s2.io.dcacheRequireReplay 586*6786cfb7SWilliam Wang io.lsq.delayedLoadError := load_s2.io.delayedLoadError 587024ee227SWilliam Wang 588d87b76aaSWilliam Wang // feedback tlb miss / dcache miss queue full 589f4b2089aSYinan Xu io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) 59009203307SWilliam Wang io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits) 59109203307SWilliam Wang val s3_replay_for_mshrfull = RegNext(!load_s2.io.rsFeedback.bits.hit && load_s2.io.rsFeedback.bits.sourceType === RSFeedbackType.mshrFull) 59209203307SWilliam Wang val s3_refill_hit_load_paddr = refill_addr_hit(RegNext(load_s2.io.out.bits.paddr), io.refill.bits.addr) 59309203307SWilliam Wang // update replay request 59409203307SWilliam Wang io.feedbackSlow.bits.hit := RegNext(load_s2.io.rsFeedback.bits).hit || 59509203307SWilliam Wang s3_refill_hit_load_paddr && s3_replay_for_mshrfull 596d87b76aaSWilliam Wang 597d87b76aaSWilliam Wang // feedback bank conflict to rs 598d87b76aaSWilliam Wang io.feedbackFast.bits := load_s1.io.rsFeedback.bits 599d87b76aaSWilliam Wang io.feedbackFast.valid := load_s1.io.rsFeedback.valid 60067682d05SWilliam Wang // If replay is reported at load_s1, inst will be canceled (will not enter load_s2), 60167682d05SWilliam Wang // in that case: 60267682d05SWilliam Wang // * replay should not be reported twice 603d87b76aaSWilliam Wang assert(!(RegNext(RegNext(io.feedbackFast.valid)) && io.feedbackSlow.valid)) 60467682d05SWilliam Wang // * io.fastUop.valid should not be reported 60567682d05SWilliam Wang assert(!RegNext(io.feedbackFast.valid && io.fastUop.valid)) 606d87b76aaSWilliam Wang 6077830f711SWilliam Wang // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 6087830f711SWilliam Wang val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.in.bits.uop.sqIdx.value, StoreQueueSize)) 6097830f711SWilliam Wang io.lsq.forward.sqIdxMask := sqIdxMaskReg 610024ee227SWilliam Wang 6117f376046SLemover // // use s2_hit_way to select data received in s1 6127f376046SLemover // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data)) 6137f376046SLemover // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data) 6147f376046SLemover 6153db2cf75SWilliam Wang io.fastUop.valid := io.dcache.s1_hit_way.orR && // dcache hit 6163db2cf75SWilliam Wang !io.dcache.s1_disable_fast_wakeup && // load fast wakeup should be disabled when dcache data read is not ready 6173db2cf75SWilliam Wang load_s1.io.in.valid && // valid laod request 618cccfc98dSLemover !load_s1.io.fastUopKill && // not mmio or tlb miss 61967682d05SWilliam Wang !io.lsq.forward.dataInvalidFast && // forward failed 62067682d05SWilliam Wang !load_s1.io.needLdVioCheckRedo // load-load violation check: load paddr cam struct hazard 6217f376046SLemover io.fastUop.bits := load_s1.io.out.bits.uop 6227f376046SLemover 6237962cc88SWilliam Wang XSDebug(load_s0.io.out.valid, 62448ae2f92SWilliam Wang p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " + 6257962cc88SWilliam Wang p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n") 6267962cc88SWilliam Wang XSDebug(load_s1.io.out.valid, 627a0301c0dSLemover p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 62806c91a3dSWilliam Wang p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n") 629024ee227SWilliam Wang 6300bd67ba5SYinan Xu // writeback to LSQ 631024ee227SWilliam Wang // Current dcache use MSHR 632c5c06e78SWilliam Wang // Load queue will be updated at s2 for both hit/miss int/fp load 6330bd67ba5SYinan Xu io.lsq.loadIn.valid := load_s2.io.out.valid 6340bd67ba5SYinan Xu io.lsq.loadIn.bits := load_s2.io.out.bits 63526a692b9SYinan Xu 63626a692b9SYinan Xu // write to rob and writeback bus 637ec195fd8SYinan Xu val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio 638024ee227SWilliam Wang 639c5c06e78SWilliam Wang // Int load, if hit, will be writebacked at s2 640ef638ab2SWilliam Wang val hitLoadOut = Wire(Valid(new ExuOutput)) 641ef638ab2SWilliam Wang hitLoadOut.valid := s2_wb_valid 642ef638ab2SWilliam Wang hitLoadOut.bits.uop := load_s2.io.out.bits.uop 643ef638ab2SWilliam Wang hitLoadOut.bits.data := load_s2.io.out.bits.data 644ef638ab2SWilliam Wang hitLoadOut.bits.redirectValid := false.B 645ef638ab2SWilliam Wang hitLoadOut.bits.redirect := DontCare 646ef638ab2SWilliam Wang hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio 647ef638ab2SWilliam Wang hitLoadOut.bits.debug.isPerfCnt := false.B 648ef638ab2SWilliam Wang hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr 64972951335SLi Qianruo hitLoadOut.bits.debug.vaddr := load_s2.io.out.bits.vaddr 650ef638ab2SWilliam Wang hitLoadOut.bits.fflags := DontCare 651024ee227SWilliam Wang 6527962cc88SWilliam Wang load_s2.io.out.ready := true.B 653c5c06e78SWilliam Wang 654ef638ab2SWilliam Wang io.ldout.bits := Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits) 655ef638ab2SWilliam Wang io.ldout.valid := hitLoadOut.valid || io.lsq.ldout.valid 656c5c06e78SWilliam Wang 657*6786cfb7SWilliam Wang io.delayedLoadError := hitLoadOut.valid && load_s2.io.delayedLoadError 658*6786cfb7SWilliam Wang 659ef638ab2SWilliam Wang io.lsq.ldout.ready := !hitLoadOut.valid 660024ee227SWilliam Wang 6616b6d88e6SWilliam Wang when(io.feedbackSlow.valid && !io.feedbackSlow.bits.hit){ 66209203307SWilliam Wang // when need replay from rs, inst should not be writebacked to rob 6636b6d88e6SWilliam Wang assert(RegNext(!hitLoadOut.valid)) 66409203307SWilliam Wang // when need replay from rs 66509203307SWilliam Wang // * inst should not be writebacked to lq, or 66609203307SWilliam Wang // * lq state will be updated in load_s3 (next cycle) 6676b6d88e6SWilliam Wang assert(RegNext(!io.lsq.loadIn.valid) || RegNext(load_s2.io.dcacheRequireReplay)) 6686b6d88e6SWilliam Wang } 6696b6d88e6SWilliam Wang 670b978565cSWilliam Wang val lastValidData = RegEnable(io.ldout.bits.data, io.ldout.fire()) 671b978565cSWilliam Wang val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool())) 672b978565cSWilliam Wang val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec 673b978565cSWilliam Wang (0 until 3).map{i => { 674b978565cSWilliam Wang val tdata2 = io.trigger(i).tdata2 675b978565cSWilliam Wang val matchType = io.trigger(i).matchType 676b978565cSWilliam Wang val tEnable = io.trigger(i).tEnable 6770277f8caSLi Qianruo 678fd9fd860SWilliam Wang hitLoadAddrTriggerHitVec(i) := TriggerCmp(load_s2.io.out.bits.vaddr, tdata2, matchType, tEnable) 679b978565cSWilliam Wang io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i)) 680b978565cSWilliam Wang io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable) 681b978565cSWilliam Wang }} 682b978565cSWilliam Wang io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec 683b978565cSWilliam Wang 684cd365d4cSrvcoresjw val perfEvents = Seq( 685cd365d4cSrvcoresjw ("load_s0_in_fire ", load_s0.io.in.fire() ), 686cd365d4cSrvcoresjw ("load_to_load_forward ", load_s0.io.loadFastMatch.orR && load_s0.io.in.fire() ), 687cd365d4cSrvcoresjw ("stall_dcache ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready ), 688cd365d4cSrvcoresjw ("addr_spec_success ", load_s0.io.out.fire() && load_s0.io.dtlbReq.bits.vaddr(VAddrBits-1, 12) === load_s0.io.in.bits.src(0)(VAddrBits-1, 12) ), 689cd365d4cSrvcoresjw ("addr_spec_failed ", load_s0.io.out.fire() && load_s0.io.dtlbReq.bits.vaddr(VAddrBits-1, 12) =/= load_s0.io.in.bits.src(0)(VAddrBits-1, 12) ), 690cd365d4cSrvcoresjw ("load_s1_in_fire ", load_s1.io.in.fire ), 691cd365d4cSrvcoresjw ("load_s1_tlb_miss ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss ), 692cd365d4cSrvcoresjw ("load_s2_in_fire ", load_s2.io.in.fire ), 693cd365d4cSrvcoresjw ("load_s2_dcache_miss ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss ), 694cd365d4cSrvcoresjw ("load_s2_replay ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit ), 695cd365d4cSrvcoresjw ("load_s2_replay_tlb_miss ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && load_s2.io.in.bits.tlbMiss ), 696cd365d4cSrvcoresjw ("load_s2_replay_cache ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && !load_s2.io.in.bits.tlbMiss && load_s2.io.dcacheResp.bits.miss), 697cd365d4cSrvcoresjw ) 6981ca0e4f3SYinan Xu generatePerfEvent() 699cd365d4cSrvcoresjw 700024ee227SWilliam Wang when(io.ldout.fire()){ 701c5c06e78SWilliam Wang XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc) 702c5c06e78SWilliam Wang } 703024ee227SWilliam Wang} 704