1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 31f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle 32f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt 33f7af4c74Schengguanghui 341279060fSWilliam Wangimport xiangshan.cache._ 3504665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 36185e6164SHaoyuan Fengimport xiangshan.cache.mmu._ 37e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 38024ee227SWilliam Wang 39185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 40185e6164SHaoyuan Feng with HasDCacheParameters 41185e6164SHaoyuan Feng with HasTlbConst 42185e6164SHaoyuan Feng{ 43e4f69d78Ssfencevma // mshr refill index 4414a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 45e4f69d78Ssfencevma // get full data from store queue and sbuffer 4614a67055Ssfencevma val full_fwd = Bool() 47e4f69d78Ssfencevma // wait for data from store inst's store queue index 4814a67055Ssfencevma val data_inv_sq_idx = new SqPtr 49e4f69d78Ssfencevma // wait for address from store queue index 5014a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 51e4f69d78Ssfencevma // replay carry 5204665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 53e4f69d78Ssfencevma // data in last beat 5414a67055Ssfencevma val last_beat = Bool() 55e4f69d78Ssfencevma // replay cause 56e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 57e4f69d78Ssfencevma // performance debug information 58e4f69d78Ssfencevma val debug = new PerfDebugInfo 59185e6164SHaoyuan Feng // tlb hint 60185e6164SHaoyuan Feng val tlb_id = UInt(log2Up(loadfiltersize).W) 61185e6164SHaoyuan Feng val tlb_full = Bool() 628744445eSMaxpicca-Li 6314a67055Ssfencevma // alias 6414a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 65e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 6614a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 6714a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 68e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 69e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 70e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 7114a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 7214a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 73e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 7414a67055Ssfencevma def need_rep = cause.asUInt.orR 75a760aeb0Shappy-lx} 76a760aeb0Shappy-lx 77a760aeb0Shappy-lx 782225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 7914a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 80870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 8114a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 821b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 8314a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 8414a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 85b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 86024ee227SWilliam Wang} 87024ee227SWilliam Wang 88e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 89e3f759aeSWilliam Wang val valid = Bool() 9014a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 9114a67055Ssfencevma val dly_ld_err = Bool() 92e3f759aeSWilliam Wang} 93e3f759aeSWilliam Wang 94b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 95b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 96b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 9784e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 98b978565cSWilliam Wang val addrHit = Output(Bool()) 99b978565cSWilliam Wang val lastDataHit = Output(Bool()) 100b978565cSWilliam Wang} 101b978565cSWilliam Wang 10209203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 10309203307SWilliam Wang with HasLoadHelper 10409203307SWilliam Wang with HasPerfEvents 10509203307SWilliam Wang with HasDCacheParameters 106e4f69d78Ssfencevma with HasCircularQueuePtrHelper 10720a5248fSzhanglinjuan with HasVLSUParameters 108f7af4c74Schengguanghui with SdtrigExt 10909203307SWilliam Wang{ 110024ee227SWilliam Wang val io = IO(new Bundle() { 11114a67055Ssfencevma // control 112024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 11314a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 11414a67055Ssfencevma 11514a67055Ssfencevma // int issue path 116870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 117870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 11814a67055Ssfencevma 11920a5248fSzhanglinjuan // vec issue path 12020a5248fSzhanglinjuan val vecldin = Flipped(Decoupled(new VecLoadPipeBundle)) 12120a5248fSzhanglinjuan val vecldout = Decoupled(new VecExuOutput) 12220a5248fSzhanglinjuan val vecReplay = Decoupled(new LsPipelineBundle) 12320a5248fSzhanglinjuan 12414a67055Ssfencevma // data path 12514a67055Ssfencevma val tlb = new TlbRequestIO(2) 12614a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1271279060fSWilliam Wang val dcache = new DCacheLoadIO 128024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 12920a5248fSzhanglinjuan val vec_forward = new LoadForwardQueryIO // forward from vec store flow queue 1300bd67ba5SYinan Xu val lsq = new LoadToLsqIO 13114a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 132683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 13309203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 13414a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 135185e6164SHaoyuan Feng val tlb_hint = Flipped(new TlbHintReq) 13614a67055Ssfencevma // fast wakeup 13720a5248fSzhanglinjuan // TODO: implement vector fast wakeup 138870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 13914a67055Ssfencevma 14014a67055Ssfencevma // trigger 141f7af4c74Schengguanghui val trigger = Vec(TriggerNum, new LoadUnitTriggerIO) 142f7af4c74Schengguanghui 14314a67055Ssfencevma // prefetch 1440d32f713Shappy-lx val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 1450d32f713Shappy-lx val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 14614a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1470d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1480d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 149b52348aeSWilliam Wang 150b52348aeSWilliam Wang // load to load fast path 15114a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 15214a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 153c163075eSsfencevma 15414a67055Ssfencevma val ld_fast_match = Input(Bool()) 155c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 15614a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 15767682d05SWilliam Wang 158e4f69d78Ssfencevma // rs feedback 15914a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 16014a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 1612326221cSXuan Hu val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 162e4f69d78Ssfencevma 16314a67055Ssfencevma // load ecc error 16414a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1656786cfb7SWilliam Wang 16614a67055Ssfencevma // schedule error query 16714a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1680ce3de17SYinan Xu 16914a67055Ssfencevma // queue-based replay 170e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 17114a67055Ssfencevma val lq_rep_full = Input(Bool()) 17214a67055Ssfencevma 17314a67055Ssfencevma // misc 17414a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 175594c5198Ssfencevma 176594c5198Ssfencevma // Load fast replay path 17714a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 17814a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 179b9e121dfShappy-lx 1803343d4a5Ssfencevma // Load RAR rollback 1813343d4a5Ssfencevma val rollback = Valid(new Redirect) 1823343d4a5Ssfencevma 18314a67055Ssfencevma // perf 18414a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 18514a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 1860d32f713Shappy-lx val correctMissTrain = Input(Bool()) 187024ee227SWilliam Wang }) 188024ee227SWilliam Wang 18914a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 190024ee227SWilliam Wang 19114a67055Ssfencevma // Pipeline 19214a67055Ssfencevma // -------------------------------------------------------------------------------- 19314a67055Ssfencevma // stage 0 19414a67055Ssfencevma // -------------------------------------------------------------------------------- 19514a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 19614a67055Ssfencevma val s0_valid = Wire(Bool()) 19714a67055Ssfencevma val s0_kill = Wire(Bool()) 19814a67055Ssfencevma val s0_can_go = s1_ready 19914a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 20014a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 201dcd58560SWilliam Wang 202cd2ff98bShappy-lx // flow source bundle 203cd2ff98bShappy-lx class FlowSource extends Bundle { 204cd2ff98bShappy-lx val vaddr = UInt(VAddrBits.W) 205cd2ff98bShappy-lx val mask = UInt((VLEN/8).W) 2068241cb85SXuan Hu val uop = new DynInst 207cd2ff98bShappy-lx val try_l2l = Bool() 208cd2ff98bShappy-lx val has_rob_entry = Bool() 209*71489510SXuan Hu val rsIdx = UInt(log2Up(MemIQSizeMax).W) 210cd2ff98bShappy-lx val rep_carry = new ReplayCarry(nWays) 211cd2ff98bShappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 212cd2ff98bShappy-lx val isFirstIssue = Bool() 213cd2ff98bShappy-lx val fast_rep = Bool() 214cd2ff98bShappy-lx val ld_rep = Bool() 215cd2ff98bShappy-lx val l2l_fwd = Bool() 216cd2ff98bShappy-lx val prf = Bool() 217cd2ff98bShappy-lx val prf_rd = Bool() 218cd2ff98bShappy-lx val prf_wr = Bool() 219cd2ff98bShappy-lx val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 220*71489510SXuan Hu // Record the issue port idx of load issue queue. This signal is used by load cancel. 221*71489510SXuan Hu val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 222*71489510SXuan Hu // vec only 223*71489510SXuan Hu val isvec = Bool() 224*71489510SXuan Hu val is128bit = Bool() 225*71489510SXuan Hu val uop_unit_stride_fof = Bool() 226*71489510SXuan Hu val reg_offset = UInt(vOffsetBits.W) 227*71489510SXuan Hu val exp = Bool() 228*71489510SXuan Hu val is_first_ele = Bool() 229*71489510SXuan Hu val flowPtr = new VlflowPtr 230cd2ff98bShappy-lx } 231cd2ff98bShappy-lx val s0_sel_src = Wire(new FlowSource) 232cd2ff98bShappy-lx 23314a67055Ssfencevma // load flow select/gen 23476e71c02Shappy-lx // src0: super load replayed by LSQ (cache miss replay) (io.replay) 23576e71c02Shappy-lx // src1: fast load replay (io.fast_rep_in) 23676e71c02Shappy-lx // src2: load replayed by LSQ (io.replay) 23776e71c02Shappy-lx // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch) 23876e71c02Shappy-lx // src4: int read / software prefetch first issue from RS (io.in) 23920a5248fSzhanglinjuan // src5: vec read from RS (io.vecldin) 24076e71c02Shappy-lx // src6: load try pointchaising when no issued or replayed load (io.fastpath) 24176e71c02Shappy-lx // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch) 24214a67055Ssfencevma // priority: high to low 24314a67055Ssfencevma val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 24476e71c02Shappy-lx val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 24514a67055Ssfencevma val s0_ld_fast_rep_valid = io.fast_rep_in.valid 24676e71c02Shappy-lx val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 24714a67055Ssfencevma val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 24814a67055Ssfencevma val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 24920a5248fSzhanglinjuan val s0_vec_iss_valid = io.vecldin.valid 250cd2ff98bShappy-lx val s0_l2l_fwd_valid = io.l2l_fwd_in.valid 25114a67055Ssfencevma val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 25276e71c02Shappy-lx dontTouch(s0_super_ld_rep_valid) 25314a67055Ssfencevma dontTouch(s0_ld_fast_rep_valid) 25414a67055Ssfencevma dontTouch(s0_ld_rep_valid) 25514a67055Ssfencevma dontTouch(s0_high_conf_prf_valid) 25614a67055Ssfencevma dontTouch(s0_int_iss_valid) 25714a67055Ssfencevma dontTouch(s0_vec_iss_valid) 25814a67055Ssfencevma dontTouch(s0_l2l_fwd_valid) 25914a67055Ssfencevma dontTouch(s0_low_conf_prf_valid) 260024ee227SWilliam Wang 26114a67055Ssfencevma // load flow source ready 26276e71c02Shappy-lx val s0_super_ld_rep_ready = WireInit(true.B) 26376e71c02Shappy-lx val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 26476e71c02Shappy-lx val s0_ld_rep_ready = !s0_super_ld_rep_valid && 26576e71c02Shappy-lx !s0_ld_fast_rep_valid 26676e71c02Shappy-lx val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 26776e71c02Shappy-lx !s0_ld_fast_rep_valid && 26814a67055Ssfencevma !s0_ld_rep_valid 269024ee227SWilliam Wang 27076e71c02Shappy-lx val s0_int_iss_ready = !s0_super_ld_rep_valid && 27176e71c02Shappy-lx !s0_ld_fast_rep_valid && 27214a67055Ssfencevma !s0_ld_rep_valid && 27314a67055Ssfencevma !s0_high_conf_prf_valid 274a760aeb0Shappy-lx 27576e71c02Shappy-lx val s0_vec_iss_ready = !s0_super_ld_rep_valid && 27676e71c02Shappy-lx !s0_ld_fast_rep_valid && 27714a67055Ssfencevma !s0_ld_rep_valid && 27814a67055Ssfencevma !s0_high_conf_prf_valid && 27914a67055Ssfencevma !s0_int_iss_valid 28014a67055Ssfencevma 28176e71c02Shappy-lx val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 28276e71c02Shappy-lx !s0_ld_fast_rep_valid && 28314a67055Ssfencevma !s0_ld_rep_valid && 28414a67055Ssfencevma !s0_high_conf_prf_valid && 28514a67055Ssfencevma !s0_int_iss_valid && 28614a67055Ssfencevma !s0_vec_iss_valid 28714a67055Ssfencevma 28876e71c02Shappy-lx val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 28976e71c02Shappy-lx !s0_ld_fast_rep_valid && 29014a67055Ssfencevma !s0_ld_rep_valid && 29114a67055Ssfencevma !s0_high_conf_prf_valid && 29214a67055Ssfencevma !s0_int_iss_valid && 29314a67055Ssfencevma !s0_vec_iss_valid && 29414a67055Ssfencevma !s0_l2l_fwd_valid 29576e71c02Shappy-lx dontTouch(s0_super_ld_rep_ready) 29614a67055Ssfencevma dontTouch(s0_ld_fast_rep_ready) 29714a67055Ssfencevma dontTouch(s0_ld_rep_ready) 29814a67055Ssfencevma dontTouch(s0_high_conf_prf_ready) 29914a67055Ssfencevma dontTouch(s0_int_iss_ready) 30014a67055Ssfencevma dontTouch(s0_vec_iss_ready) 30114a67055Ssfencevma dontTouch(s0_l2l_fwd_ready) 30214a67055Ssfencevma dontTouch(s0_low_conf_prf_ready) 30314a67055Ssfencevma 30414a67055Ssfencevma // load flow source select (OH) 30576e71c02Shappy-lx val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 30614a67055Ssfencevma val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 30714a67055Ssfencevma val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 30814a67055Ssfencevma val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 30914a67055Ssfencevma s0_low_conf_prf_ready && s0_low_conf_prf_valid 31014a67055Ssfencevma val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 31114a67055Ssfencevma val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 31214a67055Ssfencevma val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 31376e71c02Shappy-lx dontTouch(s0_super_ld_rep_select) 31414a67055Ssfencevma dontTouch(s0_ld_fast_rep_select) 31514a67055Ssfencevma dontTouch(s0_ld_rep_select) 31614a67055Ssfencevma dontTouch(s0_hw_prf_select) 31714a67055Ssfencevma dontTouch(s0_int_iss_select) 31814a67055Ssfencevma dontTouch(s0_vec_iss_select) 31914a67055Ssfencevma dontTouch(s0_l2l_fwd_select) 32014a67055Ssfencevma 32176e71c02Shappy-lx s0_valid := (s0_super_ld_rep_valid || 32276e71c02Shappy-lx s0_ld_fast_rep_valid || 32314a67055Ssfencevma s0_ld_rep_valid || 32414a67055Ssfencevma s0_high_conf_prf_valid || 32514a67055Ssfencevma s0_int_iss_valid || 32614a67055Ssfencevma s0_vec_iss_valid || 32714a67055Ssfencevma s0_l2l_fwd_valid || 32814a67055Ssfencevma s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill 32914a67055Ssfencevma 330a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 33114a67055Ssfencevma val s0_try_ptr_chasing = s0_l2l_fwd_select 33214a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 33314a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 33414a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 335cd2ff98bShappy-lx s0_kill := s0_ptr_chasing_canceled 33614a67055Ssfencevma 33714a67055Ssfencevma // prefetch related ctrl signal 3380d32f713Shappy-lx io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready 3390d32f713Shappy-lx io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready 3400d32f713Shappy-lx 34114a67055Ssfencevma // query DTLB 34214a67055Ssfencevma io.tlb.req.valid := s0_valid 343cd2ff98bShappy-lx io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 344cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 34514a67055Ssfencevma TlbCmd.read 34614a67055Ssfencevma ) 347cd2ff98bShappy-lx io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_sel_src.vaddr) 348*71489510SXuan Hu io.tlb.req.bits.size := Mux(s0_sel_src.isvec, io.vecldin.bits.alignedType, LSUOpType.size(s0_sel_src.uop.fuOpType)) 34914a67055Ssfencevma io.tlb.req.bits.kill := s0_kill 35014a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 35114a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 352cd2ff98bShappy-lx io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 353cd2ff98bShappy-lx io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 35414a67055Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 3558241cb85SXuan Hu io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 356cd2ff98bShappy-lx io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 35714a67055Ssfencevma 35814a67055Ssfencevma // query DCache 35914a67055Ssfencevma io.dcache.req.valid := s0_valid 360cd2ff98bShappy-lx io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 36114a67055Ssfencevma MemoryOpConstants.M_PFR, 362cd2ff98bShappy-lx Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 36314a67055Ssfencevma ) 364cd2ff98bShappy-lx io.dcache.req.bits.vaddr := s0_sel_src.vaddr 365cd2ff98bShappy-lx io.dcache.req.bits.mask := s0_sel_src.mask 36614a67055Ssfencevma io.dcache.req.bits.data := DontCare 367cd2ff98bShappy-lx io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 368cd2ff98bShappy-lx io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 369cd2ff98bShappy-lx io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 370cd2ff98bShappy-lx io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 37114a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 3720d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 37314a67055Ssfencevma 37414a67055Ssfencevma // load flow priority mux 375cd2ff98bShappy-lx def fromNullSource(): FlowSource = { 376cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 377cd2ff98bShappy-lx out 37814a67055Ssfencevma } 37914a67055Ssfencevma 380cd2ff98bShappy-lx def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 381cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 382cd2ff98bShappy-lx out.vaddr := src.vaddr 383cd2ff98bShappy-lx out.mask := src.mask 384cd2ff98bShappy-lx out.uop := src.uop 385cd2ff98bShappy-lx out.try_l2l := false.B 386cd2ff98bShappy-lx out.has_rob_entry := src.hasROBEntry 387cd2ff98bShappy-lx out.rep_carry := src.rep_info.rep_carry 388cd2ff98bShappy-lx out.mshrid := src.rep_info.mshr_id 389cd2ff98bShappy-lx out.rsIdx := src.rsIdx 390cd2ff98bShappy-lx out.isFirstIssue := false.B 391cd2ff98bShappy-lx out.fast_rep := true.B 392cd2ff98bShappy-lx out.ld_rep := src.isLoadReplay 393cd2ff98bShappy-lx out.l2l_fwd := false.B 3948241cb85SXuan Hu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 3958241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 3968241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 397cd2ff98bShappy-lx out.sched_idx := src.schedIndex 3988241cb85SXuan Hu out.deqPortIdx := src.deqPortIdx 399cd2ff98bShappy-lx out 40014a67055Ssfencevma } 40114a67055Ssfencevma 402cd2ff98bShappy-lx def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 403cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 404cd2ff98bShappy-lx out.vaddr := src.vaddr 4058241cb85SXuan Hu out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1, 0)) 406cd2ff98bShappy-lx out.uop := src.uop 407cd2ff98bShappy-lx out.try_l2l := false.B 408cd2ff98bShappy-lx out.has_rob_entry := true.B 409cd2ff98bShappy-lx out.rsIdx := src.rsIdx 410cd2ff98bShappy-lx out.rep_carry := src.replayCarry 411cd2ff98bShappy-lx out.mshrid := src.mshrid 412cd2ff98bShappy-lx out.isFirstIssue := false.B 413cd2ff98bShappy-lx out.fast_rep := false.B 414cd2ff98bShappy-lx out.ld_rep := true.B 415cd2ff98bShappy-lx out.l2l_fwd := false.B 4168241cb85SXuan Hu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 4178241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 4188241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 419cd2ff98bShappy-lx out.sched_idx := src.schedIndex 4208241cb85SXuan Hu out.deqPortIdx := src.deqPortIdx 421cd2ff98bShappy-lx out 42214a67055Ssfencevma } 42314a67055Ssfencevma 424cd2ff98bShappy-lx def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 425cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 426cd2ff98bShappy-lx out.vaddr := src.getVaddr() 427cd2ff98bShappy-lx out.mask := 0.U 428cd2ff98bShappy-lx out.uop := DontCare 429cd2ff98bShappy-lx out.try_l2l := false.B 430cd2ff98bShappy-lx out.has_rob_entry := false.B 431cd2ff98bShappy-lx out.rsIdx := 0.U 432cd2ff98bShappy-lx out.rep_carry := 0.U.asTypeOf(out.rep_carry.cloneType) 433cd2ff98bShappy-lx out.mshrid := 0.U 434cd2ff98bShappy-lx out.isFirstIssue := false.B 435cd2ff98bShappy-lx out.fast_rep := false.B 436cd2ff98bShappy-lx out.ld_rep := false.B 437cd2ff98bShappy-lx out.l2l_fwd := false.B 438cd2ff98bShappy-lx out.prf := true.B 439cd2ff98bShappy-lx out.prf_rd := !src.is_store 440cd2ff98bShappy-lx out.prf_wr := src.is_store 441cd2ff98bShappy-lx out.sched_idx := 0.U 4428241cb85SXuan Hu out.deqPortIdx := 0.U // DontCare, since need not send cancel signal to IQ 443cd2ff98bShappy-lx out 44414a67055Ssfencevma } 44514a67055Ssfencevma 4468241cb85SXuan Hu def fromIntIssueSource(src: MemExuInput): FlowSource = { 447cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 4488241cb85SXuan Hu out.vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 4498241cb85SXuan Hu out.mask := genVWmask(out.vaddr, src.uop.fuOpType(1,0)) 450cd2ff98bShappy-lx out.uop := src.uop 451cd2ff98bShappy-lx out.try_l2l := false.B 452cd2ff98bShappy-lx out.has_rob_entry := true.B 453*71489510SXuan Hu out.rsIdx := src.iqIdx 454cd2ff98bShappy-lx out.rep_carry := 0.U.asTypeOf(out.rep_carry.cloneType) 455cd2ff98bShappy-lx out.mshrid := 0.U 456cd2ff98bShappy-lx out.isFirstIssue := true.B 457cd2ff98bShappy-lx out.fast_rep := false.B 458cd2ff98bShappy-lx out.ld_rep := false.B 459cd2ff98bShappy-lx out.l2l_fwd := false.B 4608241cb85SXuan Hu out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 4618241cb85SXuan Hu out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 4628241cb85SXuan Hu out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 463cd2ff98bShappy-lx out.sched_idx := 0.U 4648241cb85SXuan Hu out.deqPortIdx := src.deqPortIdx 465cd2ff98bShappy-lx out 46614a67055Ssfencevma } 46714a67055Ssfencevma 4688241cb85SXuan Hu def fromVecIssueSource(src: VecLoadPipeBundle): FlowSource = { 469cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 4708241cb85SXuan Hu out.vaddr := src.vaddr 4718241cb85SXuan Hu out.mask := src.mask 4728241cb85SXuan Hu out.uop := src.uop 473cd2ff98bShappy-lx out.try_l2l := false.B 4748241cb85SXuan Hu out.has_rob_entry := true.B 47520a5248fSzhanglinjuan // TODO: VLSU, implement vector feedback 476cd2ff98bShappy-lx out.rsIdx := 0.U 47720a5248fSzhanglinjuan // TODO: VLSU, implement replay carry 478cd2ff98bShappy-lx out.rep_carry := 0.U.asTypeOf(out.rep_carry.cloneType) 479cd2ff98bShappy-lx out.mshrid := 0.U 48020a5248fSzhanglinjuan // TODO: VLSU, implement first issue 4818241cb85SXuan Hu out.isFirstIssue := src.isFirstIssue 482cd2ff98bShappy-lx out.fast_rep := false.B 483cd2ff98bShappy-lx out.ld_rep := false.B 484cd2ff98bShappy-lx out.l2l_fwd := false.B 485cd2ff98bShappy-lx out.prf := false.B 486cd2ff98bShappy-lx out.prf_rd := false.B 487cd2ff98bShappy-lx out.prf_wr := false.B 488cd2ff98bShappy-lx out.sched_idx := 0.U 48920a5248fSzhanglinjuan // Vector load interface 4908241cb85SXuan Hu out.isvec := true.B 49120a5248fSzhanglinjuan // vector loads only access a single element at a time, so 128-bit path is not used for now 4928241cb85SXuan Hu out.is128bit := false.B 4938241cb85SXuan Hu out.uop_unit_stride_fof := src.uop_unit_stride_fof 4948241cb85SXuan Hu // out.rob_idx_valid := src.rob_idx_valid 4958241cb85SXuan Hu // out.inner_idx := src.inner_idx 4968241cb85SXuan Hu // out.rob_idx := src.rob_idx 4978241cb85SXuan Hu out.reg_offset := src.reg_offset 4988241cb85SXuan Hu // out.offset := src.offset 4998241cb85SXuan Hu out.exp := src.exp 5008241cb85SXuan Hu out.is_first_ele := src.is_first_ele 5018241cb85SXuan Hu out.flowPtr := src.flowPtr 5028241cb85SXuan Hu out.deqPortIdx := 0.U 503*71489510SXuan Hu out 50414a67055Ssfencevma } 50514a67055Ssfencevma 506cd2ff98bShappy-lx def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 507cd2ff98bShappy-lx val out = WireInit(0.U.asTypeOf(new FlowSource)) 508cd2ff98bShappy-lx out.vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 509cd2ff98bShappy-lx out.mask := genVWmask(0.U, LSUOpType.ld) 51014a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 51114a67055Ssfencevma // Assume the pointer chasing is always ld. 5128241cb85SXuan Hu out.uop.fuOpType := LSUOpType.ld 513cd2ff98bShappy-lx out.try_l2l := true.B 514*71489510SXuan Hu // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx and out.deqPortIdx in S0 when trying pointchasing 51514a67055Ssfencevma // because these signals will be updated in S1 516cd2ff98bShappy-lx out.has_rob_entry := false.B 517cd2ff98bShappy-lx out.rsIdx := 0.U 518cd2ff98bShappy-lx out.mshrid := 0.U 519cd2ff98bShappy-lx out.rep_carry := 0.U.asTypeOf(out.rep_carry.cloneType) 520cd2ff98bShappy-lx out.isFirstIssue := true.B 521cd2ff98bShappy-lx out.fast_rep := false.B 522cd2ff98bShappy-lx out.ld_rep := false.B 523cd2ff98bShappy-lx out.l2l_fwd := true.B 524cd2ff98bShappy-lx out.prf := false.B 525cd2ff98bShappy-lx out.prf_rd := false.B 526cd2ff98bShappy-lx out.prf_wr := false.B 527cd2ff98bShappy-lx out.sched_idx := 0.U 5288241cb85SXuan Hu out.deqPortIdx := 0.U // DontCare, since need not send cancel signal to IQ 529cd2ff98bShappy-lx out 53014a67055Ssfencevma } 53114a67055Ssfencevma 53214a67055Ssfencevma // set default 533cd2ff98bShappy-lx val s0_src_selector = Seq( 534cd2ff98bShappy-lx s0_super_ld_rep_select, 535cd2ff98bShappy-lx s0_ld_fast_rep_select, 536cd2ff98bShappy-lx s0_ld_rep_select, 537cd2ff98bShappy-lx s0_hw_prf_select, 538cd2ff98bShappy-lx s0_int_iss_select, 539cd2ff98bShappy-lx s0_vec_iss_select, 540cd2ff98bShappy-lx (if (EnableLoadToLoadForward) s0_l2l_fwd_select else true.B) 541cd2ff98bShappy-lx ) 542cd2ff98bShappy-lx val s0_src_format = Seq( 543cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 544cd2ff98bShappy-lx fromFastReplaySource(io.fast_rep_in.bits), 545cd2ff98bShappy-lx fromNormalReplaySource(io.replay.bits), 546cd2ff98bShappy-lx fromPrefetchSource(io.prefetch_req.bits), 547cd2ff98bShappy-lx fromIntIssueSource(io.ldin.bits), 5488241cb85SXuan Hu fromVecIssueSource(io.vecldin.bits), 549cd2ff98bShappy-lx (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()) 550cd2ff98bShappy-lx ) 551cd2ff98bShappy-lx s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 55214a67055Ssfencevma 55314a67055Ssfencevma // address align check 554*71489510SXuan Hu val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, io.vecldin.bits.alignedType, s0_sel_src.uop.fuOpType(1, 0)), List( 55514a67055Ssfencevma "b00".U -> true.B, //b 556cd2ff98bShappy-lx "b01".U -> (s0_sel_src.vaddr(0) === 0.U), //h 557cd2ff98bShappy-lx "b10".U -> (s0_sel_src.vaddr(1, 0) === 0.U), //w 558cd2ff98bShappy-lx "b11".U -> (s0_sel_src.vaddr(2, 0) === 0.U) //d 55914a67055Ssfencevma )) 56014a67055Ssfencevma 56114a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 56214a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 56314a67055Ssfencevma s0_out := DontCare 564cd2ff98bShappy-lx s0_out.rsIdx := s0_sel_src.rsIdx 565cd2ff98bShappy-lx s0_out.vaddr := s0_sel_src.vaddr 566cd2ff98bShappy-lx s0_out.mask := s0_sel_src.mask 567cd2ff98bShappy-lx s0_out.uop := s0_sel_src.uop 568cd2ff98bShappy-lx s0_out.isFirstIssue := s0_sel_src.isFirstIssue 569cd2ff98bShappy-lx s0_out.hasROBEntry := s0_sel_src.has_rob_entry 570cd2ff98bShappy-lx s0_out.isPrefetch := s0_sel_src.prf 571cd2ff98bShappy-lx s0_out.isHWPrefetch := s0_hw_prf_select 572cd2ff98bShappy-lx s0_out.isFastReplay := s0_sel_src.fast_rep 573cd2ff98bShappy-lx s0_out.isLoadReplay := s0_sel_src.ld_rep 574cd2ff98bShappy-lx s0_out.isFastPath := s0_sel_src.l2l_fwd 575cd2ff98bShappy-lx s0_out.mshrid := s0_sel_src.mshrid 576*71489510SXuan Hu s0_out.isvec := s0_sel_src.isvec 577*71489510SXuan Hu s0_out.is128bit := s0_sel_src.is128bit 578*71489510SXuan Hu s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 57920a5248fSzhanglinjuan // s0_out.rob_idx_valid := s0_rob_idx_valid 58020a5248fSzhanglinjuan // s0_out.inner_idx := s0_inner_idx 58120a5248fSzhanglinjuan // s0_out.rob_idx := s0_rob_idx 582*71489510SXuan Hu s0_out.reg_offset := s0_sel_src.reg_offset 58320a5248fSzhanglinjuan // s0_out.offset := s0_offset 584*71489510SXuan Hu s0_out.exp := s0_sel_src.exp 585*71489510SXuan Hu s0_out.is_first_ele := s0_sel_src.is_first_ele 586*71489510SXuan Hu s0_out.flowPtr := s0_sel_src.flowPtr 587*71489510SXuan Hu s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_sel_src.exp 58876e71c02Shappy-lx s0_out.forward_tlDchannel := s0_super_ld_rep_select 589cd2ff98bShappy-lx when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 59014a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 59114a67055Ssfencevma }.otherwise{ 592cd2ff98bShappy-lx s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 59314a67055Ssfencevma } 5948241cb85SXuan Hu s0_out.deqPortIdx := s0_sel_src.deqPortIdx 595cd2ff98bShappy-lx s0_out.schedIndex := s0_sel_src.sched_idx 59614a67055Ssfencevma 59714a67055Ssfencevma // load fast replay 59814a67055Ssfencevma io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 59914a67055Ssfencevma 60014a67055Ssfencevma // load flow source ready 60176e71c02Shappy-lx // cache missed load has highest priority 60276e71c02Shappy-lx // always accept cache missed load flow from load replay queue 60376e71c02Shappy-lx io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 60414a67055Ssfencevma 60514a67055Ssfencevma // accept load flow from rs when: 60614a67055Ssfencevma // 1) there is no lsq-replayed load 60776e71c02Shappy-lx // 2) there is no fast replayed load 60876e71c02Shappy-lx // 3) there is no high confidence prefetch request 60920a5248fSzhanglinjuan io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready 61020a5248fSzhanglinjuan io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready 61114a67055Ssfencevma 61214a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 61314a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 61414a67055Ssfencevma 61514a67055Ssfencevma // dcache replacement extra info 61614a67055Ssfencevma // TODO: should prefetch load update replacement? 617e50f3145Ssfencevma io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 61814a67055Ssfencevma 61914a67055Ssfencevma XSDebug(io.dcache.req.fire, 6208241cb85SXuan Hu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_sel_src.vaddr)}\n" 62114a67055Ssfencevma ) 62214a67055Ssfencevma XSDebug(s0_valid, 623870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 62414a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 62514a67055Ssfencevma 62614a67055Ssfencevma // Pipeline 62714a67055Ssfencevma // -------------------------------------------------------------------------------- 62814a67055Ssfencevma // stage 1 62914a67055Ssfencevma // -------------------------------------------------------------------------------- 63014a67055Ssfencevma // TLB resp (send paddr to dcache) 63114a67055Ssfencevma val s1_valid = RegInit(false.B) 63214a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 63314a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 63414a67055Ssfencevma val s1_kill = Wire(Bool()) 63514a67055Ssfencevma val s1_can_go = s2_ready 63614a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 63720a5248fSzhanglinjuan val s1_exp = RegEnable(s0_out.exp, true.B, s0_fire) 63820a5248fSzhanglinjuan val s1_vec_alignedType = RegEnable(io.vecldin.bits.alignedType, s0_fire) 63914a67055Ssfencevma 64014a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 64114a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 64214a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 64314a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 64414a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 64514a67055Ssfencevma 646cd2ff98bShappy-lx val s1_fast_rep_dly_kill = RegNext(io.fast_rep_in.bits.lateKill) && s1_in.isFastReplay 647cd2ff98bShappy-lx val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError) && s1_in.isFastReplay 648cd2ff98bShappy-lx val s1_l2l_fwd_dly_err = RegNext(io.l2l_fwd_in.dly_ld_err) && s1_in.isFastPath 649cd2ff98bShappy-lx val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 65014a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 65114a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 65214a67055Ssfencevma val s1_vaddr = Wire(UInt()) 65314a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 65414a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 655870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 65614a67055Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 65714a67055Ssfencevma val s1_prf = s1_in.isPrefetch 65814a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 65914a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 66014a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 66114a67055Ssfencevma 66214a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 66314a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 66414a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 66514a67055Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 66614a67055Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 66714a67055Ssfencevma 66814a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 66914a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 67014a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 67114a67055Ssfencevma } 67214a67055Ssfencevma 673cd2ff98bShappy-lx io.tlb.req_kill := s1_kill || s1_dly_err 67414a67055Ssfencevma io.tlb.resp.ready := true.B 67514a67055Ssfencevma 67614a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 67714a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 678cd2ff98bShappy-lx io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 67914a67055Ssfencevma 68014a67055Ssfencevma // store to load forwarding 681cd2ff98bShappy-lx io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 68214a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 68314a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 68414a67055Ssfencevma io.sbuffer.uop := s1_in.uop 68514a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 68614a67055Ssfencevma io.sbuffer.mask := s1_in.mask 687870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 68814a67055Ssfencevma 68920a5248fSzhanglinjuan io.vec_forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 69020a5248fSzhanglinjuan io.vec_forward.vaddr := s1_vaddr 69120a5248fSzhanglinjuan io.vec_forward.paddr := s1_paddr_dup_lsu 69220a5248fSzhanglinjuan io.vec_forward.uop := s1_in.uop 69320a5248fSzhanglinjuan io.vec_forward.sqIdx := s1_in.uop.sqIdx 69420a5248fSzhanglinjuan io.vec_forward.mask := s1_in.mask 69520a5248fSzhanglinjuan io.vec_forward.pc := s1_in.uop.pc // FIXME: remove it 69620a5248fSzhanglinjuan 697cd2ff98bShappy-lx io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 69814a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 69914a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 70014a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 70114a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 702e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 70314a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 704870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 70514a67055Ssfencevma 70614a67055Ssfencevma // st-ld violation query 70720a5248fSzhanglinjuan // val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).map(w => {Mux(s1_isvec && s1_in.is128bit, 70820a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 70920a5248fSzhanglinjuan // s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))})) 71014a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 71114a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 71214a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 71314a67055Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 71414a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 71514a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 71614a67055Ssfencevma 71714a67055Ssfencevma s1_out := s1_in 71814a67055Ssfencevma s1_out.vaddr := s1_vaddr 71914a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 72014a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 72114a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 72214a67055Ssfencevma s1_out.rsIdx := s1_in.rsIdx 72314a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 72414a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 725cd2ff98bShappy-lx s1_out.delayedLoadError := s1_dly_err 72614a67055Ssfencevma 727cd2ff98bShappy-lx when (!s1_dly_err) { 72814a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 72914a67055Ssfencevma // af & pf exception were modified 730*71489510SXuan Hu s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_exp && !s1_tlb_miss 731*71489510SXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_exp && !s1_tlb_miss 73214a67055Ssfencevma } .otherwise { 733*71489510SXuan Hu s1_out.uop.exceptionVec(loadPageFault) := false.B 734*71489510SXuan Hu s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 735*71489510SXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_exp 73614a67055Ssfencevma } 73714a67055Ssfencevma 73814a67055Ssfencevma // pointer chasing 73914a67055Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 74014a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 74114a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 74214a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 74314a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 74414a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 745cd2ff98bShappy-lx val s1_fast_mismatch = WireInit(false.B) 74614a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 74714a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 74814a67055Ssfencevma 749cd2ff98bShappy-lx s1_kill := s1_fast_rep_dly_kill || 750e50f3145Ssfencevma s1_cancel_ptr_chasing || 751e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 752cd2ff98bShappy-lx (s1_in.uop.robIdx.needFlush(RegNext(io.redirect)) && !RegNext(s0_try_ptr_chasing)) || 75321968057Sweidingliu RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.vecldin.valid) 754e50f3145Ssfencevma 755c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 756c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 757c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 758c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 759cd2ff98bShappy-lx s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 760cd2ff98bShappy-lx RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 761cd2ff98bShappy-lx // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 762cd2ff98bShappy-lx s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 7638241cb85SXuan Hu s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 764c163075eSsfencevma // Case 2: this load-load uop is cancelled 76514a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 766cd2ff98bShappy-lx // Case 3: fast mismatch 767cd2ff98bShappy-lx s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 76814a67055Ssfencevma 76914a67055Ssfencevma when (s1_try_ptr_chasing) { 770cd2ff98bShappy-lx s1_cancel_ptr_chasing := s1_addr_mismatch || 771cd2ff98bShappy-lx s1_addr_misaligned || 772cd2ff98bShappy-lx s1_fu_op_type_not_ld || 773cd2ff98bShappy-lx s1_ptr_chasing_canceled || 774cd2ff98bShappy-lx s1_fast_mismatch 77514a67055Ssfencevma 77614a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 777870f462dSXuan Hu s1_in.rsIdx := io.ldin.bits.iqIdx 778870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 7792326221cSXuan Hu s1_in.deqPortIdx := io.ldin.bits.deqPortIdx 780c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 781e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 782e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 78314a67055Ssfencevma 7848744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 78514a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 78614a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 787c3b763d0SYinan Xu } 788e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 78914a67055Ssfencevma s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 79014a67055Ssfencevma when (s1_try_ptr_chasing) { 79114a67055Ssfencevma io.ldin.ready := true.B 79214a67055Ssfencevma } 793c3b763d0SYinan Xu } 794c3b763d0SYinan Xu } 795c3b763d0SYinan Xu 79614a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 79714a67055Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 79814a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 79914a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 80014a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 80114a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 80214a67055Ssfencevma if (EnableLoadToLoadForward) { 80314a67055Ssfencevma when (s1_try_ptr_chasing) { 80414a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 805c3b763d0SYinan Xu } 80614a67055Ssfencevma } 807024ee227SWilliam Wang 80814a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 80914a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 81014a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 8110a47e4a1SWilliam Wang 81214a67055Ssfencevma XSDebug(s1_valid, 813870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 81414a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 815683c1411Shappy-lx 81614a67055Ssfencevma // Pipeline 81714a67055Ssfencevma // -------------------------------------------------------------------------------- 81814a67055Ssfencevma // stage 2 81914a67055Ssfencevma // -------------------------------------------------------------------------------- 82014a67055Ssfencevma // s2: DCache resp 82114a67055Ssfencevma val s2_valid = RegInit(false.B) 822f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 823f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 82414a67055Ssfencevma val s2_kill = Wire(Bool()) 82514a67055Ssfencevma val s2_can_go = s3_ready 82614a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 82720a5248fSzhanglinjuan val s2_exp = RegEnable(s1_out.exp, true.B, s1_fire) 82820a5248fSzhanglinjuan val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 82920a5248fSzhanglinjuan val s2_vec_alignedType = RegEnable(s1_vec_alignedType, s1_fire) 830e4f69d78Ssfencevma 83114a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 83214a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 83314a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 83414a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 83514a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 83614a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 83714a67055Ssfencevma 83814a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 839f9ac118cSHaoyuan Feng 84014a67055Ssfencevma val s2_prf = s2_in.isPrefetch 84114a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 84214a67055Ssfencevma 84314a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 84414a67055Ssfencevma // if such exception happen, that inst and its exception info 84514a67055Ssfencevma // will be force writebacked to rob 846*71489510SXuan Hu val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 847cd2ff98bShappy-lx when (!s2_in.delayedLoadError) { 848*71489510SXuan Hu s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld || 8498241cb85SXuan Hu (io.dcache.resp.bits.tag_error && RegNext(io.csrCtrl.cache_error_enable))) && s2_exp 85014a67055Ssfencevma } 851cd2ff98bShappy-lx 852cd2ff98bShappy-lx // soft prefetch will not trigger any exception (but ecc error interrupt may 853cd2ff98bShappy-lx // be triggered) 854cd2ff98bShappy-lx when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) { 855cd2ff98bShappy-lx s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 85614a67055Ssfencevma } 85720a5248fSzhanglinjuan val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_exp 85814a67055Ssfencevma 85914a67055Ssfencevma val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 86014a67055Ssfencevma val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 86114a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 86214a67055Ssfencevma 86314a67055Ssfencevma // writeback access fault caused by ecc error / bus error 86414a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 86514a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 86614a67055Ssfencevma val s2_actually_mmio = s2_pmp.mmio 867e50f3145Ssfencevma val s2_mmio = !s2_prf && 868e50f3145Ssfencevma s2_actually_mmio && 869e50f3145Ssfencevma !s2_exception && 870e50f3145Ssfencevma !s2_in.tlbMiss 871e50f3145Ssfencevma 87214a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 8734b0d80d8SXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && 874e50f3145Ssfencevma io.lsq.forward.addrInvalid 87514a67055Ssfencevma 876e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 87720a5248fSzhanglinjuan val s2_fwd_fail = io.lsq.forward.dataInvalid || io.vec_forward.dataInvalid 878e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 879e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 880e50f3145Ssfencevma !s2_full_fwd 88114a67055Ssfencevma 882e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 883e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 884e50f3145Ssfencevma !s2_full_fwd 885e50f3145Ssfencevma 886e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 887e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 888e50f3145Ssfencevma !s2_full_fwd 889e50f3145Ssfencevma 890e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 891e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 892e50f3145Ssfencevma !s2_full_fwd 893e50f3145Ssfencevma 894e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 895e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 896e50f3145Ssfencevma 897e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 898e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 89914a67055Ssfencevma // st-ld violation query 90014a67055Ssfencevma // NeedFastRecovery Valid when 90114a67055Ssfencevma // 1. Fast recovery query request Valid. 90214a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 90314a67055Ssfencevma // 3. Physical address match. 90414a67055Ssfencevma // 4. Data contains. 90514a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 90614a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 90714a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 908cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 90914a67055Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 91014a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 911e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 912e50f3145Ssfencevma 913e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 914e50f3145Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 915e50f3145Ssfencevma io.dcache.resp.bits.tag_error 916e50f3145Ssfencevma 917e50f3145Ssfencevma val s2_troublem = !s2_exception && 918e50f3145Ssfencevma !s2_mmio && 919e50f3145Ssfencevma !s2_prf && 920cd2ff98bShappy-lx !s2_in.delayedLoadError 921e50f3145Ssfencevma 922e50f3145Ssfencevma io.dcache.resp.ready := true.B 923cd2ff98bShappy-lx val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf) 924e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 92514a67055Ssfencevma 92614a67055Ssfencevma // fast replay require 927e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 928e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 929e50f3145Ssfencevma !s2_dcache_miss && 930e50f3145Ssfencevma !s2_bank_conflict && 931e50f3145Ssfencevma !s2_wpu_pred_fail && 932e50f3145Ssfencevma !s2_rar_nack && 933e50f3145Ssfencevma !s2_raw_nack && 934e50f3145Ssfencevma s2_nuke 93514a67055Ssfencevma 936e50f3145Ssfencevma val s2_fast_rep = !s2_mem_amb && 937e50f3145Ssfencevma !s2_tlb_miss && 938e50f3145Ssfencevma !s2_fwd_fail && 939ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 94014a67055Ssfencevma s2_troublem 94114a67055Ssfencevma 942e50f3145Ssfencevma // need allocate new entry 943e50f3145Ssfencevma val s2_can_query = !s2_mem_amb && 944e50f3145Ssfencevma !s2_tlb_miss && 945e50f3145Ssfencevma !s2_fwd_fail && 946e50f3145Ssfencevma s2_troublem 947e50f3145Ssfencevma 948e50f3145Ssfencevma val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 94914a67055Ssfencevma 95014a67055Ssfencevma // ld-ld violation require 95114a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 95214a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 95314a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 95414a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 955e50f3145Ssfencevma io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 95614a67055Ssfencevma 95714a67055Ssfencevma // st-ld violation require 95814a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 95914a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 96014a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 96114a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 962e50f3145Ssfencevma io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 96314a67055Ssfencevma 96414a67055Ssfencevma // merge forward result 96514a67055Ssfencevma // lsq has higher priority than sbuffer 966cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 967cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 96820a5248fSzhanglinjuan s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid && !io.vec_forward.dataInvalid 96914a67055Ssfencevma // generate XLEN/8 Muxs 970cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 97120a5248fSzhanglinjuan s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.vec_forward.forwardMask(i) 97220a5248fSzhanglinjuan s2_fwd_data(i) := Mux( 97320a5248fSzhanglinjuan io.lsq.forward.forwardMask(i), 97420a5248fSzhanglinjuan io.lsq.forward.forwardData(i), 97520a5248fSzhanglinjuan Mux( 97620a5248fSzhanglinjuan io.vec_forward.forwardMask(i), 97720a5248fSzhanglinjuan io.vec_forward.forwardData(i), 97820a5248fSzhanglinjuan io.sbuffer.forwardData(i) 97920a5248fSzhanglinjuan ) 98020a5248fSzhanglinjuan ) 98114a67055Ssfencevma } 98214a67055Ssfencevma 98314a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 984870f462dSXuan Hu s2_in.uop.pc, 98514a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 98614a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 98714a67055Ssfencevma ) 98814a67055Ssfencevma 98914a67055Ssfencevma // 99014a67055Ssfencevma s2_out := s2_in 99114a67055Ssfencevma s2_out.data := 0.U // data will be generated in load s3 992870f462dSXuan Hu s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 99314a67055Ssfencevma s2_out.mmio := s2_mmio 9944b0d80d8SXuan Hu s2_out.uop.flushPipe := false.B 995870f462dSXuan Hu s2_out.uop.exceptionVec := s2_exception_vec 99614a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 99714a67055Ssfencevma s2_out.forwardData := s2_fwd_data 99814a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 999e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 100014a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 100114a67055Ssfencevma 100214a67055Ssfencevma // Generate replay signal caused by: 100314a67055Ssfencevma // * st-ld violation check 100414a67055Ssfencevma // * tlb miss 100514a67055Ssfencevma // * dcache replay 100614a67055Ssfencevma // * forward data invalid 100714a67055Ssfencevma // * dcache miss 100814a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1009e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1010e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1011e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1012e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 101314a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1014e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 101514a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 101614a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1017e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 101814a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 101920a5248fSzhanglinjuan s2_out.rep_info.data_inv_sq_idx := Mux(io.vec_forward.dataInvalid, s2_out.uop.sqIdx, io.lsq.forward.dataInvalidSqIdx) 102020a5248fSzhanglinjuan s2_out.rep_info.addr_inv_sq_idx := Mux(io.vec_forward.addrInvalid, s2_out.uop.sqIdx, io.lsq.forward.addrInvalidSqIdx) 102114a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 102214a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 102314a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 102414a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 1025185e6164SHaoyuan Feng s2_out.rep_info.tlb_id := io.tlb_hint.id 1026185e6164SHaoyuan Feng s2_out.rep_info.tlb_full := io.tlb_hint.full 102714a67055Ssfencevma 102814a67055Ssfencevma // if forward fail, replay this inst from fetch 1029e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 103014a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 103114a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 103214a67055Ssfencevma 103314a67055Ssfencevma // to be removed 1034cd2ff98bShappy-lx io.feedback_fast.valid := false.B 103514a67055Ssfencevma io.feedback_fast.bits.hit := false.B 103614a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 10377f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 103814a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 103914a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 104014a67055Ssfencevma 1041255c8c14SsinceforYy io.ldCancel.ld1Cancel.valid := s2_valid && s2_out.isFirstIssue && ( // issued from IQ 1042255c8c14SsinceforYy s2_out.rep_info.need_rep || s2_mmio // exe fail or is mmio 104335e90f34SXuan Hu ) 10442326221cSXuan Hu io.ldCancel.ld1Cancel.bits := s2_out.deqPortIdx 10452326221cSXuan Hu 104614a67055Ssfencevma // fast wakeup 104714a67055Ssfencevma io.fast_uop.valid := RegNext( 104814a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 104914a67055Ssfencevma s1_valid && 105014a67055Ssfencevma !s1_kill && 1051f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 105214a67055Ssfencevma !io.lsq.forward.dataInvalidFast 105320a5248fSzhanglinjuan ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) && !s2_isvec 105414a67055Ssfencevma io.fast_uop.bits := RegNext(s1_out.uop) 105514a67055Ssfencevma 105614a67055Ssfencevma // 1057495ea2f0Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 10580d32f713Shappy-lx 1059cd2ff98bShappy-lx // RegNext prefetch train for better timing 1060cd2ff98bShappy-lx // ** Now, prefetch train is valid at load s3 ** 1061cd2ff98bShappy-lx io.prefetch_train.valid := RegNext(s2_valid && !s2_actually_mmio && !s2_in.tlbMiss) 1062cd2ff98bShappy-lx io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true) 1063cd2ff98bShappy-lx io.prefetch_train.bits.miss := RegNext(io.dcache.resp.bits.miss) // TODO: use trace with bank conflict? 1064cd2ff98bShappy-lx io.prefetch_train.bits.meta_prefetch := RegNext(io.dcache.resp.bits.meta_prefetch) 1065cd2ff98bShappy-lx io.prefetch_train.bits.meta_access := RegNext(io.dcache.resp.bits.meta_access) 10660d32f713Shappy-lx 1067cd2ff98bShappy-lx io.prefetch_train_l1.valid := RegNext(s2_valid && !s2_actually_mmio) 1068cd2ff98bShappy-lx io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true) 1069cd2ff98bShappy-lx io.prefetch_train_l1.bits.miss := RegNext(io.dcache.resp.bits.miss) 1070cd2ff98bShappy-lx io.prefetch_train_l1.bits.meta_prefetch := RegNext(io.dcache.resp.bits.meta_prefetch) 1071cd2ff98bShappy-lx io.prefetch_train_l1.bits.meta_access := RegNext(io.dcache.resp.bits.meta_access) 107204665835SMaxpicca-Li if (env.FPGAPlatform){ 107304665835SMaxpicca-Li io.dcache.s0_pc := DontCare 107404665835SMaxpicca-Li io.dcache.s1_pc := DontCare 1075977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 107604665835SMaxpicca-Li }else{ 1077870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 1078870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 1079870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 108004665835SMaxpicca-Li } 1081f6f10bebSsfencevma io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1082e4f69d78Ssfencevma 1083e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 108414a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 108514a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 108614a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1087e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 108814a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1089024ee227SWilliam Wang 109014a67055Ssfencevma // Pipeline 109114a67055Ssfencevma // -------------------------------------------------------------------------------- 109214a67055Ssfencevma // stage 3 109314a67055Ssfencevma // -------------------------------------------------------------------------------- 109414a67055Ssfencevma // writeback and update load queue 1095f6490124Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 109614a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 1097870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 1098495ea2f0Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 109914a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 110014a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 1101e50f3145Ssfencevma val s3_troublem = RegNext(s2_troublem) 110214a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 110320a5248fSzhanglinjuan val s3_vecout = Wire(new OnlyVecExuOutput) 110420a5248fSzhanglinjuan val s3_exp = RegEnable(s2_out.exp, true.B, s2_fire) 110520a5248fSzhanglinjuan val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 110620a5248fSzhanglinjuan val s3_vec_alignedType = RegEnable(s2_vec_alignedType, s2_fire) 110714a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 1108a760aeb0Shappy-lx 1109e50f3145Ssfencevma // forwrad last beat 1110e50f3145Ssfencevma val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1111495ea2f0Ssfencevma val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1112a57c4f84Ssfencevma val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR) 11138241cb85SXuan Hu val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || !io.dcache.req.ready && !s3_isvec 1114e50f3145Ssfencevma 11158241cb85SXuan Hu io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_isvec 111614a67055Ssfencevma io.lsq.ldin.bits := s3_in 1117e50f3145Ssfencevma io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1118594c5198Ssfencevma 1119e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 112014a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 112114a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 11220d32f713Shappy-lx io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1123a760aeb0Shappy-lx 112414a67055Ssfencevma val s3_dly_ld_err = 1125e4f69d78Ssfencevma if (EnableAccurateLoadError) { 1126cd2ff98bShappy-lx io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable) && s3_troublem 1127e4f69d78Ssfencevma } else { 1128e4f69d78Ssfencevma WireInit(false.B) 1129e4f69d78Ssfencevma } 113014a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1131e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1132cd2ff98bShappy-lx io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1133e4f69d78Ssfencevma 1134e50f3145Ssfencevma val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 11353b1a683bSsfencevma val s3_rep_frm_fetch = s3_vp_match_fail 113614a67055Ssfencevma val s3_ldld_rep_inst = 113714a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 113814a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1139e4f69d78Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 11403b1a683bSsfencevma val s3_flushPipe = s3_ldld_rep_inst 114167cddb05SWilliam Wang 1142e50f3145Ssfencevma val s3_rep_info = WireInit(s3_in.rep_info) 1143cd2ff98bShappy-lx s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid 114414a67055Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1145e4f69d78Ssfencevma 114620a5248fSzhanglinjuan val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_exp 1147b494b97bSsfencevma when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) { 114814a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1149e4f69d78Ssfencevma } .otherwise { 115014a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1151e4f69d78Ssfencevma } 1152024ee227SWilliam Wang 1153e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1154e50f3145Ssfencevma s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 115514a67055Ssfencevma s3_out.bits.uop := s3_in.uop 115620a5248fSzhanglinjuan s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_exp 1157*71489510SXuan Hu s3_out.bits.uop.flushPipe := false.B 11588241cb85SXuan Hu s3_out.bits.uop.replayInst := false.B 115914a67055Ssfencevma s3_out.bits.data := s3_in.data 116014a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 116114a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 116214a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 116314a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 116420a5248fSzhanglinjuan // Vector load 116520a5248fSzhanglinjuan s3_vecout.isvec := s3_isvec 116620a5248fSzhanglinjuan s3_vecout.vecdata := 0.U // Data will be assigned later 116720a5248fSzhanglinjuan s3_vecout.mask := s3_in.mask 116820a5248fSzhanglinjuan // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 116920a5248fSzhanglinjuan // s3_vecout.inner_idx := s3_in.inner_idx 117020a5248fSzhanglinjuan // s3_vecout.rob_idx := s3_in.rob_idx 117120a5248fSzhanglinjuan // s3_vecout.offset := s3_in.offset 117220a5248fSzhanglinjuan s3_vecout.reg_offset := s3_in.reg_offset 117320a5248fSzhanglinjuan s3_vecout.exp := s3_exp 117420a5248fSzhanglinjuan s3_vecout.is_first_ele := s3_in.is_first_ele 117520a5248fSzhanglinjuan s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 117620a5248fSzhanglinjuan s3_vecout.flowPtr := s3_in.flowPtr 1177ab42062eSxuzefan s3_vecout.elemIdx := DontCare // elemIdx is already saved in flow queue 1178748999d4Szhanglinjuan s3_vecout.elemIdxInsideVd := DontCare 1179024ee227SWilliam Wang 1180cd2ff98bShappy-lx io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception 11813343d4a5Ssfencevma io.rollback.bits := DontCare 1182*71489510SXuan Hu io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 11833343d4a5Ssfencevma io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 11848241cb85SXuan Hu io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 11858241cb85SXuan Hu io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 11863b1a683bSsfencevma io.rollback.bits.level := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter) 11878241cb85SXuan Hu io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 11883343d4a5Ssfencevma io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1189e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1190cb9c18dcSWilliam Wang 119114a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1192e4f69d78Ssfencevma 119314a67055Ssfencevma val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 119414a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 119514a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1196e4f69d78Ssfencevma 1197e4f69d78Ssfencevma // feedback slow 1198cd2ff98bShappy-lx s3_fast_rep := RegNext(s2_fast_rep) 1199e50f3145Ssfencevma 1200cd2ff98bShappy-lx val s3_fb_no_waiting = !s3_in.isLoadReplay && 1201cd2ff98bShappy-lx (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1202cd2ff98bShappy-lx !s3_in.feedbacked 1203594c5198Ssfencevma 1204594c5198Ssfencevma // 1205cd2ff98bShappy-lx io.feedback_slow.valid := s3_valid && s3_fb_no_waiting 1206cd2ff98bShappy-lx io.feedback_slow.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 120714a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 12085db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 120914a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 121014a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1211e4f69d78Ssfencevma 1212255c8c14SsinceforYy io.ldCancel.ld2Cancel.valid := s3_valid && s3_in.isFirstIssue && ( // issued from IQ 1213255c8c14SsinceforYy io.lsq.ldin.bits.rep_info.need_rep || s3_in.mmio // exe fail or is mmio 121435e90f34SXuan Hu ) 12152326221cSXuan Hu io.ldCancel.ld2Cancel.bits := s3_in.deqPortIdx 121614a67055Ssfencevma 1217cd2ff98bShappy-lx val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, io.lsq.uncache.bits) 1218e4f69d78Ssfencevma 1219cb9c18dcSWilliam Wang // data from load queue refill 122014a67055Ssfencevma val s3_ld_raw_data_frm_uncache = io.lsq.ld_raw_data 122114a67055Ssfencevma val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 122214a67055Ssfencevma val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 122314a67055Ssfencevma "b000".U -> s3_merged_data_frm_uncache(63, 0), 122414a67055Ssfencevma "b001".U -> s3_merged_data_frm_uncache(63, 8), 122514a67055Ssfencevma "b010".U -> s3_merged_data_frm_uncache(63, 16), 122614a67055Ssfencevma "b011".U -> s3_merged_data_frm_uncache(63, 24), 122714a67055Ssfencevma "b100".U -> s3_merged_data_frm_uncache(63, 32), 122814a67055Ssfencevma "b101".U -> s3_merged_data_frm_uncache(63, 40), 122914a67055Ssfencevma "b110".U -> s3_merged_data_frm_uncache(63, 48), 123014a67055Ssfencevma "b111".U -> s3_merged_data_frm_uncache(63, 56) 1231cb9c18dcSWilliam Wang )) 123214a67055Ssfencevma val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1233cb9c18dcSWilliam Wang 1234cb9c18dcSWilliam Wang // data from dcache hit 123514a67055Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 123614a67055Ssfencevma s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 123714a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 123814a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 123914a67055Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1240cdbff57cSHaoyuan Feng s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1241495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1242e50f3145Ssfencevma s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1243495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 124414a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1245495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 124614a67055Ssfencevma 124714a67055Ssfencevma val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 124814a67055Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1249cdbff57cSHaoyuan Feng "b0000".U -> s3_merged_data_frm_cache(63, 0), 1250cdbff57cSHaoyuan Feng "b0001".U -> s3_merged_data_frm_cache(63, 8), 1251cdbff57cSHaoyuan Feng "b0010".U -> s3_merged_data_frm_cache(63, 16), 1252cdbff57cSHaoyuan Feng "b0011".U -> s3_merged_data_frm_cache(63, 24), 1253cdbff57cSHaoyuan Feng "b0100".U -> s3_merged_data_frm_cache(63, 32), 1254cdbff57cSHaoyuan Feng "b0101".U -> s3_merged_data_frm_cache(63, 40), 1255cdbff57cSHaoyuan Feng "b0110".U -> s3_merged_data_frm_cache(63, 48), 1256cdbff57cSHaoyuan Feng "b0111".U -> s3_merged_data_frm_cache(63, 56), 1257cdbff57cSHaoyuan Feng "b1000".U -> s3_merged_data_frm_cache(127, 64), 1258cdbff57cSHaoyuan Feng "b1001".U -> s3_merged_data_frm_cache(127, 72), 1259cdbff57cSHaoyuan Feng "b1010".U -> s3_merged_data_frm_cache(127, 80), 1260cdbff57cSHaoyuan Feng "b1011".U -> s3_merged_data_frm_cache(127, 88), 1261cdbff57cSHaoyuan Feng "b1100".U -> s3_merged_data_frm_cache(127, 96), 1262cdbff57cSHaoyuan Feng "b1101".U -> s3_merged_data_frm_cache(127, 104), 1263cdbff57cSHaoyuan Feng "b1110".U -> s3_merged_data_frm_cache(127, 112), 1264cdbff57cSHaoyuan Feng "b1111".U -> s3_merged_data_frm_cache(127, 120) 1265cb9c18dcSWilliam Wang )) 126614a67055Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1267cb9c18dcSWilliam Wang 1268e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 1269cd2ff98bShappy-lx io.lsq.uncache.ready := !s3_valid 127014a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 1271cd2ff98bShappy-lx io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 12728241cb85SXuan Hu io.ldout.valid := (s3_out.valid || (io.lsq.uncache.valid && !s3_valid)) && !s3_vecout.isvec 1273c837faaaSWilliam Wang 12743b1a683bSsfencevma // s3 load fast replay 1275*71489510SXuan Hu io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_isvec 12763b1a683bSsfencevma io.fast_rep_out.bits := s3_in 12773b1a683bSsfencevma io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 1278c837faaaSWilliam Wang 127920a5248fSzhanglinjuan // vector output 128020a5248fSzhanglinjuan io.vecldout.bits.vec := s3_vecout 128120a5248fSzhanglinjuan // TODO: VLSU, uncache data logic 128220a5248fSzhanglinjuan val vecdata = rdataVecHelper(s3_vec_alignedType, s3_picked_data_frm_cache) 128320a5248fSzhanglinjuan io.vecldout.bits.vec.vecdata := vecdata 128420a5248fSzhanglinjuan io.vecldout.bits.data := 0.U 128520a5248fSzhanglinjuan // io.vecldout.bits.fflags := s3_out.bits.fflags 128620a5248fSzhanglinjuan // io.vecldout.bits.redirectValid := s3_out.bits.redirectValid 128720a5248fSzhanglinjuan // io.vecldout.bits.redirect := s3_out.bits.redirect 128820a5248fSzhanglinjuan io.vecldout.bits.debug := s3_out.bits.debug 128920a5248fSzhanglinjuan io.vecldout.bits.uop := s3_out.bits.uop 129020a5248fSzhanglinjuan io.vecldout.valid := s3_vecout.isvec && 1291e6b84380Szhanglinjuan (s3_valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 129220a5248fSzhanglinjuan io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid) && 129320a5248fSzhanglinjuan !io.lsq.ldin.bits.rep_info.need_rep 129420a5248fSzhanglinjuan 1295e6b84380Szhanglinjuan io.vecReplay.valid := s3_vecout.isvec && s3_valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && 129620a5248fSzhanglinjuan io.lsq.ldin.bits.rep_info.need_rep 129720a5248fSzhanglinjuan io.vecReplay.bits := DontCare 129820a5248fSzhanglinjuan io.vecReplay.bits.uop := s3_in.uop 129920a5248fSzhanglinjuan io.vecReplay.bits.vaddr := s3_in.vaddr 130020a5248fSzhanglinjuan io.vecReplay.bits.paddr := s3_in.paddr 130120a5248fSzhanglinjuan io.vecReplay.bits.mask := s3_in.mask 130220a5248fSzhanglinjuan io.vecReplay.bits.isvec := true.B 130320a5248fSzhanglinjuan io.vecReplay.bits.uop_unit_stride_fof := s3_in.uop_unit_stride_fof 130420a5248fSzhanglinjuan io.vecReplay.bits.reg_offset := s3_in.reg_offset 130520a5248fSzhanglinjuan io.vecReplay.bits.exp := s3_in.exp 130620a5248fSzhanglinjuan io.vecReplay.bits.is_first_ele := s3_in.is_first_ele 130720a5248fSzhanglinjuan io.vecReplay.bits.flowPtr := s3_in.flowPtr 1308c837faaaSWilliam Wang 1309a19ae480SWilliam Wang // fast load to load forward 1310cd2ff98bShappy-lx if (EnableLoadToLoadForward) { 1311cd2ff98bShappy-lx io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep 1312cd2ff98bShappy-lx io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) 1313cd2ff98bShappy-lx io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error 1314cd2ff98bShappy-lx s3_ldld_rep_inst || 1315cd2ff98bShappy-lx s3_rep_frm_fetch 1316cd2ff98bShappy-lx } else { 1317cd2ff98bShappy-lx io.l2l_fwd_out.valid := false.B 1318cd2ff98bShappy-lx io.l2l_fwd_out.data := DontCare 1319cd2ff98bShappy-lx io.l2l_fwd_out.dly_ld_err := DontCare 1320cd2ff98bShappy-lx } 1321a19ae480SWilliam Wang 1322b52348aeSWilliam Wang // trigger 132314a67055Ssfencevma val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 1324f7af4c74Schengguanghui val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool())) 132514a67055Ssfencevma val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1326f7af4c74Schengguanghui (0 until TriggerNum).map{i => { 1327e4f69d78Ssfencevma val tdata2 = RegNext(io.trigger(i).tdata2) 1328e4f69d78Ssfencevma val matchType = RegNext(io.trigger(i).matchType) 1329e4f69d78Ssfencevma val tEnable = RegNext(io.trigger(i).tEnable) 13300277f8caSLi Qianruo 133114a67055Ssfencevma hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 133214a67055Ssfencevma io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 133314a67055Ssfencevma io.trigger(i).lastDataHit := TriggerCmp(last_valid_data, tdata2, matchType, tEnable) 1334b978565cSWilliam Wang }} 133514a67055Ssfencevma io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1336b978565cSWilliam Wang 1337e4f69d78Ssfencevma // FIXME: please move this part to LoadQueueReplay 1338e4f69d78Ssfencevma io.debug_ls := DontCare 13398744445eSMaxpicca-Li 134014a67055Ssfencevma // Topdown 134114a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 134214a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 134314a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 134414a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 134514a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 134614a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 13470d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 13480d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 134914a67055Ssfencevma 135014a67055Ssfencevma // perf cnt 13511b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 13521b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1353cd2ff98bShappy-lx XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 13541b027d07Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.replay.fire) 1355cd2ff98bShappy-lx XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 13561b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 135714a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 135814a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1359cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1360cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1361cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1362cd2ff98bShappy-lx XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 13631b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 13641b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1365cd2ff98bShappy-lx XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_int_iss_select) 13661b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 13671b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 136814a67055Ssfencevma 13691b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 13701b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 13711b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 13721b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 13731b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 137414a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1375cd2ff98bShappy-lx XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 137614a67055Ssfencevma 13771b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 13781b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 13791b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1380e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1381e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1382257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 13831b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1384e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1385e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1386e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 138714a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 13881b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1389e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1390e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1391e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1392e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1393a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1394a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1395a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 139614a67055Ssfencevma 1397e50f3145Ssfencevma XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 139814a67055Ssfencevma 139914a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 140014a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 140114a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 140214a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 140314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 140414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 140514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 140614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1407d2b20d1aSTang Haojin 14088744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1409b52348aeSWilliam Wang // hardware performance counter 1410cd365d4cSrvcoresjw val perfEvents = Seq( 141114a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 141214a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 141314a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 141414a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 141514a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 141614a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 141714a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1418cd365d4cSrvcoresjw ) 14191ca0e4f3SYinan Xu generatePerfEvent() 1420cd365d4cSrvcoresjw 142114a67055Ssfencevma when(io.ldout.fire){ 1422870f462dSXuan Hu XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1423c5c06e78SWilliam Wang } 142414a67055Ssfencevma // end 1425024ee227SWilliam Wang}