1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr 311279060fSWilliam Wangimport xiangshan.cache._ 3204665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 336ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 34e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 35024ee227SWilliam Wang 36e4f69d78Ssfencevmaclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 37e4f69d78Ssfencevma // mshr refill index 3814a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 39e4f69d78Ssfencevma // get full data from store queue and sbuffer 4014a67055Ssfencevma val full_fwd = Bool() 41e4f69d78Ssfencevma // wait for data from store inst's store queue index 4214a67055Ssfencevma val data_inv_sq_idx = new SqPtr 43e4f69d78Ssfencevma // wait for address from store queue index 4414a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 45e4f69d78Ssfencevma // replay carry 4604665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 47e4f69d78Ssfencevma // data in last beat 4814a67055Ssfencevma val last_beat = Bool() 49e4f69d78Ssfencevma // replay cause 50e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 51e4f69d78Ssfencevma // performance debug information 52e4f69d78Ssfencevma val debug = new PerfDebugInfo 538744445eSMaxpicca-Li 5414a67055Ssfencevma // alias 5514a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 56e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 5714a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 5814a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 59e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 60e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 61e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 6214a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 6314a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 64e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 6514a67055Ssfencevma def need_rep = cause.asUInt.orR 66a760aeb0Shappy-lx} 67a760aeb0Shappy-lx 68a760aeb0Shappy-lx 692225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 7014a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 71870f462dSXuan Hu val uncache = Flipped(DecoupledIO(new MemExuOutput)) 7214a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 731b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 7414a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 7514a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 76b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 77024ee227SWilliam Wang} 78024ee227SWilliam Wang 79e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 80e3f759aeSWilliam Wang val valid = Bool() 8114a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 8214a67055Ssfencevma val dly_ld_err = Bool() 83e3f759aeSWilliam Wang} 84e3f759aeSWilliam Wang 85b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 86b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 87b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 8884e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 89b978565cSWilliam Wang val addrHit = Output(Bool()) 90b978565cSWilliam Wang val lastDataHit = Output(Bool()) 91b978565cSWilliam Wang} 92b978565cSWilliam Wang 9309203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 9409203307SWilliam Wang with HasLoadHelper 9509203307SWilliam Wang with HasPerfEvents 9609203307SWilliam Wang with HasDCacheParameters 97e4f69d78Ssfencevma with HasCircularQueuePtrHelper 9809203307SWilliam Wang{ 99024ee227SWilliam Wang val io = IO(new Bundle() { 10014a67055Ssfencevma // control 101024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 10214a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 10314a67055Ssfencevma 10414a67055Ssfencevma // int issue path 105870f462dSXuan Hu val ldin = Flipped(Decoupled(new MemExuInput)) 106870f462dSXuan Hu val ldout = Decoupled(new MemExuOutput) 10714a67055Ssfencevma 10814a67055Ssfencevma // data path 10914a67055Ssfencevma val tlb = new TlbRequestIO(2) 11014a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1111279060fSWilliam Wang val dcache = new DCacheLoadIO 112024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 1130bd67ba5SYinan Xu val lsq = new LoadToLsqIO 11414a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 115683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 11609203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 11714a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 11814a67055Ssfencevma 11914a67055Ssfencevma // fast wakeup 120870f462dSXuan Hu val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 12114a67055Ssfencevma 12214a67055Ssfencevma // trigger 123b978565cSWilliam Wang val trigger = Vec(3, new LoadUnitTriggerIO) 124a0301c0dSLemover 12514a67055Ssfencevma // prefetch 1260d32f713Shappy-lx val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 1270d32f713Shappy-lx val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 12814a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1290d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1300d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 131b52348aeSWilliam Wang 132b52348aeSWilliam Wang // load to load fast path 13314a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 13414a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 135c163075eSsfencevma 13614a67055Ssfencevma val ld_fast_match = Input(Bool()) 137c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 13814a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 13967682d05SWilliam Wang 140e4f69d78Ssfencevma // rs feedback 14114a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 14214a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 1432326221cSXuan Hu val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 144e4f69d78Ssfencevma 14514a67055Ssfencevma // load ecc error 14614a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1476786cfb7SWilliam Wang 14814a67055Ssfencevma // schedule error query 14914a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1500ce3de17SYinan Xu 15114a67055Ssfencevma // queue-based replay 152e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 15314a67055Ssfencevma val lq_rep_full = Input(Bool()) 15414a67055Ssfencevma 15514a67055Ssfencevma // misc 15614a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 157594c5198Ssfencevma 158594c5198Ssfencevma // Load fast replay path 15914a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 16014a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 161b9e121dfShappy-lx 16214a67055Ssfencevma // perf 16314a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 16414a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 1650d32f713Shappy-lx val correctMissTrain = Input(Bool()) 166024ee227SWilliam Wang }) 167024ee227SWilliam Wang 16814a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 169024ee227SWilliam Wang 17014a67055Ssfencevma // Pipeline 17114a67055Ssfencevma // -------------------------------------------------------------------------------- 17214a67055Ssfencevma // stage 0 17314a67055Ssfencevma // -------------------------------------------------------------------------------- 17414a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 17514a67055Ssfencevma val s0_valid = Wire(Bool()) 17614a67055Ssfencevma val s0_kill = Wire(Bool()) 17714a67055Ssfencevma val s0_vaddr = Wire(UInt(VAddrBits.W)) 178cdbff57cSHaoyuan Feng val s0_mask = Wire(UInt((VLEN/8).W)) 179870f462dSXuan Hu val s0_uop = Wire(new DynInst) 18014a67055Ssfencevma val s0_has_rob_entry = Wire(Bool()) 181870f462dSXuan Hu val s0_rsIdx = Wire(UInt(log2Up(MemIQSizeMax).W)) 18214a67055Ssfencevma val s0_mshrid = Wire(UInt()) 18314a67055Ssfencevma val s0_try_l2l = Wire(Bool()) 18404665835SMaxpicca-Li val s0_rep_carry = Wire(new ReplayCarry(nWays)) 18514a67055Ssfencevma val s0_isFirstIssue = Wire(Bool()) 18614a67055Ssfencevma val s0_fast_rep = Wire(Bool()) 18714a67055Ssfencevma val s0_ld_rep = Wire(Bool()) 18814a67055Ssfencevma val s0_l2l_fwd = Wire(Bool()) 18914a67055Ssfencevma val s0_sched_idx = Wire(UInt()) 1902326221cSXuan Hu // Record the issue port idx of load issue queue. This signal is used by load cancel. 1910f55a0d3SHaojin Tang val s0_deqPortIdx = Wire(UInt(log2Ceil(LoadPipelineWidth).W)) 19214a67055Ssfencevma val s0_can_go = s1_ready 19314a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 19414a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 195dcd58560SWilliam Wang 19614a67055Ssfencevma // load flow select/gen 19776e71c02Shappy-lx // src0: super load replayed by LSQ (cache miss replay) (io.replay) 19876e71c02Shappy-lx // src1: fast load replay (io.fast_rep_in) 19976e71c02Shappy-lx // src2: load replayed by LSQ (io.replay) 20076e71c02Shappy-lx // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch) 20176e71c02Shappy-lx // src4: int read / software prefetch first issue from RS (io.in) 20276e71c02Shappy-lx // src5: vec read first issue from RS (TODO) 20376e71c02Shappy-lx // src6: load try pointchaising when no issued or replayed load (io.fastpath) 20476e71c02Shappy-lx // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch) 20514a67055Ssfencevma // priority: high to low 20614a67055Ssfencevma val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 20776e71c02Shappy-lx val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 20814a67055Ssfencevma val s0_ld_fast_rep_valid = io.fast_rep_in.valid 20976e71c02Shappy-lx val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 21014a67055Ssfencevma val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 21114a67055Ssfencevma val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 21214a67055Ssfencevma val s0_vec_iss_valid = WireInit(false.B) // TODO 213c163075eSsfencevma val s0_l2l_fwd_valid = io.l2l_fwd_in.valid && io.ld_fast_match 21414a67055Ssfencevma val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 21576e71c02Shappy-lx dontTouch(s0_super_ld_rep_valid) 21614a67055Ssfencevma dontTouch(s0_ld_fast_rep_valid) 21714a67055Ssfencevma dontTouch(s0_ld_rep_valid) 21814a67055Ssfencevma dontTouch(s0_high_conf_prf_valid) 21914a67055Ssfencevma dontTouch(s0_int_iss_valid) 22014a67055Ssfencevma dontTouch(s0_vec_iss_valid) 22114a67055Ssfencevma dontTouch(s0_l2l_fwd_valid) 22214a67055Ssfencevma dontTouch(s0_low_conf_prf_valid) 223024ee227SWilliam Wang 22414a67055Ssfencevma // load flow source ready 22576e71c02Shappy-lx val s0_super_ld_rep_ready = WireInit(true.B) 22676e71c02Shappy-lx val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 22776e71c02Shappy-lx val s0_ld_rep_ready = !s0_super_ld_rep_valid && 22876e71c02Shappy-lx !s0_ld_fast_rep_valid 22976e71c02Shappy-lx val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 23076e71c02Shappy-lx !s0_ld_fast_rep_valid && 23114a67055Ssfencevma !s0_ld_rep_valid 232024ee227SWilliam Wang 23376e71c02Shappy-lx val s0_int_iss_ready = !s0_super_ld_rep_valid && 23476e71c02Shappy-lx !s0_ld_fast_rep_valid && 23514a67055Ssfencevma !s0_ld_rep_valid && 23614a67055Ssfencevma !s0_high_conf_prf_valid 237a760aeb0Shappy-lx 23876e71c02Shappy-lx val s0_vec_iss_ready = !s0_super_ld_rep_valid && 23976e71c02Shappy-lx !s0_ld_fast_rep_valid && 24014a67055Ssfencevma !s0_ld_rep_valid && 24114a67055Ssfencevma !s0_high_conf_prf_valid && 24214a67055Ssfencevma !s0_int_iss_valid 24314a67055Ssfencevma 24476e71c02Shappy-lx val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 24576e71c02Shappy-lx !s0_ld_fast_rep_valid && 24614a67055Ssfencevma !s0_ld_rep_valid && 24714a67055Ssfencevma !s0_high_conf_prf_valid && 24814a67055Ssfencevma !s0_int_iss_valid && 24914a67055Ssfencevma !s0_vec_iss_valid 25014a67055Ssfencevma 25176e71c02Shappy-lx val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 25276e71c02Shappy-lx !s0_ld_fast_rep_valid && 25314a67055Ssfencevma !s0_ld_rep_valid && 25414a67055Ssfencevma !s0_high_conf_prf_valid && 25514a67055Ssfencevma !s0_int_iss_valid && 25614a67055Ssfencevma !s0_vec_iss_valid && 25714a67055Ssfencevma !s0_l2l_fwd_valid 25876e71c02Shappy-lx dontTouch(s0_super_ld_rep_ready) 25914a67055Ssfencevma dontTouch(s0_ld_fast_rep_ready) 26014a67055Ssfencevma dontTouch(s0_ld_rep_ready) 26114a67055Ssfencevma dontTouch(s0_high_conf_prf_ready) 26214a67055Ssfencevma dontTouch(s0_int_iss_ready) 26314a67055Ssfencevma dontTouch(s0_vec_iss_ready) 26414a67055Ssfencevma dontTouch(s0_l2l_fwd_ready) 26514a67055Ssfencevma dontTouch(s0_low_conf_prf_ready) 26614a67055Ssfencevma 26714a67055Ssfencevma // load flow source select (OH) 26876e71c02Shappy-lx val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 26914a67055Ssfencevma val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 27014a67055Ssfencevma val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 27114a67055Ssfencevma val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 27214a67055Ssfencevma s0_low_conf_prf_ready && s0_low_conf_prf_valid 27314a67055Ssfencevma val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 27414a67055Ssfencevma val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 27514a67055Ssfencevma val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 27614a67055Ssfencevma assert(!s0_vec_iss_select) // to be added 27776e71c02Shappy-lx dontTouch(s0_super_ld_rep_select) 27814a67055Ssfencevma dontTouch(s0_ld_fast_rep_select) 27914a67055Ssfencevma dontTouch(s0_ld_rep_select) 28014a67055Ssfencevma dontTouch(s0_hw_prf_select) 28114a67055Ssfencevma dontTouch(s0_int_iss_select) 28214a67055Ssfencevma dontTouch(s0_vec_iss_select) 28314a67055Ssfencevma dontTouch(s0_l2l_fwd_select) 28414a67055Ssfencevma 28576e71c02Shappy-lx s0_valid := (s0_super_ld_rep_valid || 28676e71c02Shappy-lx s0_ld_fast_rep_valid || 28714a67055Ssfencevma s0_ld_rep_valid || 28814a67055Ssfencevma s0_high_conf_prf_valid || 28914a67055Ssfencevma s0_int_iss_valid || 29014a67055Ssfencevma s0_vec_iss_valid || 29114a67055Ssfencevma s0_l2l_fwd_valid || 29214a67055Ssfencevma s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill 29314a67055Ssfencevma 294a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 29514a67055Ssfencevma val s0_try_ptr_chasing = s0_l2l_fwd_select 29614a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 29714a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 29814a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 29914a67055Ssfencevma s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing) 30014a67055Ssfencevma 30114a67055Ssfencevma // prefetch related ctrl signal 30214a67055Ssfencevma val s0_prf = Wire(Bool()) 30314a67055Ssfencevma val s0_prf_rd = Wire(Bool()) 30414a67055Ssfencevma val s0_prf_wr = Wire(Bool()) 30514a67055Ssfencevma val s0_hw_prf = s0_hw_prf_select 30614a67055Ssfencevma 3070d32f713Shappy-lx io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready 3080d32f713Shappy-lx io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready 3090d32f713Shappy-lx 31014a67055Ssfencevma // query DTLB 31114a67055Ssfencevma io.tlb.req.valid := s0_valid 31214a67055Ssfencevma io.tlb.req.bits.cmd := Mux(s0_prf, 31314a67055Ssfencevma Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read), 31414a67055Ssfencevma TlbCmd.read 31514a67055Ssfencevma ) 31614a67055Ssfencevma io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_vaddr) 317870f462dSXuan Hu io.tlb.req.bits.size := LSUOpType.size(s0_uop.fuOpType) 31814a67055Ssfencevma io.tlb.req.bits.kill := s0_kill 31914a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 32014a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 32114a67055Ssfencevma io.tlb.req.bits.memidx.idx := s0_uop.lqIdx.value 32214a67055Ssfencevma io.tlb.req.bits.debug.robIdx := s0_uop.robIdx 32314a67055Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 324870f462dSXuan Hu io.tlb.req.bits.debug.pc := s0_uop.pc 32514a67055Ssfencevma io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue 32614a67055Ssfencevma 32714a67055Ssfencevma // query DCache 32814a67055Ssfencevma io.dcache.req.valid := s0_valid 32914a67055Ssfencevma io.dcache.req.bits.cmd := Mux(s0_prf_rd, 33014a67055Ssfencevma MemoryOpConstants.M_PFR, 33114a67055Ssfencevma Mux(s0_prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 33214a67055Ssfencevma ) 33314a67055Ssfencevma io.dcache.req.bits.vaddr := s0_vaddr 33414a67055Ssfencevma io.dcache.req.bits.mask := s0_mask 33514a67055Ssfencevma io.dcache.req.bits.data := DontCare 33614a67055Ssfencevma io.dcache.req.bits.isFirstIssue := s0_isFirstIssue 33714a67055Ssfencevma io.dcache.req.bits.instrtype := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 33814a67055Ssfencevma io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value 33914a67055Ssfencevma io.dcache.req.bits.replayCarry := s0_rep_carry 34014a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 3410d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 34214a67055Ssfencevma 34314a67055Ssfencevma // load flow priority mux 34414a67055Ssfencevma def fromNullSource() = { 34514a67055Ssfencevma s0_vaddr := 0.U 34614a67055Ssfencevma s0_mask := 0.U 347870f462dSXuan Hu s0_uop := 0.U.asTypeOf(new DynInst) 34814a67055Ssfencevma s0_try_l2l := false.B 34914a67055Ssfencevma s0_has_rob_entry := false.B 35014a67055Ssfencevma s0_rsIdx := 0.U 35114a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 35214a67055Ssfencevma s0_mshrid := 0.U 35314a67055Ssfencevma s0_isFirstIssue := false.B 35414a67055Ssfencevma s0_fast_rep := false.B 35514a67055Ssfencevma s0_ld_rep := false.B 35614a67055Ssfencevma s0_l2l_fwd := false.B 35714a67055Ssfencevma s0_prf := false.B 35814a67055Ssfencevma s0_prf_rd := false.B 35914a67055Ssfencevma s0_prf_wr := false.B 36014a67055Ssfencevma s0_sched_idx := 0.U 3610f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 36214a67055Ssfencevma } 36314a67055Ssfencevma 36414a67055Ssfencevma def fromFastReplaySource(src: LqWriteBundle) = { 36514a67055Ssfencevma s0_vaddr := src.vaddr 36614a67055Ssfencevma s0_mask := src.mask 36714a67055Ssfencevma s0_uop := src.uop 36814a67055Ssfencevma s0_try_l2l := false.B 36914a67055Ssfencevma s0_has_rob_entry := src.hasROBEntry 37014a67055Ssfencevma s0_rep_carry := src.rep_info.rep_carry 37114a67055Ssfencevma s0_mshrid := src.rep_info.mshr_id 37214a67055Ssfencevma s0_rsIdx := src.rsIdx 37314a67055Ssfencevma s0_isFirstIssue := false.B 37414a67055Ssfencevma s0_fast_rep := true.B 37514a67055Ssfencevma s0_ld_rep := src.isLoadReplay 37614a67055Ssfencevma s0_l2l_fwd := false.B 377870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 378870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 379870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 38014a67055Ssfencevma s0_sched_idx := src.schedIndex 3810f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 38214a67055Ssfencevma } 38314a67055Ssfencevma 38414a67055Ssfencevma def fromNormalReplaySource(src: LsPipelineBundle) = { 38514a67055Ssfencevma s0_vaddr := src.vaddr 386870f462dSXuan Hu s0_mask := genVWmask(src.vaddr, src.uop.fuOpType(1, 0)) 38714a67055Ssfencevma s0_uop := src.uop 38814a67055Ssfencevma s0_try_l2l := false.B 38914a67055Ssfencevma s0_has_rob_entry := true.B 39014a67055Ssfencevma s0_rsIdx := src.rsIdx 39114a67055Ssfencevma s0_rep_carry := src.replayCarry 39214a67055Ssfencevma s0_mshrid := src.mshrid 39335e90f34SXuan Hu s0_isFirstIssue := false.B 39414a67055Ssfencevma s0_fast_rep := false.B 39514a67055Ssfencevma s0_ld_rep := true.B 39614a67055Ssfencevma s0_l2l_fwd := false.B 397870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 398870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 399870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 40014a67055Ssfencevma s0_sched_idx := src.schedIndex 4010f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 40214a67055Ssfencevma } 40314a67055Ssfencevma 40414a67055Ssfencevma def fromPrefetchSource(src: L1PrefetchReq) = { 40514a67055Ssfencevma s0_vaddr := src.getVaddr() 40614a67055Ssfencevma s0_mask := 0.U 40714a67055Ssfencevma s0_uop := DontCare 40814a67055Ssfencevma s0_try_l2l := false.B 40914a67055Ssfencevma s0_has_rob_entry := false.B 410e50f3145Ssfencevma s0_rsIdx := 0.U 411e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 412e50f3145Ssfencevma s0_mshrid := 0.U 41314a67055Ssfencevma s0_isFirstIssue := false.B 41414a67055Ssfencevma s0_fast_rep := false.B 41514a67055Ssfencevma s0_ld_rep := false.B 41614a67055Ssfencevma s0_l2l_fwd := false.B 41714a67055Ssfencevma s0_prf := true.B 41814a67055Ssfencevma s0_prf_rd := !src.is_store 41914a67055Ssfencevma s0_prf_wr := src.is_store 42014a67055Ssfencevma s0_sched_idx := 0.U 4212326221cSXuan Hu s0_deqPortIdx := 0.U 42214a67055Ssfencevma } 42314a67055Ssfencevma 424870f462dSXuan Hu def fromIntIssueSource(src: MemExuInput) = { 425870f462dSXuan Hu s0_vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 426870f462dSXuan Hu s0_mask := genVWmask(s0_vaddr, src.uop.fuOpType(1,0)) 42714a67055Ssfencevma s0_uop := src.uop 42814a67055Ssfencevma s0_try_l2l := false.B 42914a67055Ssfencevma s0_has_rob_entry := true.B 430870f462dSXuan Hu s0_rsIdx := src.iqIdx 431e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 432e50f3145Ssfencevma s0_mshrid := 0.U 43314a67055Ssfencevma s0_isFirstIssue := true.B 43414a67055Ssfencevma s0_fast_rep := false.B 43514a67055Ssfencevma s0_ld_rep := false.B 43614a67055Ssfencevma s0_l2l_fwd := false.B 437870f462dSXuan Hu s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 438870f462dSXuan Hu s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 439870f462dSXuan Hu s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 44014a67055Ssfencevma s0_sched_idx := 0.U 4410f55a0d3SHaojin Tang s0_deqPortIdx := src.deqPortIdx 44214a67055Ssfencevma } 44314a67055Ssfencevma 44414a67055Ssfencevma def fromVecIssueSource() = { 44514a67055Ssfencevma s0_vaddr := 0.U 44614a67055Ssfencevma s0_mask := 0.U 447870f462dSXuan Hu s0_uop := 0.U.asTypeOf(new DynInst) 44814a67055Ssfencevma s0_try_l2l := false.B 44914a67055Ssfencevma s0_has_rob_entry := false.B 45014a67055Ssfencevma s0_rsIdx := 0.U 45114a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 45214a67055Ssfencevma s0_mshrid := 0.U 45314a67055Ssfencevma s0_isFirstIssue := false.B 45414a67055Ssfencevma s0_fast_rep := false.B 45514a67055Ssfencevma s0_ld_rep := false.B 45614a67055Ssfencevma s0_l2l_fwd := false.B 45714a67055Ssfencevma s0_prf := false.B 45814a67055Ssfencevma s0_prf_rd := false.B 45914a67055Ssfencevma s0_prf_wr := false.B 46014a67055Ssfencevma s0_sched_idx := 0.U 4610f55a0d3SHaojin Tang s0_deqPortIdx := 0.U 46214a67055Ssfencevma } 46314a67055Ssfencevma 46414a67055Ssfencevma def fromLoadToLoadSource(src: LoadToLoadIO) = { 465e50f3145Ssfencevma s0_vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 466c163075eSsfencevma s0_mask := genVWmask(s0_vaddr, io.ld_fast_fuOpType(1, 0)) 46714a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 46814a67055Ssfencevma // Assume the pointer chasing is always ld. 4694b0d80d8SXuan Hu s0_uop.fuOpType := io.ld_fast_fuOpType 470e50f3145Ssfencevma s0_try_l2l := true.B 4712326221cSXuan Hu // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx and s0_deqPortIdx in S0 when trying pointchasing 47214a67055Ssfencevma // because these signals will be updated in S1 47314a67055Ssfencevma s0_has_rob_entry := false.B 474e50f3145Ssfencevma s0_rsIdx := 0.U 475e50f3145Ssfencevma s0_mshrid := 0.U 476e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 47714a67055Ssfencevma s0_isFirstIssue := true.B 47814a67055Ssfencevma s0_fast_rep := false.B 47914a67055Ssfencevma s0_ld_rep := false.B 48014a67055Ssfencevma s0_l2l_fwd := true.B 48114a67055Ssfencevma s0_prf := false.B 48214a67055Ssfencevma s0_prf_rd := false.B 48314a67055Ssfencevma s0_prf_wr := false.B 48414a67055Ssfencevma s0_sched_idx := 0.U 4852326221cSXuan Hu s0_deqPortIdx := 0.U 48614a67055Ssfencevma } 48714a67055Ssfencevma 48814a67055Ssfencevma // set default 48914a67055Ssfencevma s0_uop := DontCare 49076e71c02Shappy-lx when (s0_super_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 49176e71c02Shappy-lx .elsewhen (s0_ld_fast_rep_select) { fromFastReplaySource(io.fast_rep_in.bits) } 49214a67055Ssfencevma .elsewhen (s0_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 49314a67055Ssfencevma .elsewhen (s0_hw_prf_select) { fromPrefetchSource(io.prefetch_req.bits) } 49414a67055Ssfencevma .elsewhen (s0_int_iss_select) { fromIntIssueSource(io.ldin.bits) } 49514a67055Ssfencevma .elsewhen (s0_vec_iss_select) { fromVecIssueSource() } 49614a67055Ssfencevma .otherwise { 49714a67055Ssfencevma if (EnableLoadToLoadForward) { 49814a67055Ssfencevma fromLoadToLoadSource(io.l2l_fwd_in) 49914a67055Ssfencevma } else { 50014a67055Ssfencevma fromNullSource() 50114a67055Ssfencevma } 50214a67055Ssfencevma } 50314a67055Ssfencevma 50414a67055Ssfencevma // address align check 505870f462dSXuan Hu val s0_addr_aligned = LookupTree(s0_uop.fuOpType(1, 0), List( 50614a67055Ssfencevma "b00".U -> true.B, //b 50714a67055Ssfencevma "b01".U -> (s0_vaddr(0) === 0.U), //h 50814a67055Ssfencevma "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 50914a67055Ssfencevma "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 51014a67055Ssfencevma )) 51114a67055Ssfencevma 51214a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 51314a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 51414a67055Ssfencevma s0_out := DontCare 51514a67055Ssfencevma s0_out.rsIdx := s0_rsIdx 51614a67055Ssfencevma s0_out.vaddr := s0_vaddr 51714a67055Ssfencevma s0_out.mask := s0_mask 51814a67055Ssfencevma s0_out.uop := s0_uop 51914a67055Ssfencevma s0_out.isFirstIssue := s0_isFirstIssue 52014a67055Ssfencevma s0_out.hasROBEntry := s0_has_rob_entry 52114a67055Ssfencevma s0_out.isPrefetch := s0_prf 52214a67055Ssfencevma s0_out.isHWPrefetch := s0_hw_prf 52314a67055Ssfencevma s0_out.isFastReplay := s0_fast_rep 52414a67055Ssfencevma s0_out.isLoadReplay := s0_ld_rep 52514a67055Ssfencevma s0_out.isFastPath := s0_l2l_fwd 52614a67055Ssfencevma s0_out.mshrid := s0_mshrid 527870f462dSXuan Hu s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned 52876e71c02Shappy-lx s0_out.forward_tlDchannel := s0_super_ld_rep_select 52914a67055Ssfencevma when(io.tlb.req.valid && s0_isFirstIssue) { 53014a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 53114a67055Ssfencevma }.otherwise{ 53214a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime 53314a67055Ssfencevma } 53414a67055Ssfencevma s0_out.schedIndex := s0_sched_idx 5350f55a0d3SHaojin Tang s0_out.deqPortIdx := s0_deqPortIdx 53614a67055Ssfencevma 53714a67055Ssfencevma // load fast replay 53814a67055Ssfencevma io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 53914a67055Ssfencevma 54014a67055Ssfencevma // load flow source ready 54176e71c02Shappy-lx // cache missed load has highest priority 54276e71c02Shappy-lx // always accept cache missed load flow from load replay queue 54376e71c02Shappy-lx io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 54414a67055Ssfencevma 54514a67055Ssfencevma // accept load flow from rs when: 54614a67055Ssfencevma // 1) there is no lsq-replayed load 54776e71c02Shappy-lx // 2) there is no fast replayed load 54876e71c02Shappy-lx // 3) there is no high confidence prefetch request 54914a67055Ssfencevma io.ldin.ready := (s0_can_go && io.dcache.req.ready && s0_int_iss_ready) 55014a67055Ssfencevma 55114a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 55214a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 55314a67055Ssfencevma 55414a67055Ssfencevma // dcache replacement extra info 55514a67055Ssfencevma // TODO: should prefetch load update replacement? 556e50f3145Ssfencevma io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 55714a67055Ssfencevma 55814a67055Ssfencevma XSDebug(io.dcache.req.fire, 559870f462dSXuan Hu p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 56014a67055Ssfencevma ) 56114a67055Ssfencevma XSDebug(s0_valid, 562870f462dSXuan Hu p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 56314a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 56414a67055Ssfencevma 56514a67055Ssfencevma // Pipeline 56614a67055Ssfencevma // -------------------------------------------------------------------------------- 56714a67055Ssfencevma // stage 1 56814a67055Ssfencevma // -------------------------------------------------------------------------------- 56914a67055Ssfencevma // TLB resp (send paddr to dcache) 57014a67055Ssfencevma val s1_valid = RegInit(false.B) 57114a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 57214a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 57314a67055Ssfencevma val s1_kill = Wire(Bool()) 57414a67055Ssfencevma val s1_can_go = s2_ready 57514a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 57614a67055Ssfencevma 57714a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 57814a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 57914a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 58014a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 58114a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 58214a67055Ssfencevma 583e50f3145Ssfencevma val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError) 584e50f3145Ssfencevma val s1_fast_rep_kill = s1_fast_rep_dly_err && s1_in.isFastReplay 585e50f3145Ssfencevma val s1_l2l_fwd_dly_err = RegNext(io.l2l_fwd_in.dly_ld_err) 586e50f3145Ssfencevma val s1_l2l_fwd_kill = s1_l2l_fwd_dly_err && s1_in.isFastPath 587e50f3145Ssfencevma val s1_late_kill = s1_fast_rep_kill || s1_l2l_fwd_kill 58814a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 58914a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 59014a67055Ssfencevma val s1_vaddr = Wire(UInt()) 59114a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 59214a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 593870f462dSXuan Hu val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 59414a67055Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 59514a67055Ssfencevma val s1_prf = s1_in.isPrefetch 59614a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 59714a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 59814a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 59914a67055Ssfencevma 60014a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 60114a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 60214a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 60314a67055Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 60414a67055Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 60514a67055Ssfencevma 60614a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 60714a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 60814a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 60914a67055Ssfencevma } 61014a67055Ssfencevma 611e50f3145Ssfencevma io.tlb.req_kill := s1_kill 61214a67055Ssfencevma io.tlb.resp.ready := true.B 61314a67055Ssfencevma 61414a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 61514a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 616e50f3145Ssfencevma io.dcache.s1_kill := s1_kill || s1_tlb_miss || s1_exception 61714a67055Ssfencevma 61814a67055Ssfencevma // store to load forwarding 619e50f3145Ssfencevma io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 62014a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 62114a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 62214a67055Ssfencevma io.sbuffer.uop := s1_in.uop 62314a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 62414a67055Ssfencevma io.sbuffer.mask := s1_in.mask 625870f462dSXuan Hu io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 62614a67055Ssfencevma 627e50f3145Ssfencevma io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 62814a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 62914a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 63014a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 63114a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 632e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 63314a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 634870f462dSXuan Hu io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 63514a67055Ssfencevma 63614a67055Ssfencevma // st-ld violation query 63714a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 63814a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 63914a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 640cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 64114a67055Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 64214a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 64314a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 64414a67055Ssfencevma 64514a67055Ssfencevma s1_out := s1_in 64614a67055Ssfencevma s1_out.vaddr := s1_vaddr 64714a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 64814a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 64914a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 65014a67055Ssfencevma s1_out.rsIdx := s1_in.rsIdx 65114a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 65214a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 653e50f3145Ssfencevma s1_out.lateKill := s1_late_kill 65414a67055Ssfencevma 655e50f3145Ssfencevma when (!s1_late_kill) { 65614a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 65714a67055Ssfencevma // af & pf exception were modified 658870f462dSXuan Hu s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld 659870f462dSXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld 66014a67055Ssfencevma } .otherwise { 661870f462dSXuan Hu s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 6624b0d80d8SXuan Hu s1_out.uop.exceptionVec(loadAccessFault) := s1_late_kill 66314a67055Ssfencevma } 66414a67055Ssfencevma 66514a67055Ssfencevma // pointer chasing 66614a67055Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 66714a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 66814a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 66914a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 67014a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 67114a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 67214a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 67314a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 67414a67055Ssfencevma 675e50f3145Ssfencevma s1_kill := s1_late_kill || 676e50f3145Ssfencevma s1_cancel_ptr_chasing || 677e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 678e50f3145Ssfencevma RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid) 679e50f3145Ssfencevma 680c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 681c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 682c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 683c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 68414a67055Ssfencevma s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 685c163075eSsfencevma // Case 1: the address is misaligned, kill s1 6864b0d80d8SXuan Hu s1_addr_misaligned := LookupTree(s1_in.uop.fuOpType(1, 0), List( 687c163075eSsfencevma "b00".U -> false.B, //b 688c163075eSsfencevma "b01".U -> (s1_vaddr(0) =/= 0.U), //h 689c163075eSsfencevma "b10".U -> (s1_vaddr(1, 0) =/= 0.U), //w 690c163075eSsfencevma "b11".U -> (s1_vaddr(2, 0) =/= 0.U) //d 691c163075eSsfencevma )) 692c163075eSsfencevma // Case 2: this load-load uop is cancelled 69314a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 69414a67055Ssfencevma 69514a67055Ssfencevma when (s1_try_ptr_chasing) { 696c163075eSsfencevma s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_ptr_chasing_canceled 69714a67055Ssfencevma 69814a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 699870f462dSXuan Hu s1_in.rsIdx := io.ldin.bits.iqIdx 700870f462dSXuan Hu s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 7012326221cSXuan Hu s1_in.deqPortIdx := io.ldin.bits.deqPortIdx 702c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 703e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 704e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 70514a67055Ssfencevma 7068744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 70714a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 70814a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 709c3b763d0SYinan Xu } 710e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 71114a67055Ssfencevma s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 71214a67055Ssfencevma when (s1_try_ptr_chasing) { 71314a67055Ssfencevma io.ldin.ready := true.B 71414a67055Ssfencevma } 715c3b763d0SYinan Xu } 716c3b763d0SYinan Xu } 717c3b763d0SYinan Xu 71814a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 71914a67055Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 72014a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 72114a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 72214a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 72314a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 72414a67055Ssfencevma if (EnableLoadToLoadForward) { 72514a67055Ssfencevma when (s1_try_ptr_chasing) { 72614a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 727c3b763d0SYinan Xu } 72814a67055Ssfencevma } 729024ee227SWilliam Wang 73014a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 73114a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 73214a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 7330a47e4a1SWilliam Wang 73414a67055Ssfencevma XSDebug(s1_valid, 735870f462dSXuan Hu p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 73614a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 737683c1411Shappy-lx 73814a67055Ssfencevma // Pipeline 73914a67055Ssfencevma // -------------------------------------------------------------------------------- 74014a67055Ssfencevma // stage 2 74114a67055Ssfencevma // -------------------------------------------------------------------------------- 74214a67055Ssfencevma // s2: DCache resp 74314a67055Ssfencevma val s2_valid = RegInit(false.B) 744f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 745f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 74614a67055Ssfencevma val s2_kill = Wire(Bool()) 74714a67055Ssfencevma val s2_can_go = s3_ready 74814a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 749e4f69d78Ssfencevma 75014a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 75114a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 75214a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 75314a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 75414a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 75514a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 75614a67055Ssfencevma 75714a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 758f9ac118cSHaoyuan Feng 75914a67055Ssfencevma val s2_prf = s2_in.isPrefetch 76014a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 76114a67055Ssfencevma 76214a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 76314a67055Ssfencevma // if such exception happen, that inst and its exception info 76414a67055Ssfencevma // will be force writebacked to rob 765870f462dSXuan Hu val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 76614a67055Ssfencevma when (!s2_in.lateKill) { 767870f462dSXuan Hu s2_exception_vec(loadAccessFault) := s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld 76814a67055Ssfencevma // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 76914a67055Ssfencevma when (s2_prf || s2_in.tlbMiss) { 77014a67055Ssfencevma s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 77114a67055Ssfencevma } 77214a67055Ssfencevma } 773870f462dSXuan Hu val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR 77414a67055Ssfencevma 77514a67055Ssfencevma val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 77614a67055Ssfencevma val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 77714a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 77814a67055Ssfencevma 77914a67055Ssfencevma // writeback access fault caused by ecc error / bus error 78014a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 78114a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 78214a67055Ssfencevma val s2_actually_mmio = s2_pmp.mmio 783e50f3145Ssfencevma val s2_mmio = !s2_prf && 784e50f3145Ssfencevma s2_actually_mmio && 785e50f3145Ssfencevma !s2_exception && 786e50f3145Ssfencevma !s2_in.tlbMiss 787e50f3145Ssfencevma 78814a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 7894b0d80d8SXuan Hu val s2_mem_amb = s2_in.uop.storeSetHit && 790e50f3145Ssfencevma io.lsq.forward.addrInvalid 79114a67055Ssfencevma 792e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 793e50f3145Ssfencevma val s2_fwd_fail = io.lsq.forward.dataInvalid 794e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 795e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 796e50f3145Ssfencevma !s2_full_fwd 79714a67055Ssfencevma 798e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 799e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 800e50f3145Ssfencevma !s2_full_fwd 801e50f3145Ssfencevma 802e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 803e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 804e50f3145Ssfencevma !s2_full_fwd 805e50f3145Ssfencevma 806e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 807e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 808e50f3145Ssfencevma !s2_full_fwd 809e50f3145Ssfencevma 810e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 811e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 812e50f3145Ssfencevma 813e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 814e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 81514a67055Ssfencevma // st-ld violation query 81614a67055Ssfencevma // NeedFastRecovery Valid when 81714a67055Ssfencevma // 1. Fast recovery query request Valid. 81814a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 81914a67055Ssfencevma // 3. Physical address match. 82014a67055Ssfencevma // 4. Data contains. 82114a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 82214a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 82314a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 824cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 82514a67055Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 82614a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 827e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 828e50f3145Ssfencevma 829e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 830e50f3145Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 831e50f3145Ssfencevma io.dcache.resp.bits.tag_error 832e50f3145Ssfencevma 833e50f3145Ssfencevma val s2_troublem = !s2_exception && 834e50f3145Ssfencevma !s2_mmio && 835e50f3145Ssfencevma !s2_prf && 836e50f3145Ssfencevma !s2_in.lateKill 837e50f3145Ssfencevma 838e50f3145Ssfencevma io.dcache.resp.ready := true.B 839e50f3145Ssfencevma val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_mmio || s2_prf || s2_in.lateKill) 840e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 84114a67055Ssfencevma 84214a67055Ssfencevma // fast replay require 843e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 844e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 845e50f3145Ssfencevma !s2_dcache_miss && 846e50f3145Ssfencevma !s2_bank_conflict && 847e50f3145Ssfencevma !s2_wpu_pred_fail && 848e50f3145Ssfencevma !s2_rar_nack && 849e50f3145Ssfencevma !s2_raw_nack && 850e50f3145Ssfencevma s2_nuke 85114a67055Ssfencevma 852e50f3145Ssfencevma val s2_fast_rep = !s2_mem_amb && 853e50f3145Ssfencevma !s2_tlb_miss && 854e50f3145Ssfencevma !s2_fwd_fail && 855ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 85614a67055Ssfencevma s2_troublem 85714a67055Ssfencevma 858e50f3145Ssfencevma // need allocate new entry 859e50f3145Ssfencevma val s2_can_query = !s2_mem_amb && 860e50f3145Ssfencevma !s2_tlb_miss && 861e50f3145Ssfencevma !s2_fwd_fail && 862e50f3145Ssfencevma !s2_dcache_fast_rep && 863e50f3145Ssfencevma s2_troublem 864e50f3145Ssfencevma 865e50f3145Ssfencevma val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 86614a67055Ssfencevma 86714a67055Ssfencevma // ld-ld violation require 86814a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 86914a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 87014a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 87114a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 872e50f3145Ssfencevma io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 87314a67055Ssfencevma 87414a67055Ssfencevma // st-ld violation require 87514a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 87614a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 87714a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 87814a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 879e50f3145Ssfencevma io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 88014a67055Ssfencevma 88114a67055Ssfencevma // merge forward result 88214a67055Ssfencevma // lsq has higher priority than sbuffer 883cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 884cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 88514a67055Ssfencevma s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 88614a67055Ssfencevma // generate XLEN/8 Muxs 887cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 88814a67055Ssfencevma s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) 88914a67055Ssfencevma s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i)) 89014a67055Ssfencevma } 89114a67055Ssfencevma 89214a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 893870f462dSXuan Hu s2_in.uop.pc, 89414a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 89514a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 89614a67055Ssfencevma ) 89714a67055Ssfencevma 89814a67055Ssfencevma // 89914a67055Ssfencevma s2_out := s2_in 90014a67055Ssfencevma s2_out.data := 0.U // data will be generated in load s3 901870f462dSXuan Hu s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 90214a67055Ssfencevma s2_out.mmio := s2_mmio 9034b0d80d8SXuan Hu s2_out.uop.flushPipe := false.B 904870f462dSXuan Hu s2_out.uop.exceptionVec := s2_exception_vec 90514a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 90614a67055Ssfencevma s2_out.forwardData := s2_fwd_data 90714a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 908e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 90914a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 91014a67055Ssfencevma 91114a67055Ssfencevma // Generate replay signal caused by: 91214a67055Ssfencevma // * st-ld violation check 91314a67055Ssfencevma // * tlb miss 91414a67055Ssfencevma // * dcache replay 91514a67055Ssfencevma // * forward data invalid 91614a67055Ssfencevma // * dcache miss 91714a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 918e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 919e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 920e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 921e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 92214a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 923e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 92414a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 92514a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 926e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 92714a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 92814a67055Ssfencevma s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 92914a67055Ssfencevma s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 93014a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 93114a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 93214a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 93314a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 93414a67055Ssfencevma 93514a67055Ssfencevma // if forward fail, replay this inst from fetch 936e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 93714a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 93814a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 939870f462dSXuan Hu // io.out.bits.uop.replayInst := false.B 94014a67055Ssfencevma 94114a67055Ssfencevma // to be removed 942f6490124Ssfencevma io.feedback_fast.valid := s2_valid && // inst is valid 943f6490124Ssfencevma !s2_in.isLoadReplay && // already feedbacked 944f6490124Ssfencevma io.lq_rep_full && // LoadQueueReplay is full 945f6490124Ssfencevma s2_out.rep_info.need_rep && // need replay 946f6490124Ssfencevma !s2_exception && // no exception is triggered 947f6490124Ssfencevma !s2_hw_prf // not hardware prefetch 94814a67055Ssfencevma io.feedback_fast.bits.hit := false.B 94914a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 9507f8f47b4SXuan Hu io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 95114a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 95214a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 95314a67055Ssfencevma 95435e90f34SXuan Hu io.ldCancel.ld1Cancel.valid := s2_valid && ( 95535e90f34SXuan Hu (s2_out.rep_info.need_rep && s2_out.isFirstIssue) || // exe fail and issued from IQ 95635e90f34SXuan Hu s2_mmio // is mmio 95735e90f34SXuan Hu ) 9582326221cSXuan Hu io.ldCancel.ld1Cancel.bits := s2_out.deqPortIdx 9592326221cSXuan Hu 96014a67055Ssfencevma // fast wakeup 96114a67055Ssfencevma io.fast_uop.valid := RegNext( 96214a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 96314a67055Ssfencevma s1_valid && 96414a67055Ssfencevma !s1_kill && 965f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 96614a67055Ssfencevma !io.lsq.forward.dataInvalidFast 967e50f3145Ssfencevma ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) 96814a67055Ssfencevma io.fast_uop.bits := RegNext(s1_out.uop) 96914a67055Ssfencevma 97014a67055Ssfencevma // 971495ea2f0Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 9720d32f713Shappy-lx 973f6f10bebSsfencevma io.prefetch_train.valid := s2_valid && !s2_actually_mmio && !s2_in.tlbMiss 97414a67055Ssfencevma io.prefetch_train.bits.fromLsPipelineBundle(s2_in) 9750d32f713Shappy-lx io.prefetch_train.bits.miss := io.dcache.resp.bits.miss // TODO: use trace with bank conflict? 9763af6aa6eSWilliam Wang io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 9773af6aa6eSWilliam Wang io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 9780d32f713Shappy-lx 9790d32f713Shappy-lx 9800d32f713Shappy-lx io.prefetch_train_l1.valid := s2_valid && !s2_actually_mmio 9810d32f713Shappy-lx io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in) 9820d32f713Shappy-lx io.prefetch_train_l1.bits.miss := io.dcache.resp.bits.miss 9830d32f713Shappy-lx io.prefetch_train_l1.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 9840d32f713Shappy-lx io.prefetch_train_l1.bits.meta_access := io.dcache.resp.bits.meta_access 98504665835SMaxpicca-Li if (env.FPGAPlatform){ 98604665835SMaxpicca-Li io.dcache.s0_pc := DontCare 98704665835SMaxpicca-Li io.dcache.s1_pc := DontCare 988977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 98904665835SMaxpicca-Li }else{ 990870f462dSXuan Hu io.dcache.s0_pc := s0_out.uop.pc 991870f462dSXuan Hu io.dcache.s1_pc := s1_out.uop.pc 992870f462dSXuan Hu io.dcache.s2_pc := s2_out.uop.pc 99304665835SMaxpicca-Li } 994f6f10bebSsfencevma io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 995e4f69d78Ssfencevma 996e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 99714a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 99814a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 99914a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1000e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 100114a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1002024ee227SWilliam Wang 100314a67055Ssfencevma // Pipeline 100414a67055Ssfencevma // -------------------------------------------------------------------------------- 100514a67055Ssfencevma // stage 3 100614a67055Ssfencevma // -------------------------------------------------------------------------------- 100714a67055Ssfencevma // writeback and update load queue 1008f6490124Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 100914a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 1010870f462dSXuan Hu val s3_out = Wire(Valid(new MemExuOutput)) 1011495ea2f0Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 101214a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 101314a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 1014e50f3145Ssfencevma val s3_troublem = RegNext(s2_troublem) 101514a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 101614a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 1017a760aeb0Shappy-lx 1018e50f3145Ssfencevma // forwrad last beat 1019e50f3145Ssfencevma val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1020495ea2f0Ssfencevma val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1021e50f3145Ssfencevma val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid) 1022e50f3145Ssfencevma val s3_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1023e50f3145Ssfencevma io.stld_nuke_query(w).valid && // query valid 1024e50f3145Ssfencevma isAfter(s3_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1025e50f3145Ssfencevma // TODO: Fix me when vector instruction 1026e50f3145Ssfencevma (s3_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 1027e50f3145Ssfencevma (s3_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1028e50f3145Ssfencevma })).asUInt.orR && !s3_in.tlbMiss || s3_in.rep_info.nuke 1029e50f3145Ssfencevma 1030e50f3145Ssfencevma 1031594c5198Ssfencevma // s3 load fast replay 103214a67055Ssfencevma io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 103314a67055Ssfencevma io.fast_rep_out.bits := s3_in 1034594c5198Ssfencevma 103514a67055Ssfencevma io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 103614a67055Ssfencevma io.lsq.ldin.bits := s3_in 1037e50f3145Ssfencevma io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1038594c5198Ssfencevma 1039e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 104014a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 104114a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 10420d32f713Shappy-lx io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1043a760aeb0Shappy-lx 104414a67055Ssfencevma val s3_dly_ld_err = 1045e4f69d78Ssfencevma if (EnableAccurateLoadError) { 1046e50f3145Ssfencevma (s3_in.lateKill || io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable) 1047e4f69d78Ssfencevma } else { 1048e4f69d78Ssfencevma WireInit(false.B) 1049e4f69d78Ssfencevma } 105014a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 105114a67055Ssfencevma io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1052e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1053e4f69d78Ssfencevma 1054e50f3145Ssfencevma val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 105514a67055Ssfencevma val s3_ldld_rep_inst = 105614a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 105714a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1058e4f69d78Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 105967cddb05SWilliam Wang 1060e50f3145Ssfencevma val s3_rep_info = WireInit(s3_in.rep_info) 1061e50f3145Ssfencevma s3_rep_info.wpu_fail := s3_in.rep_info.wpu_fail && !s3_fwd_frm_d_chan_valid && s3_troublem 1062e50f3145Ssfencevma s3_rep_info.bank_conflict := s3_in.rep_info.bank_conflict && !s3_fwd_frm_d_chan_valid && s3_troublem 1063e50f3145Ssfencevma s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid && s3_troublem 1064e50f3145Ssfencevma s3_rep_info.nuke := s3_nuke && s3_troublem 106514a67055Ssfencevma val s3_rep_frm_fetch = s3_vp_match_fail || s3_ldld_rep_inst 106614a67055Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1067e50f3145Ssfencevma val s3_force_rep = s3_sel_rep_cause(LoadReplayCauses.C_TM) && 1068*83ba63b3SXuan Hu !s3_in.uop.exceptionVec(loadAddrMisaligned) && 1069e50f3145Ssfencevma s3_troublem 1070e4f69d78Ssfencevma 1071870f462dSXuan Hu val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR 107214a67055Ssfencevma when ((s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) { 107314a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1074e4f69d78Ssfencevma } .otherwise { 107514a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1076e4f69d78Ssfencevma } 1077024ee227SWilliam Wang 1078e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1079e50f3145Ssfencevma s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 108014a67055Ssfencevma s3_out.bits.uop := s3_in.uop 1081870f462dSXuan Hu s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault) 1082870f462dSXuan Hu s3_out.bits.uop.replayInst := s3_rep_frm_fetch 108314a67055Ssfencevma s3_out.bits.data := s3_in.data 108414a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 108514a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 108614a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 108714a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 1088024ee227SWilliam Wang 108914a67055Ssfencevma when (s3_force_rep) { 1090870f462dSXuan Hu s3_out.bits.uop.exceptionVec := 0.U.asTypeOf(s3_in.uop.exceptionVec.cloneType) 1091e4f69d78Ssfencevma } 1092c5c06e78SWilliam Wang 1093e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1094cb9c18dcSWilliam Wang 109514a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1096e4f69d78Ssfencevma 109714a67055Ssfencevma val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 109814a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 109914a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1100e4f69d78Ssfencevma 1101e4f69d78Ssfencevma // feedback slow 1102e50f3145Ssfencevma s3_fast_rep := RegNext(s2_fast_rep) && 110314a67055Ssfencevma !s3_in.feedbacked && 110414a67055Ssfencevma !s3_in.lateKill && 110514a67055Ssfencevma !s3_rep_frm_fetch && 1106b9e121dfShappy-lx !s3_exception 1107e50f3145Ssfencevma 110814a67055Ssfencevma val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.fast_rep_out.ready) && !s3_in.feedbacked 1109594c5198Ssfencevma 1110594c5198Ssfencevma // 111114a67055Ssfencevma io.feedback_slow.valid := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting 111214a67055Ssfencevma io.feedback_slow.bits.hit := !io.lsq.ldin.bits.rep_info.need_rep || io.lsq.ldin.ready 111314a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 11145db4956bSzhanglyGit io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 111514a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 111614a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1117e4f69d78Ssfencevma 111835e90f34SXuan Hu io.ldCancel.ld2Cancel.valid := s3_valid && ( 111935e90f34SXuan Hu (io.lsq.ldin.bits.rep_info.need_rep && s3_in.isFirstIssue) || 112035e90f34SXuan Hu s3_in.mmio 112135e90f34SXuan Hu ) 11222326221cSXuan Hu io.ldCancel.ld2Cancel.bits := s3_in.deqPortIdx 112314a67055Ssfencevma 11240f55a0d3SHaojin Tang val s3_ld_wb_meta = Mux(s3_out.valid, s3_out.bits, io.lsq.uncache.bits) 1125e4f69d78Ssfencevma 1126cb9c18dcSWilliam Wang // data from load queue refill 112714a67055Ssfencevma val s3_ld_raw_data_frm_uncache = io.lsq.ld_raw_data 112814a67055Ssfencevma val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 112914a67055Ssfencevma val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 113014a67055Ssfencevma "b000".U -> s3_merged_data_frm_uncache(63, 0), 113114a67055Ssfencevma "b001".U -> s3_merged_data_frm_uncache(63, 8), 113214a67055Ssfencevma "b010".U -> s3_merged_data_frm_uncache(63, 16), 113314a67055Ssfencevma "b011".U -> s3_merged_data_frm_uncache(63, 24), 113414a67055Ssfencevma "b100".U -> s3_merged_data_frm_uncache(63, 32), 113514a67055Ssfencevma "b101".U -> s3_merged_data_frm_uncache(63, 40), 113614a67055Ssfencevma "b110".U -> s3_merged_data_frm_uncache(63, 48), 113714a67055Ssfencevma "b111".U -> s3_merged_data_frm_uncache(63, 56) 1138cb9c18dcSWilliam Wang )) 113914a67055Ssfencevma val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1140cb9c18dcSWilliam Wang 1141cb9c18dcSWilliam Wang // data from dcache hit 114214a67055Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 114314a67055Ssfencevma s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 114414a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 114514a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 114614a67055Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1147cdbff57cSHaoyuan Feng s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1148495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1149e50f3145Ssfencevma s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1150495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 115114a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1152495ea2f0Ssfencevma s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 115314a67055Ssfencevma 115414a67055Ssfencevma val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 115514a67055Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1156cdbff57cSHaoyuan Feng "b0000".U -> s3_merged_data_frm_cache(63, 0), 1157cdbff57cSHaoyuan Feng "b0001".U -> s3_merged_data_frm_cache(63, 8), 1158cdbff57cSHaoyuan Feng "b0010".U -> s3_merged_data_frm_cache(63, 16), 1159cdbff57cSHaoyuan Feng "b0011".U -> s3_merged_data_frm_cache(63, 24), 1160cdbff57cSHaoyuan Feng "b0100".U -> s3_merged_data_frm_cache(63, 32), 1161cdbff57cSHaoyuan Feng "b0101".U -> s3_merged_data_frm_cache(63, 40), 1162cdbff57cSHaoyuan Feng "b0110".U -> s3_merged_data_frm_cache(63, 48), 1163cdbff57cSHaoyuan Feng "b0111".U -> s3_merged_data_frm_cache(63, 56), 1164cdbff57cSHaoyuan Feng "b1000".U -> s3_merged_data_frm_cache(127, 64), 1165cdbff57cSHaoyuan Feng "b1001".U -> s3_merged_data_frm_cache(127, 72), 1166cdbff57cSHaoyuan Feng "b1010".U -> s3_merged_data_frm_cache(127, 80), 1167cdbff57cSHaoyuan Feng "b1011".U -> s3_merged_data_frm_cache(127, 88), 1168cdbff57cSHaoyuan Feng "b1100".U -> s3_merged_data_frm_cache(127, 96), 1169cdbff57cSHaoyuan Feng "b1101".U -> s3_merged_data_frm_cache(127, 104), 1170cdbff57cSHaoyuan Feng "b1110".U -> s3_merged_data_frm_cache(127, 112), 1171cdbff57cSHaoyuan Feng "b1111".U -> s3_merged_data_frm_cache(127, 120) 1172cb9c18dcSWilliam Wang )) 117314a67055Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1174cb9c18dcSWilliam Wang 1175e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 117614a67055Ssfencevma io.lsq.uncache.ready := !s3_out.valid 117714a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 117814a67055Ssfencevma io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 117914a67055Ssfencevma io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 118014a67055Ssfencevma io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1181c837faaaSWilliam Wang 1182c837faaaSWilliam Wang 1183a19ae480SWilliam Wang // fast load to load forward 1184e50f3145Ssfencevma io.l2l_fwd_out.valid := s3_out.valid && !s3_in.lateKill 1185c163075eSsfencevma io.l2l_fwd_out.data := s3_ld_data_frm_cache 118614a67055Ssfencevma io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error 1187a19ae480SWilliam Wang 1188b52348aeSWilliam Wang // trigger 118914a67055Ssfencevma val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 119014a67055Ssfencevma val hit_ld_addr_trig_hit_vec = Wire(Vec(3, Bool())) 119114a67055Ssfencevma val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1192b978565cSWilliam Wang (0 until 3).map{i => { 1193e4f69d78Ssfencevma val tdata2 = RegNext(io.trigger(i).tdata2) 1194e4f69d78Ssfencevma val matchType = RegNext(io.trigger(i).matchType) 1195e4f69d78Ssfencevma val tEnable = RegNext(io.trigger(i).tEnable) 11960277f8caSLi Qianruo 119714a67055Ssfencevma hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 119814a67055Ssfencevma io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 119914a67055Ssfencevma io.trigger(i).lastDataHit := TriggerCmp(last_valid_data, tdata2, matchType, tEnable) 1200b978565cSWilliam Wang }} 120114a67055Ssfencevma io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1202b978565cSWilliam Wang 1203e4f69d78Ssfencevma // FIXME: please move this part to LoadQueueReplay 1204e4f69d78Ssfencevma io.debug_ls := DontCare 12058744445eSMaxpicca-Li 120614a67055Ssfencevma // Topdown 120714a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 120814a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 120914a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 121014a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 121114a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 121214a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 12130d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 12140d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 121514a67055Ssfencevma 121614a67055Ssfencevma // perf cnt 12171b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 12181b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 12191b027d07Ssfencevma XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_isFirstIssue) 12201b027d07Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.replay.fire) 12211b027d07Ssfencevma XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_isFirstIssue) 12221b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 122314a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 122414a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 12251b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 12261b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 12271b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 12281b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 12291b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 12301b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 12311b027d07Ssfencevma XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_prf && s0_int_iss_select) 12321b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 12331b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 123414a67055Ssfencevma 12351b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 12361b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 12371b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 12381b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 12391b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 124014a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1241e50f3145Ssfencevma XSPerfAccumulate("s1_late_kill", s1_valid && s1_fast_rep_kill) 124214a67055Ssfencevma 12431b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 12441b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 12451b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1246e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1247e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1248257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 12491b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1250e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1251e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1252e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 125314a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 12541b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1255e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1256e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1257e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1258e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1259a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1260a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1261a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 126214a67055Ssfencevma 1263e50f3145Ssfencevma XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 126414a67055Ssfencevma 126514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 126614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 126714a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 126814a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 126914a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 127014a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 127114a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 127214a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1273d2b20d1aSTang Haojin 12748744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1275b52348aeSWilliam Wang // hardware performance counter 1276cd365d4cSrvcoresjw val perfEvents = Seq( 127714a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 127814a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 127914a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 128014a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 128114a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 128214a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 128314a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1284cd365d4cSrvcoresjw ) 12851ca0e4f3SYinan Xu generatePerfEvent() 1286cd365d4cSrvcoresjw 128714a67055Ssfencevma when(io.ldout.fire){ 1288870f462dSXuan Hu XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1289c5c06e78SWilliam Wang } 129014a67055Ssfencevma // end 1291024ee227SWilliam Wang}