xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 99ce5576f0ecce1b5045b7bc0dbbb2debd934fbb)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
233c02ee8fSwakafaimport utility._
24024ee227SWilliam Wangimport xiangshan._
259e12e8edScz4eimport xiangshan.ExceptionNO._
26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle
28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._
29e7ab4635SHuijin Liimport xiangshan.backend.fu.FuType
30870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
31870f462dSXuan Huimport xiangshan.backend.rob.RobPtr
32f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle
3394998b06Shappy-lximport xiangshan.backend.fu.NewCSR._
34f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt
359e12e8edScz4eimport xiangshan.mem.mdp._
369e12e8edScz4eimport xiangshan.mem.Bundles._
371279060fSWilliam Wangimport xiangshan.cache._
3804665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry
39185e6164SHaoyuan Fengimport xiangshan.cache.mmu._
40024ee227SWilliam Wang
41185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
42185e6164SHaoyuan Feng  with HasDCacheParameters
43185e6164SHaoyuan Feng  with HasTlbConst
44185e6164SHaoyuan Feng{
45e4f69d78Ssfencevma  // mshr refill index
4614a67055Ssfencevma  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
47e4f69d78Ssfencevma  // get full data from store queue and sbuffer
4814a67055Ssfencevma  val full_fwd        = Bool()
49e4f69d78Ssfencevma  // wait for data from store inst's store queue index
5014a67055Ssfencevma  val data_inv_sq_idx = new SqPtr
51e4f69d78Ssfencevma  // wait for address from store queue index
5214a67055Ssfencevma  val addr_inv_sq_idx = new SqPtr
53e4f69d78Ssfencevma  // replay carry
5404665835SMaxpicca-Li  val rep_carry       = new ReplayCarry(nWays)
55e4f69d78Ssfencevma  // data in last beat
5614a67055Ssfencevma  val last_beat       = Bool()
57e4f69d78Ssfencevma  // replay cause
58e4f69d78Ssfencevma  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
59e4f69d78Ssfencevma  // performance debug information
60e4f69d78Ssfencevma  val debug           = new PerfDebugInfo
61185e6164SHaoyuan Feng  // tlb hint
62185e6164SHaoyuan Feng  val tlb_id          = UInt(log2Up(loadfiltersize).W)
63185e6164SHaoyuan Feng  val tlb_full        = Bool()
648744445eSMaxpicca-Li
6514a67055Ssfencevma  // alias
6614a67055Ssfencevma  def mem_amb       = cause(LoadReplayCauses.C_MA)
67e50f3145Ssfencevma  def tlb_miss      = cause(LoadReplayCauses.C_TM)
6814a67055Ssfencevma  def fwd_fail      = cause(LoadReplayCauses.C_FF)
6914a67055Ssfencevma  def dcache_rep    = cause(LoadReplayCauses.C_DR)
70e50f3145Ssfencevma  def dcache_miss   = cause(LoadReplayCauses.C_DM)
71e50f3145Ssfencevma  def wpu_fail      = cause(LoadReplayCauses.C_WF)
72e50f3145Ssfencevma  def bank_conflict = cause(LoadReplayCauses.C_BC)
7314a67055Ssfencevma  def rar_nack      = cause(LoadReplayCauses.C_RAR)
7414a67055Ssfencevma  def raw_nack      = cause(LoadReplayCauses.C_RAW)
75b240e1c0SAnzooooo  def misalign_nack = cause(LoadReplayCauses.C_MF)
76e50f3145Ssfencevma  def nuke          = cause(LoadReplayCauses.C_NK)
7714a67055Ssfencevma  def need_rep      = cause.asUInt.orR
78a760aeb0Shappy-lx}
79a760aeb0Shappy-lx
80a760aeb0Shappy-lx
812225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle {
8246236761SYanqin Li  // ldu -> lsq UncacheBuffer
8314a67055Ssfencevma  val ldin            = DecoupledIO(new LqWriteBundle)
8446236761SYanqin Li  // uncache-mmio -> ldu
85870f462dSXuan Hu  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
8614a67055Ssfencevma  val ld_raw_data     = Input(new LoadDataFromLQBundle)
8746236761SYanqin Li  // uncache-nc -> ldu
88bb76fc1bSYanqin Li  val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle))
8946236761SYanqin Li  // storequeue -> ldu
901b7adedcSWilliam Wang  val forward         = new PipeLoadForwardQueryIO
9146236761SYanqin Li  // ldu -> lsq LQRAW
9214a67055Ssfencevma  val stld_nuke_query = new LoadNukeQueryIO
9346236761SYanqin Li  // ldu -> lsq LQRAR
9414a67055Ssfencevma  val ldld_nuke_query = new LoadNukeQueryIO
95024ee227SWilliam Wang}
96024ee227SWilliam Wang
97e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle {
98e3f759aeSWilliam Wang  val valid      = Bool()
9914a67055Ssfencevma  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
10014a67055Ssfencevma  val dly_ld_err = Bool()
101e3f759aeSWilliam Wang}
102e3f759aeSWilliam Wang
103b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
104b978565cSWilliam Wang  val tdata2      = Input(UInt(64.W))
105b978565cSWilliam Wang  val matchType   = Input(UInt(2.W))
10684e47f35SLi Qianruo  val tEnable     = Input(Bool()) // timing is calculated before this
107b978565cSWilliam Wang  val addrHit     = Output(Bool())
108b978565cSWilliam Wang}
109b978565cSWilliam Wang
11009203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule
11109203307SWilliam Wang  with HasLoadHelper
11209203307SWilliam Wang  with HasPerfEvents
11309203307SWilliam Wang  with HasDCacheParameters
114e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
11520a5248fSzhanglinjuan  with HasVLSUParameters
116f7af4c74Schengguanghui  with SdtrigExt
11709203307SWilliam Wang{
118024ee227SWilliam Wang  val io = IO(new Bundle() {
11914a67055Ssfencevma    // control
120024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
12114a67055Ssfencevma    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
12214a67055Ssfencevma
12314a67055Ssfencevma    // int issue path
124870f462dSXuan Hu    val ldin          = Flipped(Decoupled(new MemExuInput))
125870f462dSXuan Hu    val ldout         = Decoupled(new MemExuOutput)
12614a67055Ssfencevma
12720a5248fSzhanglinjuan    // vec issue path
1283952421bSweiding liu    val vecldin = Flipped(Decoupled(new VecPipeBundle))
129b7618691Sweiding liu    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
13020a5248fSzhanglinjuan
13141d8d239Shappy-lx    // misalignBuffer issue path
13241d8d239Shappy-lx    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
13341d8d239Shappy-lx    val misalign_ldout = Valid(new LqWriteBundle)
13441d8d239Shappy-lx
13514a67055Ssfencevma    // data path
13614a67055Ssfencevma    val tlb           = new TlbRequestIO(2)
13714a67055Ssfencevma    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
1381279060fSWilliam Wang    val dcache        = new DCacheLoadIO
139024ee227SWilliam Wang    val sbuffer       = new LoadForwardQueryIO
140e04c5f64SYanqin Li    val ubuffer       = new LoadForwardQueryIO
1410bd67ba5SYinan Xu    val lsq           = new LoadToLsqIO
14214a67055Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
143683c1411Shappy-lx    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
144692e2fafSHuijin Li   // val refill        = Flipped(ValidIO(new Refill))
14514a67055Ssfencevma    val l2_hint       = Input(Valid(new L2ToL1Hint))
146185e6164SHaoyuan Feng    val tlb_hint      = Flipped(new TlbHintReq)
14714a67055Ssfencevma    // fast wakeup
14820a5248fSzhanglinjuan    // TODO: implement vector fast wakeup
149870f462dSXuan Hu    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
15014a67055Ssfencevma
15114a67055Ssfencevma    // trigger
15294998b06Shappy-lx    val fromCsrTrigger = Input(new CsrTriggerBundle)
153f7af4c74Schengguanghui
15414a67055Ssfencevma    // prefetch
155*99ce5576Scz4e    val prefetch_train            = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to sms
156*99ce5576Scz4e    val prefetch_train_l1         = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to stream & stride
1574ccb2e8bSYanqin Li    // speculative for gated control
1584ccb2e8bSYanqin Li    val s1_prefetch_spec = Output(Bool())
15995e60337SYanqin Li    val s2_prefetch_spec = Output(Bool())
1604ccb2e8bSYanqin Li
16114a67055Ssfencevma    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
1620d32f713Shappy-lx    val canAcceptLowConfPrefetch  = Output(Bool())
1630d32f713Shappy-lx    val canAcceptHighConfPrefetch = Output(Bool())
164b52348aeSWilliam Wang
165898d3209SHuijin Li    // ifetchPrefetch
166898d3209SHuijin Li    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
167ac17908cSHuijin Li
168b52348aeSWilliam Wang    // load to load fast path
16914a67055Ssfencevma    val l2l_fwd_in    = Input(new LoadToLoadIO)
17014a67055Ssfencevma    val l2l_fwd_out   = Output(new LoadToLoadIO)
171c163075eSsfencevma
17214a67055Ssfencevma    val ld_fast_match    = Input(Bool())
173c163075eSsfencevma    val ld_fast_fuOpType = Input(UInt())
17414a67055Ssfencevma    val ld_fast_imm      = Input(UInt(12.W))
17567682d05SWilliam Wang
176e4f69d78Ssfencevma    // rs feedback
177596af5d2SHaojin Tang    val wakeup = ValidIO(new DynInst)
17814a67055Ssfencevma    val feedback_fast = ValidIO(new RSFeedback) // stage 2
17914a67055Ssfencevma    val feedback_slow = ValidIO(new RSFeedback) // stage 3
1802326221cSXuan Hu    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
181e4f69d78Ssfencevma
18214a67055Ssfencevma    // load ecc error
18314a67055Ssfencevma    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
1846786cfb7SWilliam Wang
18514a67055Ssfencevma    // schedule error query
186*99ce5576Scz4e    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryBundle)))
1870ce3de17SYinan Xu
18814a67055Ssfencevma    // queue-based replay
189e4f69d78Ssfencevma    val replay       = Flipped(Decoupled(new LsPipelineBundle))
19014a67055Ssfencevma    val lq_rep_full  = Input(Bool())
19114a67055Ssfencevma
19214a67055Ssfencevma    // misc
19314a67055Ssfencevma    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
194594c5198Ssfencevma
195594c5198Ssfencevma    // Load fast replay path
19614a67055Ssfencevma    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
19714a67055Ssfencevma    val fast_rep_out = Decoupled(new LqWriteBundle)
198b9e121dfShappy-lx
19941d8d239Shappy-lx    // to misalign buffer
200b240e1c0SAnzooooo    val misalign_buf = Decoupled(new LqWriteBundle)
20141d8d239Shappy-lx
2023343d4a5Ssfencevma    // Load RAR rollback
2033343d4a5Ssfencevma    val rollback = Valid(new Redirect)
2043343d4a5Ssfencevma
20514a67055Ssfencevma    // perf
20614a67055Ssfencevma    val debug_ls         = Output(new DebugLsInfoBundle)
20714a67055Ssfencevma    val lsTopdownInfo    = Output(new LsTopdownInfo)
2080d32f713Shappy-lx    val correctMissTrain = Input(Bool())
209024ee227SWilliam Wang  })
210024ee227SWilliam Wang
21114a67055Ssfencevma  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
212024ee227SWilliam Wang
21314a67055Ssfencevma  // Pipeline
21414a67055Ssfencevma  // --------------------------------------------------------------------------------
21514a67055Ssfencevma  // stage 0
21614a67055Ssfencevma  // --------------------------------------------------------------------------------
21714a67055Ssfencevma  // generate addr, use addr to query DCache and DTLB
21814a67055Ssfencevma  val s0_valid         = Wire(Bool())
21963101478SHaojin Tang  val s0_mmio_select   = Wire(Bool())
220c7353d05SYanqin Li  val s0_nc_select     = Wire(Bool())
221b240e1c0SAnzooooo  val s0_misalign_select= Wire(Bool())
22214a67055Ssfencevma  val s0_kill          = Wire(Bool())
22314a67055Ssfencevma  val s0_can_go        = s1_ready
22414a67055Ssfencevma  val s0_fire          = s0_valid && s0_can_go
22563101478SHaojin Tang  val s0_mmio_fire     = s0_mmio_select && s0_can_go
226c7353d05SYanqin Li  val s0_nc_fire       = s0_nc_select && s0_can_go
22714a67055Ssfencevma  val s0_out           = Wire(new LqWriteBundle)
22808b0bc30Shappy-lx  val s0_tlb_valid     = Wire(Bool())
22908b0bc30Shappy-lx  val s0_tlb_hlv       = Wire(Bool())
23008b0bc30Shappy-lx  val s0_tlb_hlvx      = Wire(Bool())
231149a2326Sweiding liu  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
232db6cfb5aSHaoyuan Feng  val s0_tlb_fullva    = Wire(UInt(XLEN.W))
233149a2326Sweiding liu  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
234b240e1c0SAnzooooo  val s0_is128bit      = Wire(Bool())
235ccde5272Scz4e  val s0_misalign_wakeup_fire = s0_misalign_select && s0_can_go &&
236ccde5272Scz4e    io.dcache.req.ready &&
237ccde5272Scz4e    io.misalign_ldin.bits.misalignNeedWakeUp
238dcd58560SWilliam Wang
239cd2ff98bShappy-lx  // flow source bundle
240cd2ff98bShappy-lx  class FlowSource extends Bundle {
241cd2ff98bShappy-lx    val vaddr         = UInt(VAddrBits.W)
242cd2ff98bShappy-lx    val mask          = UInt((VLEN/8).W)
2438241cb85SXuan Hu    val uop           = new DynInst
244cd2ff98bShappy-lx    val try_l2l       = Bool()
245cd2ff98bShappy-lx    val has_rob_entry = Bool()
246cd2ff98bShappy-lx    val rep_carry     = new ReplayCarry(nWays)
247cd2ff98bShappy-lx    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
248cd2ff98bShappy-lx    val isFirstIssue  = Bool()
249cd2ff98bShappy-lx    val fast_rep      = Bool()
250cd2ff98bShappy-lx    val ld_rep        = Bool()
251cd2ff98bShappy-lx    val l2l_fwd       = Bool()
252cd2ff98bShappy-lx    val prf           = Bool()
253cd2ff98bShappy-lx    val prf_rd        = Bool()
254cd2ff98bShappy-lx    val prf_wr        = Bool()
255ac17908cSHuijin Li    val prf_i         = Bool()
256cd2ff98bShappy-lx    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
25771489510SXuan Hu    // Record the issue port idx of load issue queue. This signal is used by load cancel.
25871489510SXuan Hu    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
25941d8d239Shappy-lx    val frm_mabuf     = Bool()
26071489510SXuan Hu    // vec only
26171489510SXuan Hu    val isvec         = Bool()
26271489510SXuan Hu    val is128bit      = Bool()
26371489510SXuan Hu    val uop_unit_stride_fof = Bool()
26471489510SXuan Hu    val reg_offset    = UInt(vOffsetBits.W)
265e20747afSXuan Hu    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
26671489510SXuan Hu    val is_first_ele  = Bool()
2673952421bSweiding liu    // val flowPtr       = new VlflowPtr
26826af847eSgood-circle    val usSecondInv   = Bool()
269b7618691Sweiding liu    val mbIndex       = UInt(vlmBindexBits.W)
2705281d28fSweiding liu    val elemIdx       = UInt(elemIdxBits.W)
27155178b77Sweiding liu    val elemIdxInsideVd = UInt(elemIdxBits.W)
2725281d28fSweiding liu    val alignedType   = UInt(alignTypeBits.W)
273c0355297SAnzooooo    val vecBaseVaddr  = UInt(VAddrBits.W)
274c7353d05SYanqin Li    //for Svpbmt NC
275c7353d05SYanqin Li    val isnc          = Bool()
276c7353d05SYanqin Li    val paddr         = UInt(PAddrBits.W)
277c7353d05SYanqin Li    val data          = UInt((VLEN+1).W)
278cd2ff98bShappy-lx  }
279cd2ff98bShappy-lx  val s0_sel_src = Wire(new FlowSource)
280cd2ff98bShappy-lx
28114a67055Ssfencevma  // load flow select/gen
28241d8d239Shappy-lx  // src 0: misalignBuffer load (io.misalign_ldin)
28341d8d239Shappy-lx  // src 1: super load replayed by LSQ (cache miss replay) (io.replay)
28441d8d239Shappy-lx  // src 2: fast load replay (io.fast_rep_in)
28541d8d239Shappy-lx  // src 3: mmio (io.lsq.uncache)
286c7353d05SYanqin Li  // src 4: nc (io.lsq.nc_ldin)
287c7353d05SYanqin Li  // src 5: load replayed by LSQ (io.replay)
288c7353d05SYanqin Li  // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch)
28926af847eSgood-circle  // NOTE: Now vec/int loads are sent from same RS
29026af847eSgood-circle  //       A vec load will be splited into multiple uops,
29126af847eSgood-circle  //       so as long as one uop is issued,
29226af847eSgood-circle  //       the other uops should have higher priority
293c7353d05SYanqin Li  // src 7: vec read from RS (io.vecldin)
294c7353d05SYanqin Li  // src 8: int read / software prefetch first issue from RS (io.in)
295c7353d05SYanqin Li  // src 9: load try pointchaising when no issued or replayed load (io.fastpath)
296c7353d05SYanqin Li  // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch)
29714a67055Ssfencevma  // priority: high to low
298c75efc00SAnzo  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.ldin.bits.uop.lqIdx) ||
299c75efc00SAnzo                               io.vecldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.vecldin.bits.uop.lqIdx)
300c7353d05SYanqin Li  private val SRC_NUM = 11
301753d2ed8SYanqin Li  private val Seq(
302c7353d05SYanqin Li    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx,
303753d2ed8SYanqin Li    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
304753d2ed8SYanqin Li  ) = (0 until SRC_NUM).toSeq
305753d2ed8SYanqin Li  // load flow source valid
306753d2ed8SYanqin Li  val s0_src_valid_vec = WireInit(VecInit(Seq(
307753d2ed8SYanqin Li    io.misalign_ldin.valid,
308753d2ed8SYanqin Li    io.replay.valid && io.replay.bits.forward_tlDchannel,
309753d2ed8SYanqin Li    io.fast_rep_in.valid,
310753d2ed8SYanqin Li    io.lsq.uncache.valid,
311c7353d05SYanqin Li    io.lsq.nc_ldin.valid,
312753d2ed8SYanqin Li    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
313753d2ed8SYanqin Li    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
314753d2ed8SYanqin Li    io.vecldin.valid,
315753d2ed8SYanqin Li    io.ldin.valid, // int flow first issue or software prefetch
316753d2ed8SYanqin Li    io.l2l_fwd_in.valid,
317753d2ed8SYanqin Li    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
318753d2ed8SYanqin Li  )))
31914a67055Ssfencevma  // load flow source ready
320753d2ed8SYanqin Li  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
321753d2ed8SYanqin Li  s0_src_ready_vec(0) := true.B
322753d2ed8SYanqin Li  for(i <- 1 until SRC_NUM){
323753d2ed8SYanqin Li    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
324753d2ed8SYanqin Li  }
32514a67055Ssfencevma  // load flow source select (OH)
326753d2ed8SYanqin Li  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
327753d2ed8SYanqin Li  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
328189d8d00SAnzo
329c7353d05SYanqin Li  val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i ||
330c7353d05SYanqin Li    s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) ||
331c7353d05SYanqin Li    s0_src_select_vec(nc_idx)
332c7353d05SYanqin Li  s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || ((
333753d2ed8SYanqin Li    s0_src_valid_vec(mab_idx) ||
334753d2ed8SYanqin Li    s0_src_valid_vec(super_rep_idx) ||
335753d2ed8SYanqin Li    s0_src_valid_vec(fast_rep_idx) ||
336753d2ed8SYanqin Li    s0_src_valid_vec(lsq_rep_idx) ||
337753d2ed8SYanqin Li    s0_src_valid_vec(high_pf_idx) ||
338753d2ed8SYanqin Li    s0_src_valid_vec(vec_iss_idx) ||
339753d2ed8SYanqin Li    s0_src_valid_vec(int_iss_idx) ||
340753d2ed8SYanqin Li    s0_src_valid_vec(l2l_fwd_idx) ||
341753d2ed8SYanqin Li    s0_src_valid_vec(low_pf_idx)
342c7353d05SYanqin Li  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready))
34363101478SHaojin Tang
344753d2ed8SYanqin Li  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
345c7353d05SYanqin Li  s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill
346c7353d05SYanqin Li  //judgment: is NC with data or not.
347c7353d05SYanqin Li  //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in`
348c7353d05SYanqin Li  val s0_nc_with_data = s0_sel_src.isnc && !s0_kill
349b240e1c0SAnzooooo  s0_misalign_select := s0_src_select_vec(mab_idx) && !s0_kill
35014a67055Ssfencevma
35108b0bc30Shappy-lx   // if is hardware prefetch or fast replay, don't send valid to tlb
35208b0bc30Shappy-lx  s0_tlb_valid := (
35308b0bc30Shappy-lx    s0_src_valid_vec(mab_idx) ||
35408b0bc30Shappy-lx    s0_src_valid_vec(super_rep_idx) ||
35508b0bc30Shappy-lx    s0_src_valid_vec(lsq_rep_idx) ||
35608b0bc30Shappy-lx    s0_src_valid_vec(vec_iss_idx) ||
35708b0bc30Shappy-lx    s0_src_valid_vec(int_iss_idx) ||
35808b0bc30Shappy-lx    s0_src_valid_vec(l2l_fwd_idx)
35908b0bc30Shappy-lx  ) && io.dcache.req.ready
36008b0bc30Shappy-lx
361a760aeb0Shappy-lx  // which is S0's out is ready and dcache is ready
362753d2ed8SYanqin Li  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
36314a67055Ssfencevma  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
36414a67055Ssfencevma  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
36514a67055Ssfencevma  val s0_ptr_chasing_canceled = WireInit(false.B)
366cd2ff98bShappy-lx  s0_kill := s0_ptr_chasing_canceled
36714a67055Ssfencevma
36814a67055Ssfencevma  // prefetch related ctrl signal
369753d2ed8SYanqin Li  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
370753d2ed8SYanqin Li  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
3710d32f713Shappy-lx
37214a67055Ssfencevma  // query DTLB
37308b0bc30Shappy-lx  io.tlb.req.valid                   := s0_tlb_valid
374cd2ff98bShappy-lx  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
375cd2ff98bShappy-lx                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
37614a67055Ssfencevma                                         TlbCmd.read
37714a67055Ssfencevma                                       )
3788a4dab4dSHaoyuan Feng  io.tlb.req.bits.isPrefetch         := s0_sel_src.prf
379149a2326Sweiding liu  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
380db6cfb5aSHaoyuan Feng  io.tlb.req.bits.fullva             := s0_tlb_fullva
381db6cfb5aSHaoyuan Feng  io.tlb.req.bits.checkfullva        := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx)
38208b0bc30Shappy-lx  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
38308b0bc30Shappy-lx  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
38425df626eSgood-circle  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
38508b0bc30Shappy-lx  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
38614a67055Ssfencevma  io.tlb.req.bits.memidx.is_ld       := true.B
38714a67055Ssfencevma  io.tlb.req.bits.memidx.is_st       := false.B
388cd2ff98bShappy-lx  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
389cd2ff98bShappy-lx  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
39008b0bc30Shappy-lx  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
3918241cb85SXuan Hu  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
392cd2ff98bShappy-lx  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
39314a67055Ssfencevma
39414a67055Ssfencevma  // query DCache
395c7353d05SYanqin Li  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data
396cd2ff98bShappy-lx  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
39714a67055Ssfencevma                                      MemoryOpConstants.M_PFR,
398cd2ff98bShappy-lx                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
39914a67055Ssfencevma                                    )
400149a2326Sweiding liu  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
401fa5e530dScz4e  io.dcache.req.bits.vaddr_dup    := s0_dcache_vaddr
402cd2ff98bShappy-lx  io.dcache.req.bits.mask         := s0_sel_src.mask
40314a67055Ssfencevma  io.dcache.req.bits.data         := DontCare
404cd2ff98bShappy-lx  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
405cd2ff98bShappy-lx  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
406cd2ff98bShappy-lx  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
407cd2ff98bShappy-lx  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
40814a67055Ssfencevma  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
409d2945707SHuijin Li  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
4100d32f713Shappy-lx  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
411b240e1c0SAnzooooo  io.dcache.is128Req              := s0_is128bit
41214a67055Ssfencevma
41314a67055Ssfencevma  // load flow priority mux
414cd2ff98bShappy-lx  def fromNullSource(): FlowSource = {
415cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
416cd2ff98bShappy-lx    out
41714a67055Ssfencevma  }
41814a67055Ssfencevma
41941d8d239Shappy-lx  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
42041d8d239Shappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
42141d8d239Shappy-lx    out.vaddr         := src.vaddr
42241d8d239Shappy-lx    out.mask          := src.mask
42341d8d239Shappy-lx    out.uop           := src.uop
42441d8d239Shappy-lx    out.try_l2l       := false.B
42541d8d239Shappy-lx    out.has_rob_entry := false.B
42641d8d239Shappy-lx    out.rep_carry     := src.replayCarry
42741d8d239Shappy-lx    out.mshrid        := src.mshrid
42841d8d239Shappy-lx    out.frm_mabuf     := true.B
42941d8d239Shappy-lx    out.isFirstIssue  := false.B
43041d8d239Shappy-lx    out.fast_rep      := false.B
43141d8d239Shappy-lx    out.ld_rep        := false.B
43241d8d239Shappy-lx    out.l2l_fwd       := false.B
43341d8d239Shappy-lx    out.prf           := false.B
43441d8d239Shappy-lx    out.prf_rd        := false.B
43541d8d239Shappy-lx    out.prf_wr        := false.B
43641d8d239Shappy-lx    out.sched_idx     := src.schedIndex
437b240e1c0SAnzooooo    out.isvec         := src.isvec
43841d8d239Shappy-lx    out.is128bit      := src.is128bit
43941d8d239Shappy-lx    out.vecActive     := true.B
44041d8d239Shappy-lx    out
44141d8d239Shappy-lx  }
44241d8d239Shappy-lx
443cd2ff98bShappy-lx  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
444cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
445c7353d05SYanqin Li    out.vaddr         := src.vaddr
446c7353d05SYanqin Li    out.paddr         := src.paddr
447cd2ff98bShappy-lx    out.mask          := src.mask
448cd2ff98bShappy-lx    out.uop           := src.uop
449cd2ff98bShappy-lx    out.try_l2l       := false.B
450cd2ff98bShappy-lx    out.has_rob_entry := src.hasROBEntry
451cd2ff98bShappy-lx    out.rep_carry     := src.rep_info.rep_carry
452cd2ff98bShappy-lx    out.mshrid        := src.rep_info.mshr_id
45341d8d239Shappy-lx    out.frm_mabuf     := src.isFrmMisAlignBuf
454cd2ff98bShappy-lx    out.isFirstIssue  := false.B
455cd2ff98bShappy-lx    out.fast_rep      := true.B
456cd2ff98bShappy-lx    out.ld_rep        := src.isLoadReplay
457cd2ff98bShappy-lx    out.l2l_fwd       := false.B
458d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
4598241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
4608241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
461ac17908cSHuijin Li    out.prf_i         := false.B
462cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
463375ed6a9Sweiding liu    out.isvec         := src.isvec
464375ed6a9Sweiding liu    out.is128bit      := src.is128bit
465375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
466375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
467375ed6a9Sweiding liu    out.vecActive     := src.vecActive
468375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
469375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
470375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
4715281d28fSweiding liu    out.elemIdx       := src.elemIdx
47255178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
4735281d28fSweiding liu    out.alignedType   := src.alignedType
474c7353d05SYanqin Li    out.isnc          := src.nc
475c7353d05SYanqin Li    out.data          := src.data
476cd2ff98bShappy-lx    out
47714a67055Ssfencevma  }
47814a67055Ssfencevma
479375ed6a9Sweiding liu  // TODO: implement vector mmio
48063101478SHaojin Tang  def fromMmioSource(src: MemExuOutput) = {
48163101478SHaojin Tang    val out = WireInit(0.U.asTypeOf(new FlowSource))
48263101478SHaojin Tang    out.mask          := 0.U
48363101478SHaojin Tang    out.uop           := src.uop
48463101478SHaojin Tang    out.try_l2l       := false.B
48563101478SHaojin Tang    out.has_rob_entry := false.B
48663101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
48763101478SHaojin Tang    out.mshrid        := 0.U
48841d8d239Shappy-lx    out.frm_mabuf     := false.B
48963101478SHaojin Tang    out.isFirstIssue  := false.B
49063101478SHaojin Tang    out.fast_rep      := false.B
49163101478SHaojin Tang    out.ld_rep        := false.B
49263101478SHaojin Tang    out.l2l_fwd       := false.B
49363101478SHaojin Tang    out.prf           := false.B
49463101478SHaojin Tang    out.prf_rd        := false.B
49563101478SHaojin Tang    out.prf_wr        := false.B
496ac17908cSHuijin Li    out.prf_i         := false.B
49763101478SHaojin Tang    out.sched_idx     := 0.U
49863101478SHaojin Tang    out.vecActive     := true.B
49963101478SHaojin Tang    out
50063101478SHaojin Tang  }
50163101478SHaojin Tang
502c7353d05SYanqin Li  def fromNcSource(src: LsPipelineBundle): FlowSource = {
503c7353d05SYanqin Li    val out = WireInit(0.U.asTypeOf(new FlowSource))
504c7353d05SYanqin Li    out.vaddr := src.vaddr
505c7353d05SYanqin Li    out.paddr := src.paddr
506bb76fc1bSYanqin Li    out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0))
507c7353d05SYanqin Li    out.uop := src.uop
508c7353d05SYanqin Li    out.has_rob_entry := true.B
509c7353d05SYanqin Li    out.sched_idx := src.schedIndex
510c7353d05SYanqin Li    out.isvec := src.isvec
511c7353d05SYanqin Li    out.is128bit := src.is128bit
512c7353d05SYanqin Li    out.vecActive := src.vecActive
513c7353d05SYanqin Li    out.isnc := true.B
514c7353d05SYanqin Li    out.data := src.data
515c7353d05SYanqin Li    out
516c7353d05SYanqin Li  }
517c7353d05SYanqin Li
518cd2ff98bShappy-lx  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
519cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
520375ed6a9Sweiding liu    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
521cd2ff98bShappy-lx    out.uop           := src.uop
522cd2ff98bShappy-lx    out.try_l2l       := false.B
523cd2ff98bShappy-lx    out.has_rob_entry := true.B
524cd2ff98bShappy-lx    out.rep_carry     := src.replayCarry
525cd2ff98bShappy-lx    out.mshrid        := src.mshrid
52641d8d239Shappy-lx    out.frm_mabuf     := false.B
527cd2ff98bShappy-lx    out.isFirstIssue  := false.B
528cd2ff98bShappy-lx    out.fast_rep      := false.B
529cd2ff98bShappy-lx    out.ld_rep        := true.B
530cd2ff98bShappy-lx    out.l2l_fwd       := false.B
531d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
5328241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
5338241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
534ac17908cSHuijin Li    out.prf_i         := false.B
535cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
536375ed6a9Sweiding liu    out.isvec         := src.isvec
537375ed6a9Sweiding liu    out.is128bit      := src.is128bit
538375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
539375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
540375ed6a9Sweiding liu    out.vecActive     := src.vecActive
541375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
542375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
543375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
5445281d28fSweiding liu    out.elemIdx       := src.elemIdx
54555178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
5465281d28fSweiding liu    out.alignedType   := src.alignedType
547cd2ff98bShappy-lx    out
54814a67055Ssfencevma  }
54914a67055Ssfencevma
550375ed6a9Sweiding liu  // TODO: implement vector prefetch
551cd2ff98bShappy-lx  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
552cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
553cd2ff98bShappy-lx    out.mask          := 0.U
554cd2ff98bShappy-lx    out.uop           := DontCare
555cd2ff98bShappy-lx    out.try_l2l       := false.B
556cd2ff98bShappy-lx    out.has_rob_entry := false.B
55763101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
558cd2ff98bShappy-lx    out.mshrid        := 0.U
55941d8d239Shappy-lx    out.frm_mabuf     := false.B
560cd2ff98bShappy-lx    out.isFirstIssue  := false.B
561cd2ff98bShappy-lx    out.fast_rep      := false.B
562cd2ff98bShappy-lx    out.ld_rep        := false.B
563cd2ff98bShappy-lx    out.l2l_fwd       := false.B
564cd2ff98bShappy-lx    out.prf           := true.B
565cd2ff98bShappy-lx    out.prf_rd        := !src.is_store
566cd2ff98bShappy-lx    out.prf_wr        := src.is_store
567ac17908cSHuijin Li    out.prf_i         := false.B
568cd2ff98bShappy-lx    out.sched_idx     := 0.U
569cd2ff98bShappy-lx    out
57014a67055Ssfencevma  }
57114a67055Ssfencevma
5723952421bSweiding liu  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
573cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
5748241cb85SXuan Hu    out.mask          := src.mask
5758241cb85SXuan Hu    out.uop           := src.uop
576cd2ff98bShappy-lx    out.try_l2l       := false.B
5778241cb85SXuan Hu    out.has_rob_entry := true.B
57820a5248fSzhanglinjuan    // TODO: VLSU, implement replay carry
57963101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
580cd2ff98bShappy-lx    out.mshrid        := 0.U
58141d8d239Shappy-lx    out.frm_mabuf     := false.B
58220a5248fSzhanglinjuan    // TODO: VLSU, implement first issue
58326af847eSgood-circle//    out.isFirstIssue  := src.isFirstIssue
584cd2ff98bShappy-lx    out.fast_rep      := false.B
585cd2ff98bShappy-lx    out.ld_rep        := false.B
586cd2ff98bShappy-lx    out.l2l_fwd       := false.B
587cd2ff98bShappy-lx    out.prf           := false.B
588cd2ff98bShappy-lx    out.prf_rd        := false.B
589cd2ff98bShappy-lx    out.prf_wr        := false.B
590ac17908cSHuijin Li    out.prf_i         := false.B
591cd2ff98bShappy-lx    out.sched_idx     := 0.U
59220a5248fSzhanglinjuan    // Vector load interface
5938241cb85SXuan Hu    out.isvec               := true.B
59420a5248fSzhanglinjuan    // vector loads only access a single element at a time, so 128-bit path is not used for now
59500e6f2e2Sweiding liu    out.is128bit            := is128Bit(src.alignedType)
5968241cb85SXuan Hu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
5978241cb85SXuan Hu    // out.rob_idx_valid       := src.rob_idx_valid
5988241cb85SXuan Hu    // out.inner_idx           := src.inner_idx
5998241cb85SXuan Hu    // out.rob_idx             := src.rob_idx
6008241cb85SXuan Hu    out.reg_offset          := src.reg_offset
6018241cb85SXuan Hu    // out.offset              := src.offset
602e20747afSXuan Hu    out.vecActive           := src.vecActive
6038241cb85SXuan Hu    out.is_first_ele        := src.is_first_ele
6043952421bSweiding liu    // out.flowPtr             := src.flowPtr
60526af847eSgood-circle    out.usSecondInv         := src.usSecondInv
606b7618691Sweiding liu    out.mbIndex             := src.mBIndex
6075281d28fSweiding liu    out.elemIdx             := src.elemIdx
60855178b77Sweiding liu    out.elemIdxInsideVd     := src.elemIdxInsideVd
609c0355297SAnzooooo    out.vecBaseVaddr        := src.basevaddr
6105281d28fSweiding liu    out.alignedType         := src.alignedType
61126af847eSgood-circle    out
61226af847eSgood-circle  }
61326af847eSgood-circle
61426af847eSgood-circle  def fromIntIssueSource(src: MemExuInput): FlowSource = {
61526af847eSgood-circle    val out = WireInit(0.U.asTypeOf(new FlowSource))
616149a2326Sweiding liu    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
617149a2326Sweiding liu    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
61826af847eSgood-circle    out.uop           := src.uop
61926af847eSgood-circle    out.try_l2l       := false.B
62026af847eSgood-circle    out.has_rob_entry := true.B
62126af847eSgood-circle    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
62226af847eSgood-circle    out.mshrid        := 0.U
62341d8d239Shappy-lx    out.frm_mabuf     := false.B
62426af847eSgood-circle    out.isFirstIssue  := true.B
62526af847eSgood-circle    out.fast_rep      := false.B
62626af847eSgood-circle    out.ld_rep        := false.B
62726af847eSgood-circle    out.l2l_fwd       := false.B
62826af847eSgood-circle    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
62926af847eSgood-circle    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
63026af847eSgood-circle    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
631ac17908cSHuijin Li    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
63226af847eSgood-circle    out.sched_idx     := 0.U
63326af847eSgood-circle    out.vecActive     := true.B // true for scala load
63471489510SXuan Hu    out
63514a67055Ssfencevma  }
63614a67055Ssfencevma
637375ed6a9Sweiding liu  // TODO: implement vector l2l
638cd2ff98bShappy-lx  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
639cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
640cd2ff98bShappy-lx    out.mask               := genVWmask(0.U, LSUOpType.ld)
64114a67055Ssfencevma    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
64214a67055Ssfencevma    // Assume the pointer chasing is always ld.
6438241cb85SXuan Hu    out.uop.fuOpType       := LSUOpType.ld
644cd2ff98bShappy-lx    out.try_l2l            := true.B
645596af5d2SHaojin Tang    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
64614a67055Ssfencevma    // because these signals will be updated in S1
647cd2ff98bShappy-lx    out.has_rob_entry      := false.B
648cd2ff98bShappy-lx    out.mshrid             := 0.U
64941d8d239Shappy-lx    out.frm_mabuf          := false.B
65063101478SHaojin Tang    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
651cd2ff98bShappy-lx    out.isFirstIssue       := true.B
652cd2ff98bShappy-lx    out.fast_rep           := false.B
653cd2ff98bShappy-lx    out.ld_rep             := false.B
654cd2ff98bShappy-lx    out.l2l_fwd            := true.B
655cd2ff98bShappy-lx    out.prf                := false.B
656cd2ff98bShappy-lx    out.prf_rd             := false.B
657cd2ff98bShappy-lx    out.prf_wr             := false.B
658ac17908cSHuijin Li    out.prf_i              := false.B
659cd2ff98bShappy-lx    out.sched_idx          := 0.U
660cd2ff98bShappy-lx    out
66114a67055Ssfencevma  }
66214a67055Ssfencevma
66314a67055Ssfencevma  // set default
664753d2ed8SYanqin Li  val s0_src_selector = WireInit(s0_src_valid_vec)
665753d2ed8SYanqin Li  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
666cd2ff98bShappy-lx  val s0_src_format = Seq(
66741d8d239Shappy-lx    fromMisAlignBufferSource(io.misalign_ldin.bits),
668cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
669cd2ff98bShappy-lx    fromFastReplaySource(io.fast_rep_in.bits),
67063101478SHaojin Tang    fromMmioSource(io.lsq.uncache.bits),
671c7353d05SYanqin Li    fromNcSource(io.lsq.nc_ldin.bits),
672cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
673cd2ff98bShappy-lx    fromPrefetchSource(io.prefetch_req.bits),
6748241cb85SXuan Hu    fromVecIssueSource(io.vecldin.bits),
67526af847eSgood-circle    fromIntIssueSource(io.ldin.bits),
676149a2326Sweiding liu    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
677149a2326Sweiding liu    fromPrefetchSource(io.prefetch_req.bits)
678cd2ff98bShappy-lx  )
679cd2ff98bShappy-lx  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
68014a67055Ssfencevma
68108b0bc30Shappy-lx  // fast replay and hardware prefetch don't need to query tlb
68208b0bc30Shappy-lx  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
683db6cfb5aSHaoyuan Feng  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr)
68408b0bc30Shappy-lx  s0_tlb_vaddr := Mux(
685753d2ed8SYanqin Li    s0_src_valid_vec(mab_idx),
68641d8d239Shappy-lx    io.misalign_ldin.bits.vaddr,
68708b0bc30Shappy-lx    Mux(
68808b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
689149a2326Sweiding liu      io.replay.bits.vaddr,
69008b0bc30Shappy-lx      int_vec_vaddr
691149a2326Sweiding liu    )
69208b0bc30Shappy-lx  )
693b240e1c0SAnzooooo  s0_dcache_vaddr := Mux(
694b240e1c0SAnzooooo    s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr,
695b240e1c0SAnzooooo    Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(),
696b240e1c0SAnzooooo    Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check
697b240e1c0SAnzooooo    s0_tlb_vaddr))
698b240e1c0SAnzooooo  )
699b240e1c0SAnzooooo
700b240e1c0SAnzooooo  val s0_alignType = Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0))
701b240e1c0SAnzooooo
702b240e1c0SAnzooooo  val s0_addr_aligned = LookupTree(s0_alignType, List(
703b240e1c0SAnzooooo    "b00".U   -> true.B,                   //b
704b240e1c0SAnzooooo    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
705b240e1c0SAnzooooo    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
706b240e1c0SAnzooooo    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
707b240e1c0SAnzooooo  ))
708b240e1c0SAnzooooo  // address align check
709b240e1c0SAnzooooo  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
710b240e1c0SAnzooooo
711b240e1c0SAnzooooo  val s0_check_vaddr_low = s0_dcache_vaddr(4, 0)
712b240e1c0SAnzooooo  val s0_check_vaddr_Up_low = LookupTree(s0_alignType, List(
713b240e1c0SAnzooooo    "b00".U -> 0.U,
714b240e1c0SAnzooooo    "b01".U -> 1.U,
715b240e1c0SAnzooooo    "b10".U -> 3.U,
716b240e1c0SAnzooooo    "b11".U -> 7.U
717b240e1c0SAnzooooo  )) + s0_check_vaddr_low
718b240e1c0SAnzooooo  //TODO vec?
719b240e1c0SAnzooooo  val s0_rs_cross16Bytes = s0_check_vaddr_Up_low(4) =/= s0_check_vaddr_low(4)
720b240e1c0SAnzooooo  val s0_misalignWith16Byte = !s0_rs_cross16Bytes && !s0_addr_aligned && !s0_hw_prf_select
721b240e1c0SAnzooooo  val s0_misalignNeedWakeUp = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.misalignNeedWakeUp
722b240e1c0SAnzooooo  val s0_finalSplit = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.isFinalSplit
723b240e1c0SAnzooooo  s0_is128bit := s0_sel_src.is128bit || s0_misalignWith16Byte
724db6cfb5aSHaoyuan Feng
725db6cfb5aSHaoyuan Feng  // only first issue of int / vec load intructions need to check full vaddr
7269abad712SHaoyuan Feng  s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx),
7279abad712SHaoyuan Feng    io.misalign_ldin.bits.fullva,
7289abad712SHaoyuan Feng    Mux(s0_src_select_vec(vec_iss_idx),
729db6cfb5aSHaoyuan Feng      io.vecldin.bits.vaddr,
730db6cfb5aSHaoyuan Feng      Mux(
731db6cfb5aSHaoyuan Feng        s0_src_select_vec(int_iss_idx),
732db6cfb5aSHaoyuan Feng        io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN),
733db6cfb5aSHaoyuan Feng        s0_dcache_vaddr
734db6cfb5aSHaoyuan Feng      )
735db6cfb5aSHaoyuan Feng    )
7369abad712SHaoyuan Feng  )
737db6cfb5aSHaoyuan Feng
73808b0bc30Shappy-lx  s0_tlb_hlv := Mux(
73908b0bc30Shappy-lx    s0_src_valid_vec(mab_idx),
74008b0bc30Shappy-lx    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
74108b0bc30Shappy-lx    Mux(
74208b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
74308b0bc30Shappy-lx      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
74408b0bc30Shappy-lx      Mux(
74508b0bc30Shappy-lx        s0_src_valid_vec(int_iss_idx),
74608b0bc30Shappy-lx        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
74708b0bc30Shappy-lx        false.B
74808b0bc30Shappy-lx      )
74908b0bc30Shappy-lx    )
75008b0bc30Shappy-lx  )
75108b0bc30Shappy-lx  s0_tlb_hlvx := Mux(
75208b0bc30Shappy-lx    s0_src_valid_vec(mab_idx),
75308b0bc30Shappy-lx    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
75408b0bc30Shappy-lx    Mux(
75508b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
75608b0bc30Shappy-lx      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
75708b0bc30Shappy-lx      Mux(
75808b0bc30Shappy-lx        s0_src_valid_vec(int_iss_idx),
75908b0bc30Shappy-lx        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
76008b0bc30Shappy-lx        false.B
76108b0bc30Shappy-lx      )
76208b0bc30Shappy-lx    )
76308b0bc30Shappy-lx  )
764149a2326Sweiding liu
76514a67055Ssfencevma  // accept load flow if dcache ready (tlb is always ready)
76614a67055Ssfencevma  // TODO: prefetch need writeback to loadQueueFlag
76714a67055Ssfencevma  s0_out               := DontCare
768c7353d05SYanqin Li  s0_out.vaddr         := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr)
769db6cfb5aSHaoyuan Feng  s0_out.fullva        := s0_tlb_fullva
770cd2ff98bShappy-lx  s0_out.mask          := s0_sel_src.mask
771cd2ff98bShappy-lx  s0_out.uop           := s0_sel_src.uop
772cd2ff98bShappy-lx  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
773cd2ff98bShappy-lx  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
774cd2ff98bShappy-lx  s0_out.isPrefetch    := s0_sel_src.prf
775cd2ff98bShappy-lx  s0_out.isHWPrefetch  := s0_hw_prf_select
776cd2ff98bShappy-lx  s0_out.isFastReplay  := s0_sel_src.fast_rep
777cd2ff98bShappy-lx  s0_out.isLoadReplay  := s0_sel_src.ld_rep
778cd2ff98bShappy-lx  s0_out.isFastPath    := s0_sel_src.l2l_fwd
779cd2ff98bShappy-lx  s0_out.mshrid        := s0_sel_src.mshrid
78071489510SXuan Hu  s0_out.isvec           := s0_sel_src.isvec
781b240e1c0SAnzooooo  s0_out.is128bit        := s0_is128bit
78241d8d239Shappy-lx  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
78371489510SXuan Hu  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
784c7353d05SYanqin Li  s0_out.paddr         :=
785c7353d05SYanqin Li    Mux(s0_src_valid_vec(nc_idx), io.lsq.nc_ldin.bits.paddr,
786c7353d05SYanqin Li    Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
787c7353d05SYanqin Li    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U,
788c7353d05SYanqin Li    io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch
78908b0bc30Shappy-lx  s0_out.tlbNoQuery    := s0_tlb_no_query
79020a5248fSzhanglinjuan  // s0_out.rob_idx_valid   := s0_rob_idx_valid
79120a5248fSzhanglinjuan  // s0_out.inner_idx       := s0_inner_idx
79220a5248fSzhanglinjuan  // s0_out.rob_idx         := s0_rob_idx
79371489510SXuan Hu  s0_out.reg_offset      := s0_sel_src.reg_offset
79420a5248fSzhanglinjuan  // s0_out.offset          := s0_offset
795e20747afSXuan Hu  s0_out.vecActive             := s0_sel_src.vecActive
79626af847eSgood-circle  s0_out.usSecondInv    := s0_sel_src.usSecondInv
79771489510SXuan Hu  s0_out.is_first_ele   := s0_sel_src.is_first_ele
7985281d28fSweiding liu  s0_out.elemIdx        := s0_sel_src.elemIdx
79955178b77Sweiding liu  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
8005281d28fSweiding liu  s0_out.alignedType    := s0_sel_src.alignedType
8015281d28fSweiding liu  s0_out.mbIndex        := s0_sel_src.mbIndex
802c0355297SAnzooooo  s0_out.vecBaseVaddr   := s0_sel_src.vecBaseVaddr
8033952421bSweiding liu  // s0_out.flowPtr         := s0_sel_src.flowPtr
804b240e1c0SAnzooooo  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive && !s0_misalignWith16Byte
805b240e1c0SAnzooooo  s0_out.isMisalign := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
806753d2ed8SYanqin Li  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
807cd2ff98bShappy-lx  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
80814a67055Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
80914a67055Ssfencevma  }.otherwise{
810cd2ff98bShappy-lx    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
81114a67055Ssfencevma  }
812cd2ff98bShappy-lx  s0_out.schedIndex     := s0_sel_src.sched_idx
813c7353d05SYanqin Li  //for Svpbmt Nc
814c7353d05SYanqin Li  s0_out.nc := s0_sel_src.isnc
815c7353d05SYanqin Li  s0_out.data := s0_sel_src.data
816b240e1c0SAnzooooo  s0_out.misalignWith16Byte    := s0_misalignWith16Byte
817b240e1c0SAnzooooo  s0_out.misalignNeedWakeUp := s0_misalignNeedWakeUp
818b240e1c0SAnzooooo  s0_out.isFinalSplit := s0_finalSplit
81914a67055Ssfencevma
82014a67055Ssfencevma  // load fast replay
821753d2ed8SYanqin Li  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
82214a67055Ssfencevma
82363101478SHaojin Tang  // mmio
82463101478SHaojin Tang  io.lsq.uncache.ready := s0_mmio_fire
825bb76fc1bSYanqin Li  io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go
82663101478SHaojin Tang
82714a67055Ssfencevma  // load flow source ready
82876e71c02Shappy-lx  // cache missed load has highest priority
82976e71c02Shappy-lx  // always accept cache missed load flow from load replay queue
830753d2ed8SYanqin Li  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
83114a67055Ssfencevma
83214a67055Ssfencevma  // accept load flow from rs when:
83314a67055Ssfencevma  // 1) there is no lsq-replayed load
83476e71c02Shappy-lx  // 2) there is no fast replayed load
83576e71c02Shappy-lx  // 3) there is no high confidence prefetch request
836753d2ed8SYanqin Li  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
837753d2ed8SYanqin Li  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
838753d2ed8SYanqin Li  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
83914a67055Ssfencevma
84014a67055Ssfencevma  // for hw prefetch load flow feedback, to be added later
84114a67055Ssfencevma  // io.prefetch_in.ready := s0_hw_prf_select
84214a67055Ssfencevma
84314a67055Ssfencevma  // dcache replacement extra info
84414a67055Ssfencevma  // TODO: should prefetch load update replacement?
845753d2ed8SYanqin Li  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
84614a67055Ssfencevma
847596af5d2SHaojin Tang  // load wakeup
848bb76fc1bSYanqin Li  // TODO: vector load wakeup? frm_mabuf wakeup?
84921f0aff0Sweiding liu  val s0_wakeup_selector = Seq(
850b240e1c0SAnzooooo    s0_misalign_wakeup_fire,
851753d2ed8SYanqin Li    s0_src_valid_vec(super_rep_idx),
852753d2ed8SYanqin Li    s0_src_valid_vec(fast_rep_idx),
85321f0aff0Sweiding liu    s0_mmio_fire,
854bb76fc1bSYanqin Li    s0_nc_fire,
855753d2ed8SYanqin Li    s0_src_valid_vec(lsq_rep_idx),
856753d2ed8SYanqin Li    s0_src_valid_vec(int_iss_idx)
85721f0aff0Sweiding liu  )
85821f0aff0Sweiding liu  val s0_wakeup_format = Seq(
859b240e1c0SAnzooooo    io.misalign_ldin.bits.uop,
86021f0aff0Sweiding liu    io.replay.bits.uop,
86121f0aff0Sweiding liu    io.fast_rep_in.bits.uop,
86221f0aff0Sweiding liu    io.lsq.uncache.bits.uop,
863bb76fc1bSYanqin Li    io.lsq.nc_ldin.bits.uop,
86421f0aff0Sweiding liu    io.replay.bits.uop,
86521f0aff0Sweiding liu    io.ldin.bits.uop,
86621f0aff0Sweiding liu  )
86721f0aff0Sweiding liu  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
868bb76fc1bSYanqin Li  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && (
869c7353d05SYanqin Li    s0_src_valid_vec(super_rep_idx) ||
870c7353d05SYanqin Li    s0_src_valid_vec(fast_rep_idx) ||
871c7353d05SYanqin Li    s0_src_valid_vec(lsq_rep_idx) ||
872c7353d05SYanqin Li    (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf &&
873c7353d05SYanqin Li    !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))
874b240e1c0SAnzooooo  ) || s0_mmio_fire || s0_nc_fire || s0_misalign_wakeup_fire
87521f0aff0Sweiding liu  io.wakeup.bits := s0_wakeup_uop
876596af5d2SHaojin Tang
877ac17908cSHuijin Li  // prefetch.i(Zicbop)
878753d2ed8SYanqin Li  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
879753d2ed8SYanqin Li  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
880ac17908cSHuijin Li
88114a67055Ssfencevma  XSDebug(io.dcache.req.fire,
882149a2326Sweiding liu    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
88314a67055Ssfencevma  )
88414a67055Ssfencevma  XSDebug(s0_valid,
885870f462dSXuan Hu    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
88614a67055Ssfencevma    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
88714a67055Ssfencevma
88814a67055Ssfencevma  // Pipeline
88914a67055Ssfencevma  // --------------------------------------------------------------------------------
89014a67055Ssfencevma  // stage 1
89114a67055Ssfencevma  // --------------------------------------------------------------------------------
89214a67055Ssfencevma  // TLB resp (send paddr to dcache)
89314a67055Ssfencevma  val s1_valid      = RegInit(false.B)
89414a67055Ssfencevma  val s1_in         = Wire(new LqWriteBundle)
89514a67055Ssfencevma  val s1_out        = Wire(new LqWriteBundle)
89614a67055Ssfencevma  val s1_kill       = Wire(Bool())
89714a67055Ssfencevma  val s1_can_go     = s2_ready
89814a67055Ssfencevma  val s1_fire       = s1_valid && !s1_kill && s1_can_go
899e20747afSXuan Hu  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
900c7353d05SYanqin Li  val s1_nc_with_data = RegNext(s0_nc_with_data)
90114a67055Ssfencevma
90214a67055Ssfencevma  s1_ready := !s1_valid || s1_kill || s2_ready
90314a67055Ssfencevma  when (s0_fire) { s1_valid := true.B }
90414a67055Ssfencevma  .elsewhen (s1_fire) { s1_valid := false.B }
90514a67055Ssfencevma  .elsewhen (s1_kill) { s1_valid := false.B }
90614a67055Ssfencevma  s1_in   := RegEnable(s0_out, s0_fire)
90714a67055Ssfencevma
9085adc4829SYanqin Li  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
9095adc4829SYanqin Li  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
9105adc4829SYanqin Li  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
911cd2ff98bShappy-lx  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
91214a67055Ssfencevma  val s1_vaddr_hi         = Wire(UInt())
91314a67055Ssfencevma  val s1_vaddr_lo         = Wire(UInt())
91414a67055Ssfencevma  val s1_vaddr            = Wire(UInt())
91514a67055Ssfencevma  val s1_paddr_dup_lsu    = Wire(UInt())
916cca17e78Speixiaokun  val s1_gpaddr_dup_lsu   = Wire(UInt())
91714a67055Ssfencevma  val s1_paddr_dup_dcache = Wire(UInt())
918870f462dSXuan Hu  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
919c151d553SAnzooooo  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
92008b0bc30Shappy-lx  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
92148f7f553SYanqin Li  val s1_tlb_hit          = !io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
92248f7f553SYanqin Li  val s1_pbmt             = Mux(s1_tlb_hit, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W))
923c7353d05SYanqin Li  val s1_nc               = s1_in.nc
92414a67055Ssfencevma  val s1_prf              = s1_in.isPrefetch
92514a67055Ssfencevma  val s1_hw_prf           = s1_in.isHWPrefetch
92614a67055Ssfencevma  val s1_sw_prf           = s1_prf && !s1_hw_prf
92714a67055Ssfencevma  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
92814a67055Ssfencevma
92914a67055Ssfencevma  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
93014a67055Ssfencevma  s1_vaddr_lo         := s1_in.vaddr(5, 0)
93114a67055Ssfencevma  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
93208b0bc30Shappy-lx  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
93308b0bc30Shappy-lx  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
93408b0bc30Shappy-lx  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
93514a67055Ssfencevma
93614a67055Ssfencevma  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
93714a67055Ssfencevma    // printf("load idx = %d\n", s1_tlb_memidx.idx)
93814a67055Ssfencevma    s1_out.uop.debugInfo.tlbRespTime := GTimer()
93914a67055Ssfencevma  }
94014a67055Ssfencevma
941cd2ff98bShappy-lx  io.tlb.req_kill   := s1_kill || s1_dly_err
942149a2326Sweiding liu  io.tlb.req.bits.pmp_addr := s1_in.paddr
94314a67055Ssfencevma  io.tlb.resp.ready := true.B
94414a67055Ssfencevma
94514a67055Ssfencevma  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
94614a67055Ssfencevma  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
947cd2ff98bShappy-lx  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
94808b0bc30Shappy-lx  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
94914a67055Ssfencevma
95014a67055Ssfencevma  // store to load forwarding
951cd2ff98bShappy-lx  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
95214a67055Ssfencevma  io.sbuffer.vaddr := s1_vaddr
95314a67055Ssfencevma  io.sbuffer.paddr := s1_paddr_dup_lsu
95414a67055Ssfencevma  io.sbuffer.uop   := s1_in.uop
95514a67055Ssfencevma  io.sbuffer.sqIdx := s1_in.uop.sqIdx
95614a67055Ssfencevma  io.sbuffer.mask  := s1_in.mask
957870f462dSXuan Hu  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
95814a67055Ssfencevma
959e04c5f64SYanqin Li  io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
960e04c5f64SYanqin Li  io.ubuffer.vaddr := s1_vaddr
961e04c5f64SYanqin Li  io.ubuffer.paddr := s1_paddr_dup_lsu
962e04c5f64SYanqin Li  io.ubuffer.uop   := s1_in.uop
963e04c5f64SYanqin Li  io.ubuffer.sqIdx := s1_in.uop.sqIdx
964e04c5f64SYanqin Li  io.ubuffer.mask  := s1_in.mask
965e04c5f64SYanqin Li  io.ubuffer.pc    := s1_in.uop.pc // FIXME: remove it
966e04c5f64SYanqin Li
967cd2ff98bShappy-lx  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
96814a67055Ssfencevma  io.lsq.forward.vaddr     := s1_vaddr
96914a67055Ssfencevma  io.lsq.forward.paddr     := s1_paddr_dup_lsu
97014a67055Ssfencevma  io.lsq.forward.uop       := s1_in.uop
97114a67055Ssfencevma  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
972e50f3145Ssfencevma  io.lsq.forward.sqIdxMask := 0.U
97314a67055Ssfencevma  io.lsq.forward.mask      := s1_in.mask
974870f462dSXuan Hu  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
97514a67055Ssfencevma
97614a67055Ssfencevma  // st-ld violation query
977dde74b27SAnzooooo    // if store unit is 128-bits memory access, need match 128-bit
978b240e1c0SAnzooooo  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s1_in.isvec || s1_in.misalignWith16Byte) && s1_in.is128bit)))
979dde74b27SAnzooooo  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
98000e6f2e2Sweiding liu    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
981dde74b27SAnzooooo    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
98214a67055Ssfencevma  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
98314a67055Ssfencevma                       io.stld_nuke_query(w).valid && // query valid
98414a67055Ssfencevma                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
98500e6f2e2Sweiding liu                       s1_nuke_paddr_match(w) && // paddr match
98614a67055Ssfencevma                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
98714a67055Ssfencevma                      })).asUInt.orR && !s1_tlb_miss
98814a67055Ssfencevma
98914a67055Ssfencevma  s1_out                   := s1_in
99014a67055Ssfencevma  s1_out.vaddr             := s1_vaddr
991189833a1SHaoyuan Feng  s1_out.fullva            := io.tlb.resp.bits.fullva
99246e9ee74SHaoyuan Feng  s1_out.vaNeedExt         := io.tlb.resp.bits.excp(0).vaNeedExt
99346e9ee74SHaoyuan Feng  s1_out.isHyper           := io.tlb.resp.bits.excp(0).isHyper
99414a67055Ssfencevma  s1_out.paddr             := s1_paddr_dup_lsu
9958ecb4a7dSpeixiaokun  s1_out.gpaddr            := s1_gpaddr_dup_lsu
996ad415ae0SXiaokun-Pei  s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE
99714a67055Ssfencevma  s1_out.tlbMiss           := s1_tlb_miss
99814a67055Ssfencevma  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
99914a67055Ssfencevma  s1_out.rep_info.debug    := s1_in.uop.debugInfo
100014a67055Ssfencevma  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
1001cd2ff98bShappy-lx  s1_out.delayedLoadError  := s1_dly_err
1002c7353d05SYanqin Li  s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt)
1003c7353d05SYanqin Li  s1_out.mmio := Pbmt.isIO(s1_pbmt)
100414a67055Ssfencevma
1005cd2ff98bShappy-lx  when (!s1_dly_err) {
100614a67055Ssfencevma    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
100714a67055Ssfencevma    // af & pf exception were modified
100808b0bc30Shappy-lx    // if is tlbNoQuery request, don't trigger exception from tlb resp
100908b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
101008b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
101108b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
1012b240e1c0SAnzooooo    when (RegNext(io.tlb.req.bits.checkfullva) &&
101346e9ee74SHaoyuan Feng      (s1_out.uop.exceptionVec(loadPageFault) ||
101446e9ee74SHaoyuan Feng        s1_out.uop.exceptionVec(loadGuestPageFault) ||
101546e9ee74SHaoyuan Feng        s1_out.uop.exceptionVec(loadAccessFault))) {
1016db6cfb5aSHaoyuan Feng      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
1017562eaa0cSAnzooooo      s1_out.isMisalign := false.B
1018db6cfb5aSHaoyuan Feng    }
101914a67055Ssfencevma  } .otherwise {
102071489510SXuan Hu    s1_out.uop.exceptionVec(loadPageFault)      := false.B
1021e25e4d90SXuan Hu    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
102271489510SXuan Hu    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
1023562eaa0cSAnzooooo    s1_out.isMisalign := false.B
1024e20747afSXuan Hu    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
102514a67055Ssfencevma  }
102614a67055Ssfencevma
102714a67055Ssfencevma  // pointer chasing
10285adc4829SYanqin Li  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
102914a67055Ssfencevma  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
103014a67055Ssfencevma  val s1_fu_op_type_not_ld     = WireInit(false.B)
103114a67055Ssfencevma  val s1_not_fast_match        = WireInit(false.B)
103214a67055Ssfencevma  val s1_addr_mismatch         = WireInit(false.B)
103314a67055Ssfencevma  val s1_addr_misaligned       = WireInit(false.B)
1034cd2ff98bShappy-lx  val s1_fast_mismatch         = WireInit(false.B)
103514a67055Ssfencevma  val s1_ptr_chasing_canceled  = WireInit(false.B)
103614a67055Ssfencevma  val s1_cancel_ptr_chasing    = WireInit(false.B)
103714a67055Ssfencevma
10385adc4829SYanqin Li  val s1_redirect_reg = Wire(Valid(new Redirect))
10395adc4829SYanqin Li  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
10405adc4829SYanqin Li  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
10415adc4829SYanqin Li
1042cd2ff98bShappy-lx  s1_kill := s1_fast_rep_dly_kill ||
1043e50f3145Ssfencevma    s1_cancel_ptr_chasing ||
1044e50f3145Ssfencevma    s1_in.uop.robIdx.needFlush(io.redirect) ||
10455adc4829SYanqin Li    (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
1046c7353d05SYanqin Li    RegEnable(s0_kill, false.B, io.ldin.valid ||
1047c7353d05SYanqin Li      io.vecldin.valid || io.replay.valid ||
1048c7353d05SYanqin Li      io.l2l_fwd_in.valid || io.fast_rep_in.valid ||
1049c7353d05SYanqin Li      io.misalign_ldin.valid || io.lsq.nc_ldin.valid
1050c7353d05SYanqin Li    )
1051e50f3145Ssfencevma
1052c3b763d0SYinan Xu  if (EnableLoadToLoadForward) {
1053c3b763d0SYinan Xu    // Sometimes, we need to cancel the load-load forwarding.
1054c3b763d0SYinan Xu    // These can be put at S0 if timing is bad at S1.
1055c3b763d0SYinan Xu    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
1056cd2ff98bShappy-lx    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
1057cd2ff98bShappy-lx                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
1058cd2ff98bShappy-lx    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
1059cd2ff98bShappy-lx    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
10608241cb85SXuan Hu    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
1061c163075eSsfencevma    // Case 2: this load-load uop is cancelled
106214a67055Ssfencevma    s1_ptr_chasing_canceled := !io.ldin.valid
1063cd2ff98bShappy-lx    // Case 3: fast mismatch
1064cd2ff98bShappy-lx    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
106514a67055Ssfencevma
106614a67055Ssfencevma    when (s1_try_ptr_chasing) {
1067cd2ff98bShappy-lx      s1_cancel_ptr_chasing := s1_addr_mismatch ||
1068cd2ff98bShappy-lx                               s1_addr_misaligned ||
1069cd2ff98bShappy-lx                               s1_fu_op_type_not_ld ||
1070cd2ff98bShappy-lx                               s1_ptr_chasing_canceled ||
1071cd2ff98bShappy-lx                               s1_fast_mismatch
107214a67055Ssfencevma
107314a67055Ssfencevma      s1_in.uop           := io.ldin.bits.uop
1074870f462dSXuan Hu      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
1075c163075eSsfencevma      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
1076e50f3145Ssfencevma      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1077e50f3145Ssfencevma      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
107814a67055Ssfencevma
10798744445eSMaxpicca-Li      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
108014a67055Ssfencevma      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
108114a67055Ssfencevma      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
1082c3b763d0SYinan Xu    }
1083e50f3145Ssfencevma    when (!s1_cancel_ptr_chasing) {
1084c7353d05SYanqin Li      s0_ptr_chasing_canceled := s1_try_ptr_chasing &&
1085c7353d05SYanqin Li        !io.replay.fire && !io.fast_rep_in.fire &&
1086c7353d05SYanqin Li        !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) &&
1087c7353d05SYanqin Li        !io.misalign_ldin.fire &&
1088c7353d05SYanqin Li        !io.lsq.nc_ldin.valid
108914a67055Ssfencevma      when (s1_try_ptr_chasing) {
109014a67055Ssfencevma        io.ldin.ready := true.B
109114a67055Ssfencevma      }
1092c3b763d0SYinan Xu    }
1093c3b763d0SYinan Xu  }
1094c3b763d0SYinan Xu
109514a67055Ssfencevma  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
10965adc4829SYanqin Li  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
109714a67055Ssfencevma  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
109814a67055Ssfencevma  // If the timing here is not OK, load-load forwarding has to be disabled.
109914a67055Ssfencevma  // Or we calculate sqIdxMask at RS??
110014a67055Ssfencevma  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
110114a67055Ssfencevma  if (EnableLoadToLoadForward) {
110214a67055Ssfencevma    when (s1_try_ptr_chasing) {
110314a67055Ssfencevma      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
1104c3b763d0SYinan Xu    }
110514a67055Ssfencevma  }
1106024ee227SWilliam Wang
110714a67055Ssfencevma  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
110814a67055Ssfencevma  io.forward_mshr.mshrid := s1_out.mshrid
110914a67055Ssfencevma  io.forward_mshr.paddr  := s1_out.paddr
11100a47e4a1SWilliam Wang
111194998b06Shappy-lx  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
111294998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
111394998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
111494998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
111594998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
111694998b06Shappy-lx  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
1117506ca2a3SAnzooooo  loadTrigger.io.fromLoadStore.isVectorUnitStride    := s1_in.isvec && s1_in.is128bit
1118506ca2a3SAnzooooo  loadTrigger.io.fromLoadStore.mask                  := s1_in.mask
111994998b06Shappy-lx
112094998b06Shappy-lx  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
112194998b06Shappy-lx  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
112294998b06Shappy-lx  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
112394998b06Shappy-lx  s1_out.uop.trigger                  := s1_trigger_action
112494998b06Shappy-lx  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
1125c0355297SAnzooooo  s1_out.vecVaddrOffset := Mux(
1126c0355297SAnzooooo    s1_trigger_debug_mode || s1_trigger_breakpoint,
1127c0355297SAnzooooo    loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr,
112841c5202dSAnzooooo    s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr
1129c0355297SAnzooooo  )
1130d0d2c22dSAnzooooo  s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U)
113194998b06Shappy-lx
113214a67055Ssfencevma  XSDebug(s1_valid,
1133870f462dSXuan Hu    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
113414a67055Ssfencevma    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
1135683c1411Shappy-lx
113614a67055Ssfencevma  // Pipeline
113714a67055Ssfencevma  // --------------------------------------------------------------------------------
113814a67055Ssfencevma  // stage 2
113914a67055Ssfencevma  // --------------------------------------------------------------------------------
114014a67055Ssfencevma  // s2: DCache resp
114114a67055Ssfencevma  val s2_valid  = RegInit(false.B)
1142f6490124Ssfencevma  val s2_in     = Wire(new LqWriteBundle)
1143f6490124Ssfencevma  val s2_out    = Wire(new LqWriteBundle)
114414a67055Ssfencevma  val s2_kill   = Wire(Bool())
114514a67055Ssfencevma  val s2_can_go = s3_ready
114614a67055Ssfencevma  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1147e20747afSXuan Hu  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
114820a5248fSzhanglinjuan  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
11493406b3afSweiding liu  val s2_data_select  = genRdataOH(s2_out.uop)
11500b4afd34Scz4e  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0))
115141d8d239Shappy-lx  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1152002c10a4SYanqin Li  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
115394998b06Shappy-lx  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1154c7353d05SYanqin Li  val s2_nc_with_data = RegNext(s1_nc_with_data)
115537f33e11Scz4e  val s2_mmio_req = Wire(Valid(new MemExuOutput))
115637f33e11Scz4e  s2_mmio_req.valid := RegNextN(io.lsq.uncache.fire, 2, Some(false.B))
115737f33e11Scz4e  s2_mmio_req.bits  := RegNextN(io.lsq.uncache.bits, 2)
1158e4f69d78Ssfencevma
115914a67055Ssfencevma  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
116014a67055Ssfencevma  s2_ready := !s2_valid || s2_kill || s3_ready
116114a67055Ssfencevma  when (s1_fire) { s2_valid := true.B }
116214a67055Ssfencevma  .elsewhen (s2_fire) { s2_valid := false.B }
116314a67055Ssfencevma  .elsewhen (s2_kill) { s2_valid := false.B }
116414a67055Ssfencevma  s2_in := RegEnable(s1_out, s1_fire)
116514a67055Ssfencevma
116614a67055Ssfencevma  val s2_pmp = WireInit(io.pmp)
11676aee9d0bSAnzo  val s2_isMisalign = WireInit(s2_in.isMisalign)
1168f9ac118cSHaoyuan Feng
116914a67055Ssfencevma  val s2_prf    = s2_in.isPrefetch
117014a67055Ssfencevma  val s2_hw_prf = s2_in.isHWPrefetch
11716aee9d0bSAnzo  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
11726aee9d0bSAnzo  val s2_un_misalign_exception =  s2_vecActive &&
11736aee9d0bSAnzo                                  (s2_trigger_debug_mode || ExceptionNO.selectByFuAndUnSelect(s2_exception_vec, LduCfg, Seq(loadAddrMisaligned)).asUInt.orR)
11746aee9d0bSAnzo  val s2_check_mmio = !s2_prf && !s2_in.tlbMiss && Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_pmp.mmio) && !s2_un_misalign_exception
117514a67055Ssfencevma  // exception that may cause load addr to be invalid / illegal
117614a67055Ssfencevma  // if such exception happen, that inst and its exception info
117714a67055Ssfencevma  // will be force writebacked to rob
1178c7353d05SYanqin Li  val s2_actually_uncache = Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio
1179519244c7SYanqin Li  val s2_memBackTypeMM = !s2_pmp.mmio
1180cd2ff98bShappy-lx  when (!s2_in.delayedLoadError) {
1181c7353d05SYanqin Li    s2_exception_vec(loadAccessFault) := s2_vecActive && (
1182c7353d05SYanqin Li      s2_in.uop.exceptionVec(loadAccessFault) ||
118311d57984Slwd      s2_pmp.ld ||
1184b240e1c0SAnzooooo      (s2_isvec || s2_frm_mabuf) && s2_actually_uncache && !s2_prf && !s2_in.tlbMiss ||
1185c7353d05SYanqin Li      io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)
1186c7353d05SYanqin Li    )
118714a67055Ssfencevma  }
1188cd2ff98bShappy-lx
1189cd2ff98bShappy-lx  // soft prefetch will not trigger any exception (but ecc error interrupt may
1190cd2ff98bShappy-lx  // be triggered)
1191b2d1865fScz4e  val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) ||
1192b2d1865fScz4e                                s2_in.uop.exceptionVec(breakPoint)
1193b2d1865fScz4e  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) {
1194cd2ff98bShappy-lx    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
11956aee9d0bSAnzo    s2_isMisalign := false.B
119614a67055Ssfencevma  }
119794998b06Shappy-lx  val s2_exception = s2_vecActive &&
119894998b06Shappy-lx                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
1199b240e1c0SAnzooooo  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) &&
1200562eaa0cSAnzooooo                     s2_out.isMisalign && !s2_in.misalignWith16Byte && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode && !s2_check_mmio
1201066ca249Szhanglinjuan  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan, s2_d_corrupt) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
1202066ca249Szhanglinjuan  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr, s2_mshr_corrupt) = io.forward_mshr.forward()
120314a67055Ssfencevma  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
120414a67055Ssfencevma
120514a67055Ssfencevma  // writeback access fault caused by ecc error / bus error
120614a67055Ssfencevma  // * ecc data error is slow to generate, so we will not use it until load stage 3
120714a67055Ssfencevma  // * in load stage 3, an extra signal io.load_error will be used to
1208c7353d05SYanqin Li  // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp
120948f7f553SYanqin Li  val s2_tlb_hit = RegNext(s1_tlb_hit)
1210e50f3145Ssfencevma  val s2_mmio = !s2_prf &&
1211c7353d05SYanqin Li    !s2_exception && !s2_in.tlbMiss &&
121274050fc0SYanqin Li    Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_tlb_hit && s2_pmp.mmio)
1213c7353d05SYanqin Li  val s2_uncache = !s2_prf && !s2_exception && !s2_in.tlbMiss && s2_actually_uncache
1214e50f3145Ssfencevma
121514a67055Ssfencevma  val s2_full_fwd      = Wire(Bool())
12164b0d80d8SXuan Hu  val s2_mem_amb       = s2_in.uop.storeSetHit &&
12173b9e873dSHaoyuan Feng                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
121814a67055Ssfencevma
1219e50f3145Ssfencevma  val s2_tlb_miss      = s2_in.tlbMiss
12203b9e873dSHaoyuan Feng  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1221e50f3145Ssfencevma  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1222e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1223c7353d05SYanqin Li                         !s2_full_fwd && !s2_in.nc
122414a67055Ssfencevma
1225e50f3145Ssfencevma  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1226e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1227c7353d05SYanqin Li                         !s2_full_fwd && !s2_in.nc
1228e50f3145Ssfencevma
1229e50f3145Ssfencevma  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1230e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1231c7353d05SYanqin Li                         !s2_full_fwd && !s2_in.nc
1232e50f3145Ssfencevma
1233e50f3145Ssfencevma  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1234e50f3145Ssfencevma                        !s2_fwd_frm_d_chan_or_mshr &&
1235c7353d05SYanqin Li                        !s2_full_fwd && !s2_in.nc
1236e50f3145Ssfencevma
1237e50f3145Ssfencevma  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1238e50f3145Ssfencevma                         !io.lsq.ldld_nuke_query.req.ready
1239e50f3145Ssfencevma
1240e50f3145Ssfencevma  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1241e50f3145Ssfencevma                         !io.lsq.stld_nuke_query.req.ready
124214a67055Ssfencevma  // st-ld violation query
124314a67055Ssfencevma  //  NeedFastRecovery Valid when
124414a67055Ssfencevma  //  1. Fast recovery query request Valid.
124514a67055Ssfencevma  //  2. Load instruction is younger than requestors(store instructions).
124614a67055Ssfencevma  //  3. Physical address match.
124714a67055Ssfencevma  //  4. Data contains.
1248b240e1c0SAnzooooo  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s2_in.isvec || s2_in.misalignWith16Byte) && s2_in.is128bit)))
1249dde74b27SAnzooooo  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
125026af847eSgood-circle    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1251dde74b27SAnzooooo    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
125214a67055Ssfencevma  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
125314a67055Ssfencevma                          io.stld_nuke_query(w).valid && // query valid
125414a67055Ssfencevma                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
125526af847eSgood-circle                          s2_nuke_paddr_match(w) && // paddr match
125614a67055Ssfencevma                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1257e50f3145Ssfencevma                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1258e50f3145Ssfencevma
1259e50f3145Ssfencevma  val s2_cache_handled   = io.dcache.resp.bits.handled
1260e50f3145Ssfencevma
1261c7353d05SYanqin Li  //if it is NC with data, it should handle the replayed situation.
1262c7353d05SYanqin Li  //else s2_uncache will enter uncache buffer.
1263e50f3145Ssfencevma  val s2_troublem        = !s2_exception &&
1264c7353d05SYanqin Li                           (!s2_uncache || s2_nc_with_data) &&
1265e50f3145Ssfencevma                           !s2_prf &&
1266cd2ff98bShappy-lx                           !s2_in.delayedLoadError
1267e50f3145Ssfencevma
1268e50f3145Ssfencevma  io.dcache.resp.ready  := true.B
1269c7353d05SYanqin Li  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf)
1270e50f3145Ssfencevma  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
127114a67055Ssfencevma
127214a67055Ssfencevma  // fast replay require
1273e50f3145Ssfencevma  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1274e50f3145Ssfencevma  val s2_nuke_fast_rep   = !s2_mq_nack &&
1275e50f3145Ssfencevma                           !s2_dcache_miss &&
1276e50f3145Ssfencevma                           !s2_bank_conflict &&
1277e50f3145Ssfencevma                           !s2_wpu_pred_fail &&
1278e50f3145Ssfencevma                           s2_nuke
127914a67055Ssfencevma
12800aeeba0eSAnzo  val s2_fast_rep = !s2_in.isFastReplay &&
12810aeeba0eSAnzo                    !s2_mem_amb &&
1282e50f3145Ssfencevma                    !s2_tlb_miss &&
1283e50f3145Ssfencevma                    !s2_fwd_fail &&
1284ec45ae0cSsfencevma                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
1285b240e1c0SAnzooooo                    s2_troublem &&
1286b240e1c0SAnzooooo                    !s2_in.misalignNeedWakeUp
128714a67055Ssfencevma
1288e50f3145Ssfencevma  // need allocate new entry
1289e50f3145Ssfencevma  val s2_can_query = !s2_mem_amb &&
1290e50f3145Ssfencevma                     !s2_tlb_miss &&
1291e50f3145Ssfencevma                     !s2_fwd_fail &&
129241d8d239Shappy-lx                     !s2_frm_mabuf &&
12931021e139SAnzo                     !s2_fast_rep &&
1294e50f3145Ssfencevma                     s2_troublem
1295e50f3145Ssfencevma
129692bcee1cScz4e  val s2_data_fwded = s2_dcache_miss && s2_full_fwd
129714a67055Ssfencevma
1298562eaa0cSAnzooooo  // For misaligned, we will keep the misaligned exception at S2 and before.
1299562eaa0cSAnzooooo  // Here a judgement is made as to whether a misaligned exception needs to actually be generated.
1300562eaa0cSAnzooooo  // We will generate misaligned exceptions at mmio.
1301562eaa0cSAnzooooo  val s2_real_exceptionVec = WireInit(s2_exception_vec)
1302562eaa0cSAnzooooo  s2_real_exceptionVec(loadAddrMisaligned) := s2_out.isMisalign && s2_check_mmio
1303066ca249Szhanglinjuan  s2_real_exceptionVec(loadAccessFault) := s2_exception_vec(loadAccessFault) ||
1304066ca249Szhanglinjuan    s2_fwd_frm_d_chan && s2_d_corrupt ||
13055a36f63dSAnzo    s2_fwd_data_valid && s2_fwd_frm_mshr && s2_mshr_corrupt
1306562eaa0cSAnzooooo  val s2_real_exception = s2_vecActive &&
1307562eaa0cSAnzooooo    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_real_exceptionVec, LduCfg).asUInt.orR)
1308562eaa0cSAnzooooo
13090ae34b38SAnzo  val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid
13100ae34b38SAnzo  val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem
13110ae34b38SAnzo  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_real_exception || s2_in.misalignNeedWakeUp // don't need to replay and is not a mmio\misalign no data
13120ae34b38SAnzo  val s2_safe_writeback = s2_real_exception || s2_safe_wakeup || s2_vp_match_fail || s2_in.misalignNeedWakeUp
13130ae34b38SAnzo
131414a67055Ssfencevma  // ld-ld violation require
131514a67055Ssfencevma  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
131614a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
131714a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
131814a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1319c7353d05SYanqin Li  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1320c7353d05SYanqin Li  io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data
132114a67055Ssfencevma
132214a67055Ssfencevma  // st-ld violation require
132314a67055Ssfencevma  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
132414a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
132514a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
132614a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1327c7353d05SYanqin Li  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1328c7353d05SYanqin Li  io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data
132914a67055Ssfencevma
133014a67055Ssfencevma  // merge forward result
133114a67055Ssfencevma  // lsq has higher priority than sbuffer
1332cdbff57cSHaoyuan Feng  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1333cdbff57cSHaoyuan Feng  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
133426af847eSgood-circle  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
133514a67055Ssfencevma  // generate XLEN/8 Muxs
1336cdbff57cSHaoyuan Feng  for (i <- 0 until VLEN / 8) {
1337e04c5f64SYanqin Li    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i)
1338e04c5f64SYanqin Li    s2_fwd_data(i) :=
1339e04c5f64SYanqin Li      Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i),
1340e04c5f64SYanqin Li      Mux(s2_nc_with_data, io.ubuffer.forwardData(i),
1341e04c5f64SYanqin Li      io.sbuffer.forwardData(i)))
134214a67055Ssfencevma  }
134314a67055Ssfencevma
134414a67055Ssfencevma  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1345870f462dSXuan Hu    s2_in.uop.pc,
134614a67055Ssfencevma    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
134714a67055Ssfencevma    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
134814a67055Ssfencevma  )
134914a67055Ssfencevma
135014a67055Ssfencevma  //
135114a67055Ssfencevma  s2_out                     := s2_in
13529f9e2fe1SAnzo  s2_out.uop.fpWen           := s2_in.uop.fpWen
1353c7353d05SYanqin Li  s2_out.nc                  := s2_in.nc
135414a67055Ssfencevma  s2_out.mmio                := s2_mmio
1355519244c7SYanqin Li  s2_out.memBackTypeMM       := s2_memBackTypeMM
13566aee9d0bSAnzo  s2_out.isMisalign          := s2_isMisalign
13574b0d80d8SXuan Hu  s2_out.uop.flushPipe       := false.B
1358562eaa0cSAnzooooo  s2_out.uop.exceptionVec    := s2_real_exceptionVec
135914a67055Ssfencevma  s2_out.forwardMask         := s2_fwd_mask
136014a67055Ssfencevma  s2_out.forwardData         := s2_fwd_data
136114a67055Ssfencevma  s2_out.handledByMSHR       := s2_cache_handled
1362e50f3145Ssfencevma  s2_out.miss                := s2_dcache_miss && s2_troublem
136314a67055Ssfencevma  s2_out.feedbacked          := io.feedback_fast.valid
136441c5202dSAnzooooo  s2_out.uop.vpu.vstart      := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew)
136514a67055Ssfencevma
136614a67055Ssfencevma  // Generate replay signal caused by:
136714a67055Ssfencevma  // * st-ld violation check
136814a67055Ssfencevma  // * tlb miss
136914a67055Ssfencevma  // * dcache replay
137014a67055Ssfencevma  // * forward data invalid
137114a67055Ssfencevma  // * dcache miss
137214a67055Ssfencevma  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1373e50f3145Ssfencevma  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1374e50f3145Ssfencevma  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1375e50f3145Ssfencevma  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1376e50f3145Ssfencevma  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
137714a67055Ssfencevma  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1378e50f3145Ssfencevma  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
137914a67055Ssfencevma  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
138014a67055Ssfencevma  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1381e50f3145Ssfencevma  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
138214a67055Ssfencevma  s2_out.rep_info.full_fwd        := s2_data_fwded
138326af847eSgood-circle  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
138426af847eSgood-circle  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
138514a67055Ssfencevma  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
138614a67055Ssfencevma  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
138714a67055Ssfencevma  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
138814a67055Ssfencevma  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1389185e6164SHaoyuan Feng  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1390185e6164SHaoyuan Feng  s2_out.rep_info.tlb_full        := io.tlb_hint.full
139114a67055Ssfencevma
139214a67055Ssfencevma  // if forward fail, replay this inst from fetch
1393e50f3145Ssfencevma  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
139414a67055Ssfencevma  // if ld-ld violation is detected, replay from this inst from fetch
139514a67055Ssfencevma  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
139614a67055Ssfencevma
139714a67055Ssfencevma  // to be removed
1398cd2ff98bShappy-lx  io.feedback_fast.valid                 := false.B
139914a67055Ssfencevma  io.feedback_fast.bits.hit              := false.B
140014a67055Ssfencevma  io.feedback_fast.bits.flushState       := s2_in.ptwBack
14017f8f47b4SXuan Hu  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
140238f78b5dSxiaofeibao-xjtu  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
140328ac1c16Sxiaofeibao-xjtu  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
140414a67055Ssfencevma  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
140514a67055Ssfencevma  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
140614a67055Ssfencevma
140763101478SHaojin Tang  io.ldCancel.ld1Cancel := false.B
14082326221cSXuan Hu
140914a67055Ssfencevma  // fast wakeup
14105adc4829SYanqin Li  val s1_fast_uop_valid = WireInit(false.B)
14115adc4829SYanqin Li  s1_fast_uop_valid :=
141214a67055Ssfencevma    !io.dcache.s1_disable_fast_wakeup &&
141314a67055Ssfencevma    s1_valid &&
141414a67055Ssfencevma    !s1_kill &&
1415f9ac118cSHaoyuan Feng    !io.tlb.resp.bits.miss &&
141614a67055Ssfencevma    !io.lsq.forward.dataInvalidFast
1417c7353d05SYanqin Li  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
14185adc4829SYanqin Li  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
141914a67055Ssfencevma
142014a67055Ssfencevma  //
1421495ea2f0Ssfencevma  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
14220d32f713Shappy-lx
1423cd2ff98bShappy-lx  // RegNext prefetch train for better timing
1424cd2ff98bShappy-lx  // ** Now, prefetch train is valid at load s3 **
14254ccb2e8bSYanqin Li  val s2_prefetch_train_valid = WireInit(false.B)
1426c7353d05SYanqin Li  s2_prefetch_train_valid              := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf)
14274ccb2e8bSYanqin Li  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
14285adc4829SYanqin Li  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
14294ccb2e8bSYanqin Li  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
14304ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
14314ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
1432b240e1c0SAnzooooo  io.prefetch_train.bits.isFinalSplit      := false.B
1433b240e1c0SAnzooooo  io.prefetch_train.bits.misalignWith16Byte := false.B
1434b240e1c0SAnzooooo  io.prefetch_train.bits.misalignNeedWakeUp := false.B
1435b240e1c0SAnzooooo  io.prefetch_train.bits.updateAddrValid := false.B
1436b240e1c0SAnzooooo  io.prefetch_train.bits.isMisalign := false.B
1437562eaa0cSAnzooooo  io.prefetch_train.bits.hasException := false.B
14384ccb2e8bSYanqin Li  io.s1_prefetch_spec := s1_fire
143995e60337SYanqin Li  io.s2_prefetch_spec := s2_prefetch_train_valid
14400d32f713Shappy-lx
14415adc4829SYanqin Li  val s2_prefetch_train_l1_valid = WireInit(false.B)
1442c7353d05SYanqin Li  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_uncache
14435adc4829SYanqin Li  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
14445adc4829SYanqin Li  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
14455adc4829SYanqin Li  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
14465adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
14475adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
1448b240e1c0SAnzooooo  io.prefetch_train_l1.bits.isFinalSplit      := false.B
1449b240e1c0SAnzooooo  io.prefetch_train_l1.bits.misalignWith16Byte := false.B
1450b240e1c0SAnzooooo  io.prefetch_train_l1.bits.misalignNeedWakeUp := false.B
1451b240e1c0SAnzooooo  io.prefetch_train_l1.bits.updateAddrValid := false.B
1452562eaa0cSAnzooooo  io.prefetch_train_l1.bits.hasException := false.B
1453b240e1c0SAnzooooo  io.prefetch_train_l1.bits.isMisalign := false.B
145404665835SMaxpicca-Li  if (env.FPGAPlatform){
145504665835SMaxpicca-Li    io.dcache.s0_pc := DontCare
145604665835SMaxpicca-Li    io.dcache.s1_pc := DontCare
1457977e92c1SWilliam Wang    io.dcache.s2_pc := DontCare
145804665835SMaxpicca-Li  }else{
1459870f462dSXuan Hu    io.dcache.s0_pc := s0_out.uop.pc
1460870f462dSXuan Hu    io.dcache.s1_pc := s1_out.uop.pc
1461870f462dSXuan Hu    io.dcache.s2_pc := s2_out.uop.pc
146204665835SMaxpicca-Li  }
1463faeef328SAnzo  io.dcache.s2_kill := s2_pmp.ld || s2_pmp.st || s2_actually_uncache || s2_kill
1464e4f69d78Ssfencevma
1465e50f3145Ssfencevma  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
146614a67055Ssfencevma  val s2_ld_valid_dup = RegInit(0.U(6.W))
146714a67055Ssfencevma  s2_ld_valid_dup := 0x0.U(6.W)
146814a67055Ssfencevma  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1469e50f3145Ssfencevma  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
147014a67055Ssfencevma  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1471024ee227SWilliam Wang
147214a67055Ssfencevma  // Pipeline
147314a67055Ssfencevma  // --------------------------------------------------------------------------------
147414a67055Ssfencevma  // stage 3
147514a67055Ssfencevma  // --------------------------------------------------------------------------------
147614a67055Ssfencevma  // writeback and update load queue
14775adc4829SYanqin Li  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
147814a67055Ssfencevma  val s3_in           = RegEnable(s2_out, s2_fire)
1479870f462dSXuan Hu  val s3_out          = Wire(Valid(new MemExuOutput))
1480495ea2f0Ssfencevma  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
148114a67055Ssfencevma  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
148214a67055Ssfencevma  val s3_fast_rep     = Wire(Bool())
1483c7353d05SYanqin Li  val s3_nc_with_data = RegNext(s2_nc_with_data)
14845adc4829SYanqin Li  val s3_troublem     = GatedValidRegNext(s2_troublem)
148514a67055Ssfencevma  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
148620a5248fSzhanglinjuan  val s3_vecout       = Wire(new OnlyVecExuOutput)
1487e20747afSXuan Hu  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
148820a5248fSzhanglinjuan  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
14895281d28fSweiding liu  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
14905281d28fSweiding liu  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
149141d8d239Shappy-lx  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
149237f33e11Scz4e  val s3_mmio_req     = RegNext(s2_mmio_req)
149337f33e11Scz4e  val s3_pdest        = RegNext(Mux(s2_valid, s2_out.uop.pdest, s2_mmio_req.bits.uop.pdest))
149437f33e11Scz4e  val s3_rfWen        = RegEnable(Mux(s2_valid, s2_out.uop.rfWen, s2_mmio_req.bits.uop.rfWen), s2_valid || s2_mmio_req.valid)
149537f33e11Scz4e  val s3_fpWen        = RegEnable(Mux(s2_valid, s2_out.uop.fpWen, s2_mmio_req.bits.uop.fpWen), s2_valid || s2_mmio_req.valid)
14963406b3afSweiding liu  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
14973406b3afSweiding liu  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
149872dab974Scz4e  val s3_hw_err   =
149908b0bc30Shappy-lx      if (EnableAccurateLoadError) {
150008b0bc30Shappy-lx        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
150108b0bc30Shappy-lx      } else {
150208b0bc30Shappy-lx        WireInit(false.B)
150308b0bc30Shappy-lx      }
150408b0bc30Shappy-lx  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
150572dab974Scz4e  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_hw_err
1506562eaa0cSAnzooooo  val s3_exception = RegEnable(s2_real_exception, s2_fire)
150708b0bc30Shappy-lx  val s3_mis_align = RegEnable(s2_mis_align, s2_fire)
150894998b06Shappy-lx  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
1509b240e1c0SAnzooooo
151026af847eSgood-circle  // TODO: Fix vector load merge buffer nack
151126af847eSgood-circle  val s3_vec_mb_nack  = Wire(Bool())
151226af847eSgood-circle  s3_vec_mb_nack     := false.B
151326af847eSgood-circle  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
151426af847eSgood-circle
151514a67055Ssfencevma  s3_ready := !s3_valid || s3_kill || io.ldout.ready
151637f33e11Scz4e
1517a760aeb0Shappy-lx
1518e50f3145Ssfencevma  // forwrad last beat
151941d8d239Shappy-lx  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1520e50f3145Ssfencevma
1521638f3d84SYanqin Li  val s3_can_enter_lsq_valid = s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_in.misalignNeedWakeUp
1522562eaa0cSAnzooooo  io.lsq.ldin.valid := s3_can_enter_lsq_valid
152395767918Szhanglinjuan  // TODO: check this --by hx
152495767918Szhanglinjuan  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
152514a67055Ssfencevma  io.lsq.ldin.bits := s3_in
152608b0bc30Shappy-lx  io.lsq.ldin.bits.miss := s3_in.miss
1527594c5198Ssfencevma
152841d8d239Shappy-lx  // connect to misalignBuffer
1529562eaa0cSAnzooooo  val toMisalignBufferValid = s3_can_enter_lsq_valid && s3_mis_align && !s3_frm_mabuf
1530b240e1c0SAnzooooo  io.misalign_buf.valid := toMisalignBufferValid
153141d8d239Shappy-lx  io.misalign_buf.bits  := s3_in
153241d8d239Shappy-lx
1533e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1534638f3d84SYanqin Li  io.lsq.ldin.bits.nc_with_data := s3_nc_with_data
153514a67055Ssfencevma  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
153614a67055Ssfencevma  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
15375adc4829SYanqin Li  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1538562eaa0cSAnzooooo  io.lsq.ldin.bits.updateAddrValid := !s3_mis_align && (!s3_frm_mabuf || s3_in.isFinalSplit) || s3_exception
1539562eaa0cSAnzooooo  io.lsq.ldin.bits.hasException := false.B
1540a760aeb0Shappy-lx
154114a67055Ssfencevma  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1542e50f3145Ssfencevma  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1543e4f69d78Ssfencevma
1544e04c5f64SYanqin Li  val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem
15453b1a683bSsfencevma  val s3_rep_frm_fetch = s3_vp_match_fail
154614a67055Ssfencevma  val s3_ldld_rep_inst =
154714a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.valid &&
154814a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
15495adc4829SYanqin Li      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
15503b1a683bSsfencevma  val s3_flushPipe = s3_ldld_rep_inst
155167cddb05SWilliam Wang
1552b240e1c0SAnzooooo  val s3_lrq_rep_info = WireInit(s3_in.rep_info)
1553b240e1c0SAnzooooo  s3_lrq_rep_info.misalign_nack := toMisalignBufferValid && !io.misalign_buf.ready
1554b240e1c0SAnzooooo  val s3_lrq_sel_rep_cause = PriorityEncoderOH(s3_lrq_rep_info.cause.asUInt)
1555b240e1c0SAnzooooo  val s3_replayqueue_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause))
1556562eaa0cSAnzooooo  s3_replayqueue_rep_cause(LoadReplayCauses.C_MF) := s3_mis_align && s3_lrq_rep_info.misalign_nack
1557b240e1c0SAnzooooo
1558b240e1c0SAnzooooo  val s3_mab_rep_info = WireInit(s3_in.rep_info)
1559b240e1c0SAnzooooo  val s3_mab_sel_rep_cause = PriorityEncoderOH(s3_mab_rep_info.cause.asUInt)
1560b240e1c0SAnzooooo  val s3_misalign_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause))
1561b240e1c0SAnzooooo
1562b240e1c0SAnzooooo  s3_misalign_rep_cause := Mux(
1563b240e1c0SAnzooooo    s3_in.misalignNeedWakeUp,
1564b240e1c0SAnzooooo    0.U.asTypeOf(s3_mab_rep_info.cause.cloneType),
1565b240e1c0SAnzooooo    VecInit(s3_mab_sel_rep_cause.asBools)
1566b240e1c0SAnzooooo  )
1567b240e1c0SAnzooooo
156872dab974Scz4e  when (s3_exception || s3_hw_err || s3_rep_frm_fetch || s3_frm_mabuf) {
1569b240e1c0SAnzooooo    s3_replayqueue_rep_cause := 0.U.asTypeOf(s3_lrq_rep_info.cause.cloneType)
1570e4f69d78Ssfencevma  } .otherwise {
1571b240e1c0SAnzooooo    s3_replayqueue_rep_cause := VecInit(s3_lrq_sel_rep_cause.asBools)
1572b240e1c0SAnzooooo
1573e4f69d78Ssfencevma  }
1574b240e1c0SAnzooooo  io.lsq.ldin.bits.rep_info.cause := s3_replayqueue_rep_cause
1575b240e1c0SAnzooooo
1576024ee227SWilliam Wang
1577e50f3145Ssfencevma  // Int load, if hit, will be writebacked at s3
1578562eaa0cSAnzooooo  s3_out.valid                := s3_valid && s3_safe_writeback && !toMisalignBufferValid
157914a67055Ssfencevma  s3_out.bits.uop             := s3_in.uop
1580b1f28039Ssfencevma  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen
158172dab974Scz4e  s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_in.uop.exceptionVec(loadAccessFault) && s3_vecActive
158272dab974Scz4e  s3_out.bits.uop.exceptionVec(hardwareError) := s3_hw_err && s3_vecActive
158371489510SXuan Hu  s3_out.bits.uop.flushPipe   := false.B
15842e5ebf51SAnzo  s3_out.bits.uop.replayInst  := false.B
158514a67055Ssfencevma  s3_out.bits.data            := s3_in.data
1586bd3e32c1Ssinsanction  s3_out.bits.isFromLoadUnit  := true.B
158714a67055Ssfencevma  s3_out.bits.debug.isMMIO    := s3_in.mmio
1588bb76fc1bSYanqin Li  s3_out.bits.debug.isNC      := s3_in.nc
158914a67055Ssfencevma  s3_out.bits.debug.isPerfCnt := false.B
159014a67055Ssfencevma  s3_out.bits.debug.paddr     := s3_in.paddr
159114a67055Ssfencevma  s3_out.bits.debug.vaddr     := s3_in.vaddr
159226af847eSgood-circle
159326af847eSgood-circle  // Vector load, writeback to merge buffer
159426af847eSgood-circle  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
159520a5248fSzhanglinjuan  s3_vecout.isvec             := s3_isvec
159620a5248fSzhanglinjuan  s3_vecout.vecdata           := 0.U // Data will be assigned later
159720a5248fSzhanglinjuan  s3_vecout.mask              := s3_in.mask
159820a5248fSzhanglinjuan  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
159920a5248fSzhanglinjuan  // s3_vecout.inner_idx         := s3_in.inner_idx
160020a5248fSzhanglinjuan  // s3_vecout.rob_idx           := s3_in.rob_idx
160120a5248fSzhanglinjuan  // s3_vecout.offset            := s3_in.offset
160220a5248fSzhanglinjuan  s3_vecout.reg_offset        := s3_in.reg_offset
1603e20747afSXuan Hu  s3_vecout.vecActive         := s3_vecActive
160420a5248fSzhanglinjuan  s3_vecout.is_first_ele      := s3_in.is_first_ele
16053952421bSweiding liu  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
16063952421bSweiding liu  // s3_vecout.flowPtr           := s3_in.flowPtr
16075281d28fSweiding liu  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
160855178b77Sweiding liu  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1609506ca2a3SAnzooooo  s3_vecout.trigger           := s3_in.uop.trigger
161041c5202dSAnzooooo  s3_vecout.vstart            := s3_in.uop.vpu.vstart
1611d0d2c22dSAnzooooo  s3_vecout.vecTriggerMask    := s3_in.vecTriggerMask
1612b7618691Sweiding liu  val s3_usSecondInv          = s3_in.usSecondInv
1613024ee227SWilliam Wang
1614b240e1c0SAnzooooo  val s3_frm_mis_flush     = s3_frm_mabuf &&
1615b240e1c0SAnzooooo    (io.misalign_ldout.bits.rep_info.fwd_fail || io.misalign_ldout.bits.rep_info.mem_amb || io.misalign_ldout.bits.rep_info.nuke)
1616b240e1c0SAnzooooo
1617b240e1c0SAnzooooo  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe || s3_frm_mis_flush) && !s3_exception
16183343d4a5Ssfencevma  io.rollback.bits             := DontCare
161971489510SXuan Hu  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
16203343d4a5Ssfencevma  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
16218241cb85SXuan Hu  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
16228241cb85SXuan Hu  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
1623b240e1c0SAnzooooo  io.rollback.bits.level       := Mux(s3_rep_frm_fetch || s3_frm_mis_flush, RedirectLevel.flush, RedirectLevel.flushAfter)
16248241cb85SXuan Hu  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
16253343d4a5Ssfencevma  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1626e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1627cb9c18dcSWilliam Wang
162814a67055Ssfencevma  io.lsq.ldin.bits.uop := s3_out.bits.uop
1629b240e1c0SAnzooooo//  io.lsq.ldin.bits.uop.exceptionVec(loadAddrMisaligned) := Mux(s3_in.onlyMisalignException, false.B, s3_in.uop.exceptionVec(loadAddrMisaligned))
1630e4f69d78Ssfencevma
1631562eaa0cSAnzooooo  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep || s3_mis_align
163214a67055Ssfencevma  io.lsq.ldld_nuke_query.revoke := s3_revoke
163314a67055Ssfencevma  io.lsq.stld_nuke_query.revoke := s3_revoke
1634e4f69d78Ssfencevma
1635e4f69d78Ssfencevma  // feedback slow
163608b0bc30Shappy-lx  s3_fast_rep := RegNext(s2_fast_rep)
1637e50f3145Ssfencevma
1638cd2ff98bShappy-lx  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1639cd2ff98bShappy-lx                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1640cd2ff98bShappy-lx                        !s3_in.feedbacked
1641594c5198Ssfencevma
164226af847eSgood-circle  // feedback: scalar load will send feedback to RS
164326af847eSgood-circle  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
164441d8d239Shappy-lx  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1645b240e1c0SAnzooooo  io.feedback_slow.bits.hit              := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready
164614a67055Ssfencevma  io.feedback_slow.bits.flushState       := s3_in.ptwBack
16475db4956bSzhanglyGit  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
164838f78b5dSxiaofeibao-xjtu  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
164928ac1c16Sxiaofeibao-xjtu  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
165014a67055Ssfencevma  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
165114a67055Ssfencevma  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1652e4f69d78Ssfencevma
165308b0bc30Shappy-lx  // TODO: vector wakeup?
1654b240e1c0SAnzooooo  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && (!s3_frm_mabuf || s3_in.misalignNeedWakeUp)
165514a67055Ssfencevma
165637f33e11Scz4e  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio_req.bits)
1657e4f69d78Ssfencevma
1658cb9c18dcSWilliam Wang  // data from load queue refill
1659c7353d05SYanqin Li  val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3)
1660c7353d05SYanqin Li  val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData()
1661c7353d05SYanqin Li  val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List(
1662c7353d05SYanqin Li    "b000".U -> s3_merged_data_frm_mmio(63,  0),
1663c7353d05SYanqin Li    "b001".U -> s3_merged_data_frm_mmio(63,  8),
1664c7353d05SYanqin Li    "b010".U -> s3_merged_data_frm_mmio(63, 16),
1665c7353d05SYanqin Li    "b011".U -> s3_merged_data_frm_mmio(63, 24),
1666c7353d05SYanqin Li    "b100".U -> s3_merged_data_frm_mmio(63, 32),
1667c7353d05SYanqin Li    "b101".U -> s3_merged_data_frm_mmio(63, 40),
1668c7353d05SYanqin Li    "b110".U -> s3_merged_data_frm_mmio(63, 48),
1669c7353d05SYanqin Li    "b111".U -> s3_merged_data_frm_mmio(63, 56)
1670cb9c18dcSWilliam Wang  ))
1671c7353d05SYanqin Li  val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio)
1672cb9c18dcSWilliam Wang
1673bb76fc1bSYanqin Li  /* data from pipe, which forward from respectively
1674bb76fc1bSYanqin Li   *  dcache hit: [D channel, mshr, sbuffer, sq]
1675bb76fc1bSYanqin Li   *  nc_with_data: [sq]
1676bb76fc1bSYanqin Li   */
167708b0bc30Shappy-lx
167846236761SYanqin Li  val s2_ld_data_frm_nc = shiftDataToHigh(s2_out.paddr, s2_out.data)
16790b4afd34Scz4e  val s2_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle)
16800b4afd34Scz4e  s2_ld_raw_data_frm_pipe.respDcacheData       := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data)
16810b4afd34Scz4e  s2_ld_raw_data_frm_pipe.forward_D            := s2_fwd_frm_d_chan && !s2_nc_with_data
16820b4afd34Scz4e  s2_ld_raw_data_frm_pipe.forwardData_D        := s2_fwd_data_frm_d_chan
16830b4afd34Scz4e  s2_ld_raw_data_frm_pipe.forward_mshr         := s2_fwd_frm_mshr && !s2_nc_with_data
16840b4afd34Scz4e  s2_ld_raw_data_frm_pipe.forwardData_mshr     := s2_fwd_data_frm_mshr
16850b4afd34Scz4e  s2_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid
168614a67055Ssfencevma
16870b4afd34Scz4e  s2_ld_raw_data_frm_pipe.forwardMask          := s2_fwd_mask
16880b4afd34Scz4e  s2_ld_raw_data_frm_pipe.forwardData          := s2_fwd_data
16890b4afd34Scz4e  s2_ld_raw_data_frm_pipe.uop                  := s2_out.uop
16900b4afd34Scz4e  s2_ld_raw_data_frm_pipe.addrOffset           := s2_out.paddr(3, 0)
1691bb76fc1bSYanqin Li
16920b4afd34Scz4e  val s2_ld_raw_data_frm_tlD = s2_ld_raw_data_frm_pipe.mergeTLData()
16930b4afd34Scz4e  val s2_merged_data_frm_pipe = s2_ld_raw_data_frm_pipe.mergeLsqFwdData(s2_ld_raw_data_frm_tlD)
16940b4afd34Scz4e  val s3_merged_data_frm_pipe = RegEnable(s2_merged_data_frm_pipe, s2_fire)
169508b0bc30Shappy-lx
169608b0bc30Shappy-lx  // duplicate reg for ldout and vecldout
169708b0bc30Shappy-lx  private val LdDataDup = 3
169808b0bc30Shappy-lx  require(LdDataDup >= 2)
169908b0bc30Shappy-lx
1700bb76fc1bSYanqin Li  val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
170108b0bc30Shappy-lx    VecInit(Seq(
17020b4afd34Scz4e      s3_merged_data_frm_pipe(63,      0),
17030b4afd34Scz4e      s3_merged_data_frm_pipe(71,      8),
17040b4afd34Scz4e      s3_merged_data_frm_pipe(79,     16),
17050b4afd34Scz4e      s3_merged_data_frm_pipe(87,     24),
17060b4afd34Scz4e      s3_merged_data_frm_pipe(95,     32),
17070b4afd34Scz4e      s3_merged_data_frm_pipe(103,    40),
17080b4afd34Scz4e      s3_merged_data_frm_pipe(111,    48),
17090b4afd34Scz4e      s3_merged_data_frm_pipe(119,    56),
17100b4afd34Scz4e      s3_merged_data_frm_pipe(127,    64),
17110b4afd34Scz4e      s3_merged_data_frm_pipe(127,    72),
17120b4afd34Scz4e      s3_merged_data_frm_pipe(127,    80),
17130b4afd34Scz4e      s3_merged_data_frm_pipe(127,    88),
17140b4afd34Scz4e      s3_merged_data_frm_pipe(127,    96),
17150b4afd34Scz4e      s3_merged_data_frm_pipe(127,   104),
17160b4afd34Scz4e      s3_merged_data_frm_pipe(127,   112),
17170b4afd34Scz4e      s3_merged_data_frm_pipe(127,   120),
171808b0bc30Shappy-lx    ))
171908b0bc30Shappy-lx  }))
1720bb76fc1bSYanqin Li  val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1721bb76fc1bSYanqin Li    Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i))
172208b0bc30Shappy-lx  }))
17230b4afd34Scz4e  val s3_ld_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
17240b4afd34Scz4e    newRdataHelper(s3_data_select, s3_picked_data_frm_pipe(i))
17250b4afd34Scz4e  }))
1726cb9c18dcSWilliam Wang
1727e4f69d78Ssfencevma  // FIXME: add 1 cycle delay ?
172863101478SHaojin Tang  // io.lsq.uncache.ready := !s3_valid
172937f33e11Scz4e  val s3_ldout_valid  = s3_mmio_req.valid ||
173037f33e11Scz4e                        s3_out.valid && RegNext(!s2_out.isvec && !s2_out.isFrmMisAlignBuf)
173123761fd6SHaoyuan Feng  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
173237f33e11Scz4e  io.ldout.valid       := s3_ldout_valid
173314a67055Ssfencevma  io.ldout.bits        := s3_ld_wb_meta
17340b4afd34Scz4e  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_pipe(0), s3_ld_data_frm_mmio)
173537f33e11Scz4e  io.ldout.bits.uop.rfWen := s3_rfWen
173637f33e11Scz4e  io.ldout.bits.uop.fpWen := s3_fpWen
173737f33e11Scz4e  io.ldout.bits.uop.pdest := s3_pdest
1738102b377bSweiding liu  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1739bd3e32c1Ssinsanction  io.ldout.bits.isFromLoadUnit := true.B
1740e7ab4635SHuijin Li  io.ldout.bits.uop.fuType := Mux(
1741e7ab4635SHuijin Li                                  s3_valid && s3_isvec,
1742e7ab4635SHuijin Li                                  FuType.vldu.U,
1743e7ab4635SHuijin Li                                  FuType.ldu.U
1744e7ab4635SHuijin Li  )
1745c837faaaSWilliam Wang
1746b240e1c0SAnzooooo  XSError(s3_valid && s3_in.misalignNeedWakeUp && !s3_frm_mabuf, "Only the needwakeup from the misalignbuffer may be high")
1747da51a7acSAnzo  XSError(s3_valid && s3_vecout.isvec && s3_in.vecActive && !s3_vecout.mask.orR, "In vecActive, mask complement should not be 0")
174895767918Szhanglinjuan  // TODO: check this --hx
174995767918Szhanglinjuan  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
175095767918Szhanglinjuan  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1751bb76fc1bSYanqin Li  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio)
175263101478SHaojin Tang  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
175337f33e11Scz4e  //                         s3_mmio_req.valid && !s3_mmio_req.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
175495767918Szhanglinjuan
17553b1a683bSsfencevma  // s3 load fast replay
175626af847eSgood-circle  io.fast_rep_out.valid := s3_valid && s3_fast_rep
17573b1a683bSsfencevma  io.fast_rep_out.bits := s3_in
17583b1a683bSsfencevma  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
175972dab974Scz4e  io.fast_rep_out.bits.delayedLoadError := s3_hw_err
1760c837faaaSWilliam Wang
1761b240e1c0SAnzooooo  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_lrq_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
176226af847eSgood-circle
176320a5248fSzhanglinjuan  // vector output
176455178b77Sweiding liu  io.vecldout.bits.alignedType := s3_vec_alignedType
176526af847eSgood-circle  // vec feedback
176626af847eSgood-circle  io.vecldout.bits.vecFeedback := vecFeedback
176720a5248fSzhanglinjuan  // TODO: VLSU, uncache data logic
1768bb76fc1bSYanqin Li  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1))
17690b4afd34Scz4e  io.vecldout.bits.vecdata.get := Mux(
17700b4afd34Scz4e    s3_in.misalignWith16Byte,
17710b4afd34Scz4e    s3_picked_data_frm_pipe(1),
17720b4afd34Scz4e    Mux(
17730b4afd34Scz4e      s3_in.is128bit,
17740b4afd34Scz4e      s3_merged_data_frm_pipe,
17750b4afd34Scz4e      vecdata
17760b4afd34Scz4e    )
17770b4afd34Scz4e  )
1778b7618691Sweiding liu  io.vecldout.bits.isvec := s3_vecout.isvec
177955178b77Sweiding liu  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1780b7618691Sweiding liu  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
178155178b77Sweiding liu  io.vecldout.bits.mask := s3_vecout.mask
1782da51a7acSAnzo  io.vecldout.bits.hasException := s3_exception
1783b7618691Sweiding liu  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1784b7618691Sweiding liu  io.vecldout.bits.usSecondInv := s3_usSecondInv
1785b7618691Sweiding liu  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1786b240e1c0SAnzooooo  io.vecldout.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready
1787b7618691Sweiding liu  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1788506ca2a3SAnzooooo  io.vecldout.bits.trigger := s3_vecout.trigger
1789ebb914e7Sweiding liu  io.vecldout.bits.flushState := DontCare
1790102b377bSweiding liu  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1791db6cfb5aSHaoyuan Feng  io.vecldout.bits.vaddr := s3_in.fullva
179246e9ee74SHaoyuan Feng  io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt
1793a53daa0fSHaoyuan Feng  io.vecldout.bits.gpaddr := s3_in.gpaddr
1794ad415ae0SXiaokun-Pei  io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE
1795b7618691Sweiding liu  io.vecldout.bits.mmio := DontCare
179641c5202dSAnzooooo  io.vecldout.bits.vstart := s3_vecout.vstart
1797d0d2c22dSAnzooooo  io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask
1798780e55f4SYanqin Li  io.vecldout.bits.nc := DontCare
1799b7618691Sweiding liu
1800b240e1c0SAnzooooo  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf //||
180126af847eSgood-circle  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1802e7ab4635SHuijin Li  // Now vector instruction don't support mmio.
1803e7ab4635SHuijin Li    // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
180426af847eSgood-circle    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1805c837faaaSWilliam Wang
180641d8d239Shappy-lx  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf
180741d8d239Shappy-lx  io.misalign_ldout.bits      := io.lsq.ldin.bits
1808b240e1c0SAnzooooo  io.misalign_ldout.bits.data := Mux(s3_in.misalignWith16Byte, s3_merged_data_frm_pipe, s3_picked_data_frm_pipe(2))
1809b240e1c0SAnzooooo  io.misalign_ldout.bits.rep_info.cause := s3_misalign_rep_cause
181041d8d239Shappy-lx
1811a19ae480SWilliam Wang  // fast load to load forward
1812cd2ff98bShappy-lx  if (EnableLoadToLoadForward) {
1813b240e1c0SAnzooooo    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_lrq_rep_info.need_rep
1814bb76fc1bSYanqin Li    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0))
181572dab974Scz4e    io.l2l_fwd_out.dly_ld_err := s3_hw_err || // ecc delayed error
1816cd2ff98bShappy-lx                                 s3_ldld_rep_inst ||
1817cd2ff98bShappy-lx                                 s3_rep_frm_fetch
1818cd2ff98bShappy-lx  } else {
1819cd2ff98bShappy-lx    io.l2l_fwd_out.valid := false.B
1820cd2ff98bShappy-lx    io.l2l_fwd_out.data := DontCare
1821cd2ff98bShappy-lx    io.l2l_fwd_out.dly_ld_err := DontCare
1822cd2ff98bShappy-lx  }
1823a19ae480SWilliam Wang
18244d931b73SYanqin Li  // s1
18254d931b73SYanqin Li  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
18264d931b73SYanqin Li  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
18274d931b73SYanqin Li  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
18284d931b73SYanqin Li  // s2
18294d931b73SYanqin Li  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
18304d931b73SYanqin Li  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
18314d931b73SYanqin Li  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
18324d931b73SYanqin Li  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
18334d931b73SYanqin Li  // s3
18344d931b73SYanqin Li  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
18354d931b73SYanqin Li  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
18364d931b73SYanqin Li  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
18374d931b73SYanqin Li  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
1838b240e1c0SAnzooooo  io.debug_ls.s3_isReplay := s3_valid && s3_lrq_rep_info.need_rep // include fast+slow+rs replay
1839b240e1c0SAnzooooo  io.debug_ls.replayCause := s3_lrq_rep_info.cause
18404d931b73SYanqin Li  io.debug_ls.replayCnt := 1.U
18418744445eSMaxpicca-Li
184214a67055Ssfencevma  // Topdown
184314a67055Ssfencevma  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
184414a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
184514a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
184614a67055Ssfencevma  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
184714a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
184814a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
18490d32f713Shappy-lx  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
18500d32f713Shappy-lx  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
185114a67055Ssfencevma
185214a67055Ssfencevma  // perf cnt
18531b027d07Ssfencevma  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
18541b027d07Ssfencevma  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1855b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1856b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1857cd2ff98bShappy-lx  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1858b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1859b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1860cd2ff98bShappy-lx  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
18611b027d07Ssfencevma  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1862b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
186314a67055Ssfencevma  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
186414a67055Ssfencevma  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1865149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1866149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1867149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1868149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1869149a2326Sweiding liu  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1870149a2326Sweiding liu  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
18711b027d07Ssfencevma  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
18721b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1873753d2ed8SYanqin Li  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
18741b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
18751b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
187614a67055Ssfencevma
1877b240e1c0SAnzooooo  XSPerfAccumulate("s3_rollback_total",             io.rollback.valid)
1878b240e1c0SAnzooooo  XSPerfAccumulate("s3_rep_frm_fetch_rollback",     io.rollback.valid && s3_rep_frm_fetch)
1879b240e1c0SAnzooooo  XSPerfAccumulate("s3_flushPipe_rollback",         io.rollback.valid && s3_flushPipe)
1880b240e1c0SAnzooooo  XSPerfAccumulate("s3_frm_mis_flush_rollback",     io.rollback.valid && s3_frm_mis_flush)
1881b240e1c0SAnzooooo
18821b027d07Ssfencevma  XSPerfAccumulate("s1_in_valid",                  s1_valid)
18831b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire",                   s1_fire)
18841b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
18851b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
18861b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
188714a67055Ssfencevma  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1888cd2ff98bShappy-lx  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
188914a67055Ssfencevma
18901b027d07Ssfencevma  XSPerfAccumulate("s2_in_valid",                  s2_valid)
18911b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire",                   s2_fire)
18921b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1893e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1894e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1895257f9711Shappy-lx  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
18961b027d07Ssfencevma  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1897e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1898e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1899e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
190014a67055Ssfencevma  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
19011b027d07Ssfencevma  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
190220e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1903e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1904e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
190520e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1906a11e9ab9Shappy-lx  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1907a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1908a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
190914a67055Ssfencevma
191014a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
191114a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
191214a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
191314a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
191414a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
191514a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
191614a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
191714a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1918d2b20d1aSTang Haojin
1919c7353d05SYanqin Li  XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data)
1920c7353d05SYanqin Li  XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _))
1921c7353d05SYanqin Li  XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst)
1922c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke)
1923c7353d05SYanqin Li  XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack)
1924c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack)
1925c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd))
1926c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail))
1927c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail)
1928c7353d05SYanqin Li
19298744445eSMaxpicca-Li  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1930b52348aeSWilliam Wang  // hardware performance counter
1931cd365d4cSrvcoresjw  val perfEvents = Seq(
193214a67055Ssfencevma    ("load_s0_in_fire         ", s0_fire                                                        ),
193314a67055Ssfencevma    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
193414a67055Ssfencevma    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
193514a67055Ssfencevma    ("load_s1_in_fire         ", s0_fire                                                        ),
193614a67055Ssfencevma    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
193714a67055Ssfencevma    ("load_s2_in_fire         ", s1_fire                                                        ),
193814a67055Ssfencevma    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1939cd365d4cSrvcoresjw  )
19401ca0e4f3SYinan Xu  generatePerfEvent()
1941cd365d4cSrvcoresjw
1942b240e1c0SAnzooooo  if (backendParams.debugEn){
1943b240e1c0SAnzooooo    dontTouch(s0_src_valid_vec)
1944b240e1c0SAnzooooo    dontTouch(s0_src_ready_vec)
1945b240e1c0SAnzooooo    dontTouch(s0_src_select_vec)
1946b240e1c0SAnzooooo    dontTouch(s3_ld_data_frm_pipe)
1947b240e1c0SAnzooooo    s3_data_select_by_offset.map(x=> dontTouch(x))
1948b240e1c0SAnzooooo    s3_data_frm_pipe.map(x=> dontTouch(x))
1949b240e1c0SAnzooooo    s3_picked_data_frm_pipe.map(x=> dontTouch(x))
1950b240e1c0SAnzooooo  }
1951b240e1c0SAnzooooo
19528b33cd30Sklin02  XSDebug(io.ldout.fire, "ldout %x\n", io.ldout.bits.uop.pc)
195314a67055Ssfencevma  // end
1954024ee227SWilliam Wang}
1955