xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision a469aa4bffd4a431fc88f2d72e11e7a5a90fdfea)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
236ab6918fSYinan Xuimport xiangshan.ExceptionNO._
24024ee227SWilliam Wangimport xiangshan._
25b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle
261279060fSWilliam Wangimport xiangshan.cache._
276ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
28024ee227SWilliam Wang
292225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle {
30024ee227SWilliam Wang  val loadIn = ValidIO(new LsPipelineBundle)
31024ee227SWilliam Wang  val ldout = Flipped(DecoupledIO(new ExuOutput))
325830ba4fSWilliam Wang  val loadDataForwarded = Output(Bool())
336b6d88e6SWilliam Wang  val dcacheRequireReplay = Output(Bool())
341b7adedcSWilliam Wang  val forward = new PipeLoadForwardQueryIO
3567682d05SWilliam Wang  val loadViolationQuery = new LoadViolationQueryIO
36b978565cSWilliam Wang  val trigger = Flipped(new LqTriggerIO)
37024ee227SWilliam Wang}
38024ee227SWilliam Wang
39e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle {
40e3f759aeSWilliam Wang  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
41e3f759aeSWilliam Wang  val data = UInt(XLEN.W)
42e3f759aeSWilliam Wang  val valid = Bool()
43e3f759aeSWilliam Wang}
44e3f759aeSWilliam Wang
45b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
46b978565cSWilliam Wang  val tdata2 = Input(UInt(64.W))
47b978565cSWilliam Wang  val matchType = Input(UInt(2.W))
4884e47f35SLi Qianruo  val tEnable = Input(Bool()) // timing is calculated before this
49b978565cSWilliam Wang  val addrHit = Output(Bool())
50b978565cSWilliam Wang  val lastDataHit = Output(Bool())
51b978565cSWilliam Wang}
52b978565cSWilliam Wang
537962cc88SWilliam Wang// Load Pipeline Stage 0
547962cc88SWilliam Wang// Generate addr, use addr to query DCache and DTLB
553f4ec46fSCODE-JTZclass LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{
56024ee227SWilliam Wang  val io = IO(new Bundle() {
577962cc88SWilliam Wang    val in = Flipped(Decoupled(new ExuInput))
587962cc88SWilliam Wang    val out = Decoupled(new LsPipelineBundle)
59e3f759aeSWilliam Wang    val fastpath = Input(Vec(LoadPipelineWidth, new LoadToLoadIO))
600cab60cbSZhangZifei    val dtlbReq = DecoupledIO(new TlbReq)
616e9ed841SAllen    val dcacheReq = DecoupledIO(new DCacheWordReq)
6264e8d8bdSZhangZifei    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
63ee46cd6eSLemover    val isFirstIssue = Input(Bool())
64718f8a60SYinan Xu    val loadFastMatch = Input(UInt(exuParameters.LduCnt.W))
65024ee227SWilliam Wang  })
66718f8a60SYinan Xu  require(LoadPipelineWidth == exuParameters.LduCnt)
67024ee227SWilliam Wang
687962cc88SWilliam Wang  val s0_uop = io.in.bits.uop
69e3f759aeSWilliam Wang  val imm12 = WireInit(s0_uop.ctrl.imm(11,0))
70e3f759aeSWilliam Wang
7164886eefSWilliam Wang  val s0_vaddr = WireInit(io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits))
7264886eefSWilliam Wang  val s0_mask = WireInit(genWmask(s0_vaddr, s0_uop.ctrl.fuOpType(1,0)))
7364886eefSWilliam Wang
7464886eefSWilliam Wang  if (EnableLoadToLoadForward) {
75e3f759aeSWilliam Wang    // slow vaddr from non-load insts
76718f8a60SYinan Xu    val slowpath_vaddr = io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits)
77718f8a60SYinan Xu    val slowpath_mask = genWmask(slowpath_vaddr, s0_uop.ctrl.fuOpType(1,0))
78e3f759aeSWilliam Wang
79e3f759aeSWilliam Wang    // fast vaddr from load insts
80718f8a60SYinan Xu    val fastpath_vaddrs = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => {
81718f8a60SYinan Xu      io.fastpath(i).data + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits)
82718f8a60SYinan Xu    })))
83718f8a60SYinan Xu    val fastpath_masks = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => {
84718f8a60SYinan Xu      genWmask(fastpath_vaddrs(i), s0_uop.ctrl.fuOpType(1,0))
85718f8a60SYinan Xu    })))
86718f8a60SYinan Xu    val fastpath_vaddr = Mux1H(io.loadFastMatch, fastpath_vaddrs)
87718f8a60SYinan Xu    val fastpath_mask  = Mux1H(io.loadFastMatch, fastpath_masks)
88e3f759aeSWilliam Wang
89e3f759aeSWilliam Wang    // select vaddr from 2 alus
9064886eefSWilliam Wang    s0_vaddr := Mux(io.loadFastMatch.orR, fastpath_vaddr, slowpath_vaddr)
9164886eefSWilliam Wang    s0_mask  := Mux(io.loadFastMatch.orR, fastpath_mask, slowpath_mask)
92718f8a60SYinan Xu    XSPerfAccumulate("load_to_load_forward", io.loadFastMatch.orR && io.in.fire())
9364886eefSWilliam Wang  }
94024ee227SWilliam Wang
95d200f594SWilliam Wang  val isSoftPrefetch = LSUOpType.isPrefetch(s0_uop.ctrl.fuOpType)
96d200f594SWilliam Wang  val isSoftPrefetchRead = s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r
97d200f594SWilliam Wang  val isSoftPrefetchWrite = s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w
983f4ec46fSCODE-JTZ
997962cc88SWilliam Wang  // query DTLB
100d0f66e88SYinan Xu  io.dtlbReq.valid := io.in.valid
1011279060fSWilliam Wang  io.dtlbReq.bits.vaddr := s0_vaddr
1021279060fSWilliam Wang  io.dtlbReq.bits.cmd := TlbCmd.read
103b6982e83SLemover  io.dtlbReq.bits.size := LSUOpType.size(io.in.bits.uop.ctrl.fuOpType)
1049aca92b9SYinan Xu  io.dtlbReq.bits.robIdx := s0_uop.robIdx
1051279060fSWilliam Wang  io.dtlbReq.bits.debug.pc := s0_uop.cf.pc
106ee46cd6eSLemover  io.dtlbReq.bits.debug.isFirstIssue := io.isFirstIssue
107024ee227SWilliam Wang
1087962cc88SWilliam Wang  // query DCache
109d0f66e88SYinan Xu  io.dcacheReq.valid := io.in.valid
1103f4ec46fSCODE-JTZ  when (isSoftPrefetchRead) {
1113f4ec46fSCODE-JTZ    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
1123f4ec46fSCODE-JTZ  }.elsewhen (isSoftPrefetchWrite) {
1133f4ec46fSCODE-JTZ    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
1143f4ec46fSCODE-JTZ  }.otherwise {
1151279060fSWilliam Wang    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
1163f4ec46fSCODE-JTZ  }
1171279060fSWilliam Wang  io.dcacheReq.bits.addr := s0_vaddr
1181279060fSWilliam Wang  io.dcacheReq.bits.mask := s0_mask
11959a40467SWilliam Wang  io.dcacheReq.bits.data := DontCare
1203f4ec46fSCODE-JTZ  when(isSoftPrefetch) {
1213f4ec46fSCODE-JTZ    io.dcacheReq.bits.instrtype := SOFT_PREFETCH.U
1223f4ec46fSCODE-JTZ  }.otherwise {
1233f4ec46fSCODE-JTZ    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
1243f4ec46fSCODE-JTZ  }
125024ee227SWilliam Wang
12659a40467SWilliam Wang  // TODO: update cache meta
127743bc277SAllen  io.dcacheReq.bits.id   := DontCare
128024ee227SWilliam Wang
1297962cc88SWilliam Wang  val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List(
130024ee227SWilliam Wang    "b00".U   -> true.B,                   //b
1317962cc88SWilliam Wang    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
1327962cc88SWilliam Wang    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
1337962cc88SWilliam Wang    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
134024ee227SWilliam Wang  ))
135024ee227SWilliam Wang
1361a51d1d9SYinan Xu  io.out.valid := io.in.valid && io.dcacheReq.ready
137d0f66e88SYinan Xu
1387962cc88SWilliam Wang  io.out.bits := DontCare
1397962cc88SWilliam Wang  io.out.bits.vaddr := s0_vaddr
1407962cc88SWilliam Wang  io.out.bits.mask := s0_mask
1417962cc88SWilliam Wang  io.out.bits.uop := s0_uop
1427962cc88SWilliam Wang  io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned
14364e8d8bdSZhangZifei  io.out.bits.rsIdx := io.rsIdx
144d8798cc8SYinan Xu  io.out.bits.isFirstIssue := io.isFirstIssue
1453f4ec46fSCODE-JTZ  io.out.bits.isSoftPrefetch := isSoftPrefetch
146024ee227SWilliam Wang
147d0f66e88SYinan Xu  io.in.ready := !io.in.valid || (io.out.ready && io.dcacheReq.ready)
148024ee227SWilliam Wang
149d0f66e88SYinan Xu  XSDebug(io.dcacheReq.fire(),
150bcc55f84SYinan Xu    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
1513dbae6f8SYinan Xu  )
152d8798cc8SYinan Xu  XSPerfAccumulate("in_valid", io.in.valid)
153d8798cc8SYinan Xu  XSPerfAccumulate("in_fire", io.in.fire)
154d8798cc8SYinan Xu  XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue)
155408a32b7SAllen  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
156408a32b7SAllen  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
1572bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_success", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
1582bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_failed", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
1592bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_success_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
1602bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_failed_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
1617962cc88SWilliam Wang}
162024ee227SWilliam Wang
1637962cc88SWilliam Wang
1647962cc88SWilliam Wang// Load Pipeline Stage 1
1657962cc88SWilliam Wang// TLB resp (send paddr to dcache)
1662225d46eSJiawei Linclass LoadUnit_S1(implicit p: Parameters) extends XSModule {
1677962cc88SWilliam Wang  val io = IO(new Bundle() {
1687962cc88SWilliam Wang    val in = Flipped(Decoupled(new LsPipelineBundle))
1697962cc88SWilliam Wang    val out = Decoupled(new LsPipelineBundle)
170bcc55f84SYinan Xu    val dtlbResp = Flipped(DecoupledIO(new TlbResp))
171bcc55f84SYinan Xu    val dcachePAddr = Output(UInt(PAddrBits.W))
172d21b1759SYinan Xu    val dcacheKill = Output(Bool())
173cccfc98dSLemover    val fastUopKill = Output(Bool())
174d87b76aaSWilliam Wang    val dcacheBankConflict = Input(Bool())
1753db2cf75SWilliam Wang    val fullForwardFast = Output(Bool())
1762e36e3b7SWilliam Wang    val sbuffer = new LoadForwardQueryIO
1771b7adedcSWilliam Wang    val lsq = new PipeLoadForwardQueryIO
17867682d05SWilliam Wang    val loadViolationQueryReq = Decoupled(new LoadViolationQueryReq)
179d87b76aaSWilliam Wang    val rsFeedback = ValidIO(new RSFeedback)
18067682d05SWilliam Wang    val csrCtrl = Flipped(new CustomCSRCtrlIO)
18167682d05SWilliam Wang    val needLdVioCheckRedo = Output(Bool())
1827962cc88SWilliam Wang  })
1837962cc88SWilliam Wang
1847962cc88SWilliam Wang  val s1_uop = io.in.bits.uop
185bcc55f84SYinan Xu  val s1_paddr = io.dtlbResp.bits.paddr
1866ab6918fSYinan Xu  // af & pf exception were modified below.
1876ab6918fSYinan Xu  val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR
188bcc55f84SYinan Xu  val s1_tlb_miss = io.dtlbResp.bits.miss
1892e36e3b7SWilliam Wang  val s1_mask = io.in.bits.mask
190d87b76aaSWilliam Wang  val s1_bank_conflict = io.dcacheBankConflict
1917962cc88SWilliam Wang
1922e36e3b7SWilliam Wang  io.out.bits := io.in.bits // forwardXX field will be updated in s1
193bcc55f84SYinan Xu
194bcc55f84SYinan Xu  io.dtlbResp.ready := true.B
195bcc55f84SYinan Xu
1968005392cSYinan Xu  // TOOD: PMA check
197bcc55f84SYinan Xu  io.dcachePAddr := s1_paddr
1983f4ec46fSCODE-JTZ  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
199ca2f90a6SLemover  io.dcacheKill := s1_tlb_miss || s1_exception
200cccfc98dSLemover  io.fastUopKill := io.dtlbResp.bits.fast_miss || s1_exception
2017962cc88SWilliam Wang
2022e36e3b7SWilliam Wang  // load forward query datapath
2034f2594f2SWilliam Wang  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss)
20488fbccddSWilliam Wang  io.sbuffer.vaddr := io.in.bits.vaddr
2052e36e3b7SWilliam Wang  io.sbuffer.paddr := s1_paddr
2062e36e3b7SWilliam Wang  io.sbuffer.uop := s1_uop
2072e36e3b7SWilliam Wang  io.sbuffer.sqIdx := s1_uop.sqIdx
2082e36e3b7SWilliam Wang  io.sbuffer.mask := s1_mask
2092e36e3b7SWilliam Wang  io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it
2102e36e3b7SWilliam Wang
2114f2594f2SWilliam Wang  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss)
21288fbccddSWilliam Wang  io.lsq.vaddr := io.in.bits.vaddr
2130bd67ba5SYinan Xu  io.lsq.paddr := s1_paddr
2140bd67ba5SYinan Xu  io.lsq.uop := s1_uop
2150bd67ba5SYinan Xu  io.lsq.sqIdx := s1_uop.sqIdx
2167830f711SWilliam Wang  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
2170bd67ba5SYinan Xu  io.lsq.mask := s1_mask
2180bd67ba5SYinan Xu  io.lsq.pc := s1_uop.cf.pc // FIXME: remove it
2192e36e3b7SWilliam Wang
22067682d05SWilliam Wang  // ld-ld violation query
22167682d05SWilliam Wang  io.loadViolationQueryReq.valid := io.in.valid && !(s1_exception || s1_tlb_miss)
22267682d05SWilliam Wang  io.loadViolationQueryReq.bits.paddr := s1_paddr
22367682d05SWilliam Wang  io.loadViolationQueryReq.bits.uop := s1_uop
22467682d05SWilliam Wang
2253db2cf75SWilliam Wang  // Generate forwardMaskFast to wake up insts earlier
2263db2cf75SWilliam Wang  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
2273db2cf75SWilliam Wang  io.fullForwardFast := (~forwardMaskFast & s1_mask) === 0.U
2283db2cf75SWilliam Wang
22967682d05SWilliam Wang  // Generate feedback signal caused by:
23067682d05SWilliam Wang  // * dcache bank conflict
23167682d05SWilliam Wang  // * need redo ld-ld violation check
23267682d05SWilliam Wang  val needLdVioCheckRedo = io.loadViolationQueryReq.valid &&
23367682d05SWilliam Wang    !io.loadViolationQueryReq.ready &&
234a4e57ea3SLi Qianruo    RegNext(io.csrCtrl.ldld_vio_check_enable)
23567682d05SWilliam Wang  io.needLdVioCheckRedo := needLdVioCheckRedo
23667682d05SWilliam Wang  io.rsFeedback.valid := io.in.valid && (s1_bank_conflict || needLdVioCheckRedo)
23767682d05SWilliam Wang  io.rsFeedback.bits.hit := false.B // we have found s1_bank_conflict / re do ld-ld violation check
238d87b76aaSWilliam Wang  io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx
239d87b76aaSWilliam Wang  io.rsFeedback.bits.flushState := io.in.bits.ptwBack
24067682d05SWilliam Wang  io.rsFeedback.bits.sourceType := Mux(s1_bank_conflict, RSFeedbackType.bankConflict, RSFeedbackType.ldVioCheckRedo)
241c7160cd3SWilliam Wang  io.rsFeedback.bits.dataInvalidSqIdx := DontCare
242d87b76aaSWilliam Wang
24367682d05SWilliam Wang  // if replay is detected in load_s1,
24467682d05SWilliam Wang  // load inst will be canceled immediately
24567682d05SWilliam Wang  io.out.valid := io.in.valid && !io.rsFeedback.valid
2467962cc88SWilliam Wang  io.out.bits.paddr := s1_paddr
24759a40467SWilliam Wang  io.out.bits.tlbMiss := s1_tlb_miss
2483f4ec46fSCODE-JTZ
2493f4ec46fSCODE-JTZ  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
2503f4ec46fSCODE-JTZ  // af & pf exception were modified
251ca2f90a6SLemover  io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp.pf.ld
252ca2f90a6SLemover  io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp.af.ld
2533f4ec46fSCODE-JTZ
25462f57a35SLemover  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
25564e8d8bdSZhangZifei  io.out.bits.rsIdx := io.in.bits.rsIdx
2567962cc88SWilliam Wang
2573f4ec46fSCODE-JTZ  io.out.bits.isSoftPrefetch := io.in.bits.isSoftPrefetch
2583f4ec46fSCODE-JTZ
259d0f66e88SYinan Xu  io.in.ready := !io.in.valid || io.out.ready
2607962cc88SWilliam Wang
261d8798cc8SYinan Xu  XSPerfAccumulate("in_valid", io.in.valid)
262d8798cc8SYinan Xu  XSPerfAccumulate("in_fire", io.in.fire)
263d8798cc8SYinan Xu  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
264d8798cc8SYinan Xu  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
265d8798cc8SYinan Xu  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
266408a32b7SAllen  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
2677962cc88SWilliam Wang}
2687962cc88SWilliam Wang
2697962cc88SWilliam Wang// Load Pipeline Stage 2
2707962cc88SWilliam Wang// DCache resp
2712225d46eSJiawei Linclass LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper {
2727962cc88SWilliam Wang  val io = IO(new Bundle() {
2737962cc88SWilliam Wang    val in = Flipped(Decoupled(new LsPipelineBundle))
2747962cc88SWilliam Wang    val out = Decoupled(new LsPipelineBundle)
2751b7adedcSWilliam Wang    val rsFeedback = ValidIO(new RSFeedback)
2761279060fSWilliam Wang    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
277ca2f90a6SLemover    val pmpResp = Flipped(new PMPRespBundle())
278b3084e27SWilliam Wang    val lsq = new LoadForwardQueryIO
279c7160cd3SWilliam Wang    val dataInvalidSqIdx = Input(UInt())
280995f167cSYinan Xu    val sbuffer = new LoadForwardQueryIO
2815830ba4fSWilliam Wang    val dataForwarded = Output(Bool())
2826b6d88e6SWilliam Wang    val dcacheRequireReplay = Output(Bool())
283cd365d4cSrvcoresjw    val fullForward = Output(Bool())
284e3f759aeSWilliam Wang    val fastpath = Output(new LoadToLoadIO)
285b6982e83SLemover    val dcache_kill = Output(Bool())
28667682d05SWilliam Wang    val loadViolationQueryResp = Flipped(Valid(new LoadViolationQueryResp))
28767682d05SWilliam Wang    val csrCtrl = Flipped(new CustomCSRCtrlIO)
288ca2f90a6SLemover    val sentFastUop = Input(Bool())
289a4e57ea3SLi Qianruo    val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio
2907962cc88SWilliam Wang  })
291b6982e83SLemover
292a4e57ea3SLi Qianruo  val pmp = WireInit(io.pmpResp)
293a4e57ea3SLi Qianruo  when (io.static_pm.valid) {
294a4e57ea3SLi Qianruo    pmp.ld := false.B
295a4e57ea3SLi Qianruo    pmp.st := false.B
296a4e57ea3SLi Qianruo    pmp.instr := false.B
297a4e57ea3SLi Qianruo    pmp.mmio := io.static_pm.bits
298a4e57ea3SLi Qianruo  }
299a4e57ea3SLi Qianruo
300a4e57ea3SLi Qianruo  val s2_is_prefetch = io.in.bits.isSoftPrefetch
301a4e57ea3SLi Qianruo
302a4e57ea3SLi Qianruo  // exception that may cause load addr to be invalid / illegal
303a4e57ea3SLi Qianruo  //
304a4e57ea3SLi Qianruo  // if such exception happen, that inst and its exception info
305a4e57ea3SLi Qianruo  // will be force writebacked to rob
306a4e57ea3SLi Qianruo  val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec)
307a4e57ea3SLi Qianruo  s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld
308a4e57ea3SLi Qianruo  // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
309a4e57ea3SLi Qianruo  when (s2_is_prefetch) {
310a4e57ea3SLi Qianruo    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
311a4e57ea3SLi Qianruo  }
312a4e57ea3SLi Qianruo  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR
313a4e57ea3SLi Qianruo
314a4e57ea3SLi Qianruo  // s2_exception_vec add exception caused by ecc error
315a4e57ea3SLi Qianruo  //
316a4e57ea3SLi Qianruo  // ecc data error is slow to generate, so we will not use it until the last moment
317a4e57ea3SLi Qianruo  // (s2_exception_with_error_vec is the final output: io.out.bits.uop.cf.exceptionVec)
318a4e57ea3SLi Qianruo  val s2_exception_with_error_vec = WireInit(s2_exception_vec)
319a4e57ea3SLi Qianruo  // now cache ecc error will raise an access fault
320a4e57ea3SLi Qianruo  // at the same time, error info (including error paddr) will be write to
321a4e57ea3SLi Qianruo  // an customized CSR "CACHE_ERROR"
322a4e57ea3SLi Qianruo  s2_exception_with_error_vec(loadAccessFault) := s2_exception_vec(loadAccessFault) ||
323a4e57ea3SLi Qianruo    io.dcacheResp.bits.error &&
324a4e57ea3SLi Qianruo    io.csrCtrl.cache_error_enable
325a4e57ea3SLi Qianruo  val debug_s2_exception_with_error = ExceptionNO.selectByFu(s2_exception_with_error_vec, lduCfg).asUInt.orR
326a4e57ea3SLi Qianruo
327a4e57ea3SLi Qianruo  val actually_mmio = pmp.mmio
3287962cc88SWilliam Wang  val s2_uop = io.in.bits.uop
3297962cc88SWilliam Wang  val s2_mask = io.in.bits.mask
3307962cc88SWilliam Wang  val s2_paddr = io.in.bits.paddr
331d21b1759SYinan Xu  val s2_tlb_miss = io.in.bits.tlbMiss
332a4e57ea3SLi Qianruo  val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception
3331279060fSWilliam Wang  val s2_cache_miss = io.dcacheResp.bits.miss
3346e9ed841SAllen  val s2_cache_replay = io.dcacheResp.bits.replay
335*a469aa4bSWilliam Wang  val s2_cache_tag_error = io.dcacheResp.bits.tag_error
336a4e57ea3SLi Qianruo  val s2_cache_error = io.dcacheResp.bits.error
33741962d72SWilliam Wang  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
3386b6d88e6SWilliam Wang  val s2_ldld_violation = io.loadViolationQueryResp.valid &&
3396b6d88e6SWilliam Wang    io.loadViolationQueryResp.bits.have_violation &&
3406b6d88e6SWilliam Wang    RegNext(io.csrCtrl.ldld_vio_check_enable)
3417169fdc7SWilliam Wang  val s2_data_invalid = io.lsq.dataInvalid && !s2_forward_fail && !s2_ldld_violation && !s2_exception
3426b6d88e6SWilliam Wang
3436b6d88e6SWilliam Wang  io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside
3441279060fSWilliam Wang  io.dcacheResp.ready := true.B
345d200f594SWilliam Wang  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch)
346d200f594SWilliam Wang  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost")
3477962cc88SWilliam Wang
34850f5ed78SWilliam Wang  // merge forward result
34950f5ed78SWilliam Wang  // lsq has higher priority than sbuffer
35050f5ed78SWilliam Wang  val forwardMask = Wire(Vec(8, Bool()))
35150f5ed78SWilliam Wang  val forwardData = Wire(Vec(8, UInt(8.W)))
35250f5ed78SWilliam Wang
3531b7adedcSWilliam Wang  val fullForward = (~forwardMask.asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
35450f5ed78SWilliam Wang  io.lsq := DontCare
35550f5ed78SWilliam Wang  io.sbuffer := DontCare
356cd365d4cSrvcoresjw  io.fullForward := fullForward
35750f5ed78SWilliam Wang
35850f5ed78SWilliam Wang  // generate XLEN/8 Muxs
35950f5ed78SWilliam Wang  for (i <- 0 until XLEN / 8) {
36050f5ed78SWilliam Wang    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
36150f5ed78SWilliam Wang    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
36250f5ed78SWilliam Wang  }
363024ee227SWilliam Wang
364b3084e27SWilliam Wang  XSDebug(io.out.fire(), "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
365b3084e27SWilliam Wang    s2_uop.cf.pc,
366b3084e27SWilliam Wang    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
367b3084e27SWilliam Wang    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
368b3084e27SWilliam Wang  )
369b3084e27SWilliam Wang
370024ee227SWilliam Wang  // data merge
37150f5ed78SWilliam Wang  val rdataVec = VecInit((0 until XLEN / 8).map(j =>
37250f5ed78SWilliam Wang    Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))))
37350f5ed78SWilliam Wang  val rdata = rdataVec.asUInt
3747962cc88SWilliam Wang  val rdataSel = LookupTree(s2_paddr(2, 0), List(
375024ee227SWilliam Wang    "b000".U -> rdata(63, 0),
376024ee227SWilliam Wang    "b001".U -> rdata(63, 8),
377024ee227SWilliam Wang    "b010".U -> rdata(63, 16),
378024ee227SWilliam Wang    "b011".U -> rdata(63, 24),
379024ee227SWilliam Wang    "b100".U -> rdata(63, 32),
380024ee227SWilliam Wang    "b101".U -> rdata(63, 40),
381024ee227SWilliam Wang    "b110".U -> rdata(63, 48),
382024ee227SWilliam Wang    "b111".U -> rdata(63, 56)
383024ee227SWilliam Wang  ))
384579b9f28SLinJiawei  val rdataPartialLoad = rdataHelper(s2_uop, rdataSel)
385024ee227SWilliam Wang
3864887ca7fSWilliam Wang  io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid
3870bd67ba5SYinan Xu  // Inst will be canceled in store queue / lsq,
388dd1ffd4dSWilliam Wang  // so we do not need to care about flush in load / store unit's out.valid
3897962cc88SWilliam Wang  io.out.bits := io.in.bits
3907962cc88SWilliam Wang  io.out.bits.data := rdataPartialLoad
3919aca92b9SYinan Xu  // when exception occurs, set it to not miss and let it write back to rob (via int port)
3923db2cf75SWilliam Wang  if (EnableFastForward) {
393d200f594SWilliam Wang    io.out.bits.miss := s2_cache_miss &&
394d200f594SWilliam Wang      !s2_exception &&
395d200f594SWilliam Wang      !s2_forward_fail &&
3966b6d88e6SWilliam Wang      !s2_ldld_violation &&
397d200f594SWilliam Wang      !fullForward &&
398d200f594SWilliam Wang      !s2_is_prefetch
3993db2cf75SWilliam Wang  } else {
400d200f594SWilliam Wang    io.out.bits.miss := s2_cache_miss &&
401d200f594SWilliam Wang      !s2_exception &&
402d200f594SWilliam Wang      !s2_forward_fail &&
4036b6d88e6SWilliam Wang      !s2_ldld_violation &&
404d200f594SWilliam Wang      !s2_is_prefetch
4053f4ec46fSCODE-JTZ  }
40626a692b9SYinan Xu  io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception
40767682d05SWilliam Wang  // if forward fail, replay this inst from fetch
4086b6d88e6SWilliam Wang  val forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
40967682d05SWilliam Wang  // if ld-ld violation is detected, replay from this inst from fetch
4106b6d88e6SWilliam Wang  val ldldVioReplay = s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
4116b6d88e6SWilliam Wang  val s2_need_replay_from_fetch = (s2_forward_fail || s2_ldld_violation) && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
4126b6d88e6SWilliam Wang  io.out.bits.uop.ctrl.replayInst := s2_need_replay_from_fetch
4132c671545SYinan Xu  io.out.bits.mmio := s2_mmio
4146ab6918fSYinan Xu  io.out.bits.uop.ctrl.flushPipe := s2_mmio && io.sentFastUop
415a4e57ea3SLi Qianruo  io.out.bits.uop.cf.exceptionVec := s2_exception_with_error_vec
4167962cc88SWilliam Wang
4173db2cf75SWilliam Wang  // For timing reasons, sometimes we can not let
4185830ba4fSWilliam Wang  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
419*a469aa4bSWilliam Wang  // We use io.dataForwarded instead. It means:
420*a469aa4bSWilliam Wang  // 1. Forward logic have prepared all data needed,
4215830ba4fSWilliam Wang  //    and dcache query is no longer needed.
422*a469aa4bSWilliam Wang  // 2. ... or data cache tag error is detected, this kind of inst
423*a469aa4bSWilliam Wang  //    will not update miss queue. That is to say, if miss, that inst
424*a469aa4bSWilliam Wang  //    may not be refilled
4255830ba4fSWilliam Wang  // Such inst will be writebacked from load queue.
426*a469aa4bSWilliam Wang  io.dataForwarded := s2_cache_miss && fullForward && !s2_exception && !s2_forward_fail || // case 1
427*a469aa4bSWilliam Wang    io.csrCtrl.cache_error_enable && s2_cache_tag_error // case 2
42850f5ed78SWilliam Wang  // io.out.bits.forwardX will be send to lq
42950f5ed78SWilliam Wang  io.out.bits.forwardMask := forwardMask
43050f5ed78SWilliam Wang  // data retbrived from dcache is also included in io.out.bits.forwardData
43150f5ed78SWilliam Wang  io.out.bits.forwardData := rdataVec
4325830ba4fSWilliam Wang
4337962cc88SWilliam Wang  io.in.ready := io.out.ready || !io.in.valid
4347962cc88SWilliam Wang
435ce28536fSWilliam Wang  // feedback tlb result to RS
436ce28536fSWilliam Wang  io.rsFeedback.valid := io.in.valid
4376b6d88e6SWilliam Wang  val s2_need_replay_from_rs = Wire(Bool())
438a98b054bSWilliam Wang  if (EnableFastForward) {
4396b6d88e6SWilliam Wang    s2_need_replay_from_rs :=
4406b6d88e6SWilliam Wang      s2_tlb_miss || // replay if dtlb miss
44146fe3272SWilliam Wang      s2_cache_replay && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation && !s2_mmio && !s2_exception && !fullForward || // replay if dcache miss queue full / busy
44246fe3272SWilliam Wang      s2_data_invalid && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation // replay if store to load forward data is not ready
443a98b054bSWilliam Wang  } else {
4446b6d88e6SWilliam Wang    // Note that if all parts of data are available in sq / sbuffer, replay required by dcache will not be scheduled
4456b6d88e6SWilliam Wang    s2_need_replay_from_rs :=
4466b6d88e6SWilliam Wang      s2_tlb_miss || // replay if dtlb miss
44746fe3272SWilliam Wang      s2_cache_replay && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation && !s2_mmio && !s2_exception && !io.dataForwarded || // replay if dcache miss queue full / busy
44846fe3272SWilliam Wang      s2_data_invalid && !s2_is_prefetch && !s2_forward_fail && !s2_ldld_violation // replay if store to load forward data is not ready
449a98b054bSWilliam Wang  }
4506b6d88e6SWilliam Wang  assert(!RegNext(io.in.valid && s2_need_replay_from_rs && s2_need_replay_from_fetch))
4516b6d88e6SWilliam Wang  io.rsFeedback.bits.hit := !s2_need_replay_from_rs
452ce28536fSWilliam Wang  io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx
453ce28536fSWilliam Wang  io.rsFeedback.bits.flushState := io.in.bits.ptwBack
454ce28536fSWilliam Wang  io.rsFeedback.bits.sourceType := Mux(s2_tlb_miss, RSFeedbackType.tlbMiss,
455d200f594SWilliam Wang    Mux(s2_cache_replay,
456d200f594SWilliam Wang      RSFeedbackType.mshrFull,
457d200f594SWilliam Wang      RSFeedbackType.dataInvalid
458ce28536fSWilliam Wang    )
459ce28536fSWilliam Wang  )
460c7160cd3SWilliam Wang  io.rsFeedback.bits.dataInvalidSqIdx.value := io.dataInvalidSqIdx
461c7160cd3SWilliam Wang  io.rsFeedback.bits.dataInvalidSqIdx.flag := DontCare
462ce28536fSWilliam Wang
463ce28536fSWilliam Wang  // s2_cache_replay is quite slow to generate, send it separately to LQ
464a98b054bSWilliam Wang  if (EnableFastForward) {
4656b6d88e6SWilliam Wang    io.dcacheRequireReplay := s2_cache_replay && !fullForward
466a98b054bSWilliam Wang  } else {
4676b6d88e6SWilliam Wang    io.dcacheRequireReplay := s2_cache_replay &&
4686b6d88e6SWilliam Wang      !io.rsFeedback.bits.hit &&
4696b6d88e6SWilliam Wang      !io.dataForwarded &&
4706b6d88e6SWilliam Wang      !s2_is_prefetch &&
4716b6d88e6SWilliam Wang      io.out.bits.miss
472a98b054bSWilliam Wang  }
473ce28536fSWilliam Wang
474718f8a60SYinan Xu  // fast load to load forward
475718f8a60SYinan Xu  io.fastpath.valid := io.in.valid // for debug only
476718f8a60SYinan Xu  io.fastpath.data := rdata // raw data
477718f8a60SYinan Xu
478b9ec0501SWilliam Wang
4792e36e3b7SWilliam Wang  XSDebug(io.out.fire(), "[DCACHE LOAD RESP] pc %x rdata %x <- D$ %x + fwd %x(%b)\n",
480d5ea289eSWilliam Wang    s2_uop.cf.pc, rdataPartialLoad, io.dcacheResp.bits.data,
48150f5ed78SWilliam Wang    forwardData.asUInt, forwardMask.asUInt
482024ee227SWilliam Wang  )
483d479a3a8SYinan Xu
484d8798cc8SYinan Xu  XSPerfAccumulate("in_valid", io.in.valid)
485d8798cc8SYinan Xu  XSPerfAccumulate("in_fire", io.in.fire)
486d8798cc8SYinan Xu  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
487d8798cc8SYinan Xu  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
488d8798cc8SYinan Xu  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
489408a32b7SAllen  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
490408a32b7SAllen  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
4911b7adedcSWilliam Wang  XSPerfAccumulate("replay",  io.rsFeedback.valid && !io.rsFeedback.bits.hit)
4921b7adedcSWilliam Wang  XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss)
4931b7adedcSWilliam Wang  XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay)
494408a32b7SAllen  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
49567682d05SWilliam Wang  XSPerfAccumulate("replay_from_fetch_forward", io.out.valid && forwardFailReplay)
49667682d05SWilliam Wang  XSPerfAccumulate("replay_from_fetch_load_vio", io.out.valid && ldldVioReplay)
4977962cc88SWilliam Wang}
4987962cc88SWilliam Wang
4991ca0e4f3SYinan Xuclass LoadUnit(implicit p: Parameters) extends XSModule with HasLoadHelper with HasPerfEvents {
500024ee227SWilliam Wang  val io = IO(new Bundle() {
501024ee227SWilliam Wang    val ldin = Flipped(Decoupled(new ExuInput))
502024ee227SWilliam Wang    val ldout = Decoupled(new ExuOutput)
503024ee227SWilliam Wang    val redirect = Flipped(ValidIO(new Redirect))
504d87b76aaSWilliam Wang    val feedbackSlow = ValidIO(new RSFeedback)
505d87b76aaSWilliam Wang    val feedbackFast = ValidIO(new RSFeedback)
50664e8d8bdSZhangZifei    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
507ee46cd6eSLemover    val isFirstIssue = Input(Bool())
5081279060fSWilliam Wang    val dcache = new DCacheLoadIO
509024ee227SWilliam Wang    val sbuffer = new LoadForwardQueryIO
5100bd67ba5SYinan Xu    val lsq = new LoadToLsqIO
511adb5df20SYinan Xu    val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1
512b978565cSWilliam Wang    val trigger = Vec(3, new LoadUnitTriggerIO)
513a0301c0dSLemover
514a0301c0dSLemover    val tlb = new TlbRequestIO
515ca2f90a6SLemover    val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now
516b6982e83SLemover
517e3f759aeSWilliam Wang    val fastpathOut = Output(new LoadToLoadIO)
518e3f759aeSWilliam Wang    val fastpathIn = Input(Vec(LoadPipelineWidth, new LoadToLoadIO))
519718f8a60SYinan Xu    val loadFastMatch = Input(UInt(exuParameters.LduCnt.W))
52067682d05SWilliam Wang
52167682d05SWilliam Wang    val csrCtrl = Flipped(new CustomCSRCtrlIO)
522024ee227SWilliam Wang  })
523024ee227SWilliam Wang
5247962cc88SWilliam Wang  val load_s0 = Module(new LoadUnit_S0)
5257962cc88SWilliam Wang  val load_s1 = Module(new LoadUnit_S1)
5267962cc88SWilliam Wang  val load_s2 = Module(new LoadUnit_S2)
527024ee227SWilliam Wang
5287962cc88SWilliam Wang  load_s0.io.in <> io.ldin
529a0301c0dSLemover  load_s0.io.dtlbReq <> io.tlb.req
5301279060fSWilliam Wang  load_s0.io.dcacheReq <> io.dcache.req
53164e8d8bdSZhangZifei  load_s0.io.rsIdx := io.rsIdx
532ee46cd6eSLemover  load_s0.io.isFirstIssue := io.isFirstIssue
533e3f759aeSWilliam Wang  load_s0.io.fastpath := io.fastpathIn
534718f8a60SYinan Xu  load_s0.io.loadFastMatch := io.loadFastMatch
535024ee227SWilliam Wang
536f4b2089aSYinan Xu  PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect))
537024ee227SWilliam Wang
538a0301c0dSLemover  load_s1.io.dtlbResp <> io.tlb.resp
539bcc55f84SYinan Xu  io.dcache.s1_paddr <> load_s1.io.dcachePAddr
540d21b1759SYinan Xu  io.dcache.s1_kill <> load_s1.io.dcacheKill
541d0f66e88SYinan Xu  load_s1.io.sbuffer <> io.sbuffer
542d0f66e88SYinan Xu  load_s1.io.lsq <> io.lsq.forward
54367682d05SWilliam Wang  load_s1.io.loadViolationQueryReq <> io.lsq.loadViolationQuery.req
544d87b76aaSWilliam Wang  load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict
54567682d05SWilliam Wang  load_s1.io.csrCtrl <> io.csrCtrl
546024ee227SWilliam Wang
547f4b2089aSYinan Xu  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect))
548024ee227SWilliam Wang
549a4e57ea3SLi Qianruo  io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected
5501279060fSWilliam Wang  load_s2.io.dcacheResp <> io.dcache.resp
551b6982e83SLemover  load_s2.io.pmpResp <> io.pmp
552a4e57ea3SLi Qianruo  load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm)
553b3084e27SWilliam Wang  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
554b3084e27SWilliam Wang  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
5553db2cf75SWilliam Wang  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
5561b7adedcSWilliam Wang  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
557672f1d35SWilliam Wang  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
558995f167cSYinan Xu  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
559995f167cSYinan Xu  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
5603db2cf75SWilliam Wang  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
5611b7adedcSWilliam Wang  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
562672f1d35SWilliam Wang  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
5635830ba4fSWilliam Wang  load_s2.io.dataForwarded <> io.lsq.loadDataForwarded
564e3f759aeSWilliam Wang  load_s2.io.fastpath <> io.fastpathOut
565c7160cd3SWilliam Wang  load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster
56667682d05SWilliam Wang  load_s2.io.loadViolationQueryResp <> io.lsq.loadViolationQuery.resp
56767682d05SWilliam Wang  load_s2.io.csrCtrl <> io.csrCtrl
568ca2f90a6SLemover  load_s2.io.sentFastUop := RegEnable(io.fastUop.valid, load_s1.io.out.fire()) // RegNext is also ok
5696b6d88e6SWilliam Wang  io.lsq.dcacheRequireReplay := load_s2.io.dcacheRequireReplay
570024ee227SWilliam Wang
571d87b76aaSWilliam Wang  // feedback tlb miss / dcache miss queue full
572d87b76aaSWilliam Wang  io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits)
573f4b2089aSYinan Xu  io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect))
574d87b76aaSWilliam Wang
575d87b76aaSWilliam Wang  // feedback bank conflict to rs
576d87b76aaSWilliam Wang  io.feedbackFast.bits := load_s1.io.rsFeedback.bits
577d87b76aaSWilliam Wang  io.feedbackFast.valid := load_s1.io.rsFeedback.valid
57867682d05SWilliam Wang  // If replay is reported at load_s1, inst will be canceled (will not enter load_s2),
57967682d05SWilliam Wang  // in that case:
58067682d05SWilliam Wang  // * replay should not be reported twice
581d87b76aaSWilliam Wang  assert(!(RegNext(RegNext(io.feedbackFast.valid)) && io.feedbackSlow.valid))
58267682d05SWilliam Wang  // * io.fastUop.valid should not be reported
58367682d05SWilliam Wang  assert(!RegNext(io.feedbackFast.valid && io.fastUop.valid))
584d87b76aaSWilliam Wang
5857830f711SWilliam Wang  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
5867830f711SWilliam Wang  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.in.bits.uop.sqIdx.value, StoreQueueSize))
5877830f711SWilliam Wang  io.lsq.forward.sqIdxMask := sqIdxMaskReg
588024ee227SWilliam Wang
5897f376046SLemover  // // use s2_hit_way to select data received in s1
5907f376046SLemover  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
5917f376046SLemover  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
5927f376046SLemover
5933db2cf75SWilliam Wang  io.fastUop.valid := io.dcache.s1_hit_way.orR && // dcache hit
5943db2cf75SWilliam Wang    !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
5953db2cf75SWilliam Wang    load_s1.io.in.valid && // valid laod request
596cccfc98dSLemover    !load_s1.io.fastUopKill && // not mmio or tlb miss
59767682d05SWilliam Wang    !io.lsq.forward.dataInvalidFast && // forward failed
59867682d05SWilliam Wang    !load_s1.io.needLdVioCheckRedo // load-load violation check: load paddr cam struct hazard
5997f376046SLemover  io.fastUop.bits := load_s1.io.out.bits.uop
6007f376046SLemover
6017962cc88SWilliam Wang  XSDebug(load_s0.io.out.valid,
60248ae2f92SWilliam Wang    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
6037962cc88SWilliam Wang    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
6047962cc88SWilliam Wang  XSDebug(load_s1.io.out.valid,
605a0301c0dSLemover    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
60606c91a3dSWilliam Wang    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
607024ee227SWilliam Wang
6080bd67ba5SYinan Xu  // writeback to LSQ
609024ee227SWilliam Wang  // Current dcache use MSHR
610c5c06e78SWilliam Wang  // Load queue will be updated at s2 for both hit/miss int/fp load
6110bd67ba5SYinan Xu  io.lsq.loadIn.valid := load_s2.io.out.valid
6120bd67ba5SYinan Xu  io.lsq.loadIn.bits := load_s2.io.out.bits
61326a692b9SYinan Xu
61426a692b9SYinan Xu  // write to rob and writeback bus
615ec195fd8SYinan Xu  val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio
616024ee227SWilliam Wang
617c5c06e78SWilliam Wang  // Int load, if hit, will be writebacked at s2
618ef638ab2SWilliam Wang  val hitLoadOut = Wire(Valid(new ExuOutput))
619ef638ab2SWilliam Wang  hitLoadOut.valid := s2_wb_valid
620ef638ab2SWilliam Wang  hitLoadOut.bits.uop := load_s2.io.out.bits.uop
621ef638ab2SWilliam Wang  hitLoadOut.bits.data := load_s2.io.out.bits.data
622ef638ab2SWilliam Wang  hitLoadOut.bits.redirectValid := false.B
623ef638ab2SWilliam Wang  hitLoadOut.bits.redirect := DontCare
624ef638ab2SWilliam Wang  hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio
625ef638ab2SWilliam Wang  hitLoadOut.bits.debug.isPerfCnt := false.B
626ef638ab2SWilliam Wang  hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr
62772951335SLi Qianruo  hitLoadOut.bits.debug.vaddr := load_s2.io.out.bits.vaddr
628ef638ab2SWilliam Wang  hitLoadOut.bits.fflags := DontCare
629024ee227SWilliam Wang
6307962cc88SWilliam Wang  load_s2.io.out.ready := true.B
631c5c06e78SWilliam Wang
632ef638ab2SWilliam Wang  io.ldout.bits := Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits)
633ef638ab2SWilliam Wang  io.ldout.valid := hitLoadOut.valid || io.lsq.ldout.valid
634c5c06e78SWilliam Wang
635ef638ab2SWilliam Wang  io.lsq.ldout.ready := !hitLoadOut.valid
636024ee227SWilliam Wang
6376b6d88e6SWilliam Wang  when(io.feedbackSlow.valid && !io.feedbackSlow.bits.hit){
6386b6d88e6SWilliam Wang    assert(RegNext(!hitLoadOut.valid))
6396b6d88e6SWilliam Wang    assert(RegNext(!io.lsq.loadIn.valid) || RegNext(load_s2.io.dcacheRequireReplay))
6406b6d88e6SWilliam Wang  }
6416b6d88e6SWilliam Wang
642b978565cSWilliam Wang  val lastValidData = RegEnable(io.ldout.bits.data, io.ldout.fire())
643b978565cSWilliam Wang  val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool()))
644b978565cSWilliam Wang  val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec
645b978565cSWilliam Wang  (0 until 3).map{i => {
646b978565cSWilliam Wang    val tdata2 = io.trigger(i).tdata2
647b978565cSWilliam Wang    val matchType = io.trigger(i).matchType
648b978565cSWilliam Wang    val tEnable = io.trigger(i).tEnable
6490277f8caSLi Qianruo
650fd9fd860SWilliam Wang    hitLoadAddrTriggerHitVec(i) := TriggerCmp(load_s2.io.out.bits.vaddr, tdata2, matchType, tEnable)
651b978565cSWilliam Wang    io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i))
652b978565cSWilliam Wang    io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable)
653b978565cSWilliam Wang  }}
654b978565cSWilliam Wang  io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec
655b978565cSWilliam Wang
656cd365d4cSrvcoresjw  val perfEvents = Seq(
657cd365d4cSrvcoresjw    ("load_s0_in_fire         ", load_s0.io.in.fire()                                                                                                            ),
658cd365d4cSrvcoresjw    ("load_to_load_forward    ", load_s0.io.loadFastMatch.orR && load_s0.io.in.fire()                                                                            ),
659cd365d4cSrvcoresjw    ("stall_dcache            ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready                                                     ),
660cd365d4cSrvcoresjw    ("addr_spec_success       ", load_s0.io.out.fire() && load_s0.io.dtlbReq.bits.vaddr(VAddrBits-1, 12) === load_s0.io.in.bits.src(0)(VAddrBits-1, 12)          ),
661cd365d4cSrvcoresjw    ("addr_spec_failed        ", load_s0.io.out.fire() && load_s0.io.dtlbReq.bits.vaddr(VAddrBits-1, 12) =/= load_s0.io.in.bits.src(0)(VAddrBits-1, 12)          ),
662cd365d4cSrvcoresjw    ("load_s1_in_fire         ", load_s1.io.in.fire                                                                                                              ),
663cd365d4cSrvcoresjw    ("load_s1_tlb_miss        ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss                                                                             ),
664cd365d4cSrvcoresjw    ("load_s2_in_fire         ", load_s2.io.in.fire                                                                                                              ),
665cd365d4cSrvcoresjw    ("load_s2_dcache_miss     ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss                                                                           ),
666cd365d4cSrvcoresjw    ("load_s2_replay          ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit                                                                  ),
667cd365d4cSrvcoresjw    ("load_s2_replay_tlb_miss ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && load_s2.io.in.bits.tlbMiss                                    ),
668cd365d4cSrvcoresjw    ("load_s2_replay_cache    ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && !load_s2.io.in.bits.tlbMiss && load_s2.io.dcacheResp.bits.miss),
669cd365d4cSrvcoresjw  )
6701ca0e4f3SYinan Xu  generatePerfEvent()
671cd365d4cSrvcoresjw
672024ee227SWilliam Wang  when(io.ldout.fire()){
673c5c06e78SWilliam Wang    XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc)
674c5c06e78SWilliam Wang  }
675024ee227SWilliam Wang}
676