xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision a53daa0fd6fb59c58e954843bd152d2f2ec7898b)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
233c02ee8fSwakafaimport utility._
246ab6918fSYinan Xuimport xiangshan.ExceptionNO._
25024ee227SWilliam Wangimport xiangshan._
26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle
28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._
29870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
30870f462dSXuan Huimport xiangshan.backend.rob.RobPtr
31f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle
3294998b06Shappy-lximport xiangshan.backend.fu.NewCSR._
33f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt
341279060fSWilliam Wangimport xiangshan.cache._
3504665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry
36185e6164SHaoyuan Fengimport xiangshan.cache.mmu._
37e4f69d78Ssfencevmaimport xiangshan.mem.mdp._
38024ee227SWilliam Wang
39185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
40185e6164SHaoyuan Feng  with HasDCacheParameters
41185e6164SHaoyuan Feng  with HasTlbConst
42185e6164SHaoyuan Feng{
43e4f69d78Ssfencevma  // mshr refill index
4414a67055Ssfencevma  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
45e4f69d78Ssfencevma  // get full data from store queue and sbuffer
4614a67055Ssfencevma  val full_fwd        = Bool()
47e4f69d78Ssfencevma  // wait for data from store inst's store queue index
4814a67055Ssfencevma  val data_inv_sq_idx = new SqPtr
49e4f69d78Ssfencevma  // wait for address from store queue index
5014a67055Ssfencevma  val addr_inv_sq_idx = new SqPtr
51e4f69d78Ssfencevma  // replay carry
5204665835SMaxpicca-Li  val rep_carry       = new ReplayCarry(nWays)
53e4f69d78Ssfencevma  // data in last beat
5414a67055Ssfencevma  val last_beat       = Bool()
55e4f69d78Ssfencevma  // replay cause
56e4f69d78Ssfencevma  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
57e4f69d78Ssfencevma  // performance debug information
58e4f69d78Ssfencevma  val debug           = new PerfDebugInfo
59185e6164SHaoyuan Feng  // tlb hint
60185e6164SHaoyuan Feng  val tlb_id          = UInt(log2Up(loadfiltersize).W)
61185e6164SHaoyuan Feng  val tlb_full        = Bool()
628744445eSMaxpicca-Li
6314a67055Ssfencevma  // alias
6414a67055Ssfencevma  def mem_amb       = cause(LoadReplayCauses.C_MA)
65e50f3145Ssfencevma  def tlb_miss      = cause(LoadReplayCauses.C_TM)
6614a67055Ssfencevma  def fwd_fail      = cause(LoadReplayCauses.C_FF)
6714a67055Ssfencevma  def dcache_rep    = cause(LoadReplayCauses.C_DR)
68e50f3145Ssfencevma  def dcache_miss   = cause(LoadReplayCauses.C_DM)
69e50f3145Ssfencevma  def wpu_fail      = cause(LoadReplayCauses.C_WF)
70e50f3145Ssfencevma  def bank_conflict = cause(LoadReplayCauses.C_BC)
7114a67055Ssfencevma  def rar_nack      = cause(LoadReplayCauses.C_RAR)
7214a67055Ssfencevma  def raw_nack      = cause(LoadReplayCauses.C_RAW)
73e50f3145Ssfencevma  def nuke          = cause(LoadReplayCauses.C_NK)
7414a67055Ssfencevma  def need_rep      = cause.asUInt.orR
75a760aeb0Shappy-lx}
76a760aeb0Shappy-lx
77a760aeb0Shappy-lx
782225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle {
7914a67055Ssfencevma  val ldin            = DecoupledIO(new LqWriteBundle)
80870f462dSXuan Hu  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
8114a67055Ssfencevma  val ld_raw_data     = Input(new LoadDataFromLQBundle)
821b7adedcSWilliam Wang  val forward         = new PipeLoadForwardQueryIO
8314a67055Ssfencevma  val stld_nuke_query = new LoadNukeQueryIO
8414a67055Ssfencevma  val ldld_nuke_query = new LoadNukeQueryIO
85024ee227SWilliam Wang}
86024ee227SWilliam Wang
87e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle {
88e3f759aeSWilliam Wang  val valid      = Bool()
8914a67055Ssfencevma  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
9014a67055Ssfencevma  val dly_ld_err = Bool()
91e3f759aeSWilliam Wang}
92e3f759aeSWilliam Wang
93b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
94b978565cSWilliam Wang  val tdata2      = Input(UInt(64.W))
95b978565cSWilliam Wang  val matchType   = Input(UInt(2.W))
9684e47f35SLi Qianruo  val tEnable     = Input(Bool()) // timing is calculated before this
97b978565cSWilliam Wang  val addrHit     = Output(Bool())
98b978565cSWilliam Wang}
99b978565cSWilliam Wang
10009203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule
10109203307SWilliam Wang  with HasLoadHelper
10209203307SWilliam Wang  with HasPerfEvents
10309203307SWilliam Wang  with HasDCacheParameters
104e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
10520a5248fSzhanglinjuan  with HasVLSUParameters
106f7af4c74Schengguanghui  with SdtrigExt
10709203307SWilliam Wang{
108024ee227SWilliam Wang  val io = IO(new Bundle() {
10914a67055Ssfencevma    // control
110024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
11114a67055Ssfencevma    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
11214a67055Ssfencevma
11314a67055Ssfencevma    // int issue path
114870f462dSXuan Hu    val ldin          = Flipped(Decoupled(new MemExuInput))
115870f462dSXuan Hu    val ldout         = Decoupled(new MemExuOutput)
11614a67055Ssfencevma
11720a5248fSzhanglinjuan    // vec issue path
1183952421bSweiding liu    val vecldin = Flipped(Decoupled(new VecPipeBundle))
119b7618691Sweiding liu    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
12020a5248fSzhanglinjuan
12141d8d239Shappy-lx    // misalignBuffer issue path
12241d8d239Shappy-lx    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
12341d8d239Shappy-lx    val misalign_ldout = Valid(new LqWriteBundle)
12441d8d239Shappy-lx
12514a67055Ssfencevma    // data path
12614a67055Ssfencevma    val tlb           = new TlbRequestIO(2)
12714a67055Ssfencevma    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
1281279060fSWilliam Wang    val dcache        = new DCacheLoadIO
129024ee227SWilliam Wang    val sbuffer       = new LoadForwardQueryIO
1300bd67ba5SYinan Xu    val lsq           = new LoadToLsqIO
13114a67055Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
132683c1411Shappy-lx    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
133692e2fafSHuijin Li   // val refill        = Flipped(ValidIO(new Refill))
13414a67055Ssfencevma    val l2_hint       = Input(Valid(new L2ToL1Hint))
135185e6164SHaoyuan Feng    val tlb_hint      = Flipped(new TlbHintReq)
13614a67055Ssfencevma    // fast wakeup
13720a5248fSzhanglinjuan    // TODO: implement vector fast wakeup
138870f462dSXuan Hu    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
13914a67055Ssfencevma
14014a67055Ssfencevma    // trigger
14194998b06Shappy-lx    val fromCsrTrigger = Input(new CsrTriggerBundle)
142f7af4c74Schengguanghui
14314a67055Ssfencevma    // prefetch
1440d32f713Shappy-lx    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
1450d32f713Shappy-lx    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
1464ccb2e8bSYanqin Li    // speculative for gated control
1474ccb2e8bSYanqin Li    val s1_prefetch_spec = Output(Bool())
14895e60337SYanqin Li    val s2_prefetch_spec = Output(Bool())
1494ccb2e8bSYanqin Li
15014a67055Ssfencevma    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
1510d32f713Shappy-lx    val canAcceptLowConfPrefetch  = Output(Bool())
1520d32f713Shappy-lx    val canAcceptHighConfPrefetch = Output(Bool())
153b52348aeSWilliam Wang
154898d3209SHuijin Li    // ifetchPrefetch
155898d3209SHuijin Li    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
156ac17908cSHuijin Li
157b52348aeSWilliam Wang    // load to load fast path
15814a67055Ssfencevma    val l2l_fwd_in    = Input(new LoadToLoadIO)
15914a67055Ssfencevma    val l2l_fwd_out   = Output(new LoadToLoadIO)
160c163075eSsfencevma
16114a67055Ssfencevma    val ld_fast_match    = Input(Bool())
162c163075eSsfencevma    val ld_fast_fuOpType = Input(UInt())
16314a67055Ssfencevma    val ld_fast_imm      = Input(UInt(12.W))
16467682d05SWilliam Wang
165e4f69d78Ssfencevma    // rs feedback
166596af5d2SHaojin Tang    val wakeup = ValidIO(new DynInst)
16714a67055Ssfencevma    val feedback_fast = ValidIO(new RSFeedback) // stage 2
16814a67055Ssfencevma    val feedback_slow = ValidIO(new RSFeedback) // stage 3
1692326221cSXuan Hu    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
170e4f69d78Ssfencevma
17114a67055Ssfencevma    // load ecc error
17214a67055Ssfencevma    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
1736786cfb7SWilliam Wang
17414a67055Ssfencevma    // schedule error query
17514a67055Ssfencevma    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
1760ce3de17SYinan Xu
17714a67055Ssfencevma    // queue-based replay
178e4f69d78Ssfencevma    val replay       = Flipped(Decoupled(new LsPipelineBundle))
17914a67055Ssfencevma    val lq_rep_full  = Input(Bool())
18014a67055Ssfencevma
18114a67055Ssfencevma    // misc
18214a67055Ssfencevma    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
183594c5198Ssfencevma
184594c5198Ssfencevma    // Load fast replay path
18514a67055Ssfencevma    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
18614a67055Ssfencevma    val fast_rep_out = Decoupled(new LqWriteBundle)
187b9e121dfShappy-lx
18841d8d239Shappy-lx    // to misalign buffer
18941d8d239Shappy-lx    val misalign_buf = Valid(new LqWriteBundle)
19041d8d239Shappy-lx
1913343d4a5Ssfencevma    // Load RAR rollback
1923343d4a5Ssfencevma    val rollback = Valid(new Redirect)
1933343d4a5Ssfencevma
19414a67055Ssfencevma    // perf
19514a67055Ssfencevma    val debug_ls         = Output(new DebugLsInfoBundle)
19614a67055Ssfencevma    val lsTopdownInfo    = Output(new LsTopdownInfo)
1970d32f713Shappy-lx    val correctMissTrain = Input(Bool())
198024ee227SWilliam Wang  })
199024ee227SWilliam Wang
20014a67055Ssfencevma  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
201024ee227SWilliam Wang
20214a67055Ssfencevma  // Pipeline
20314a67055Ssfencevma  // --------------------------------------------------------------------------------
20414a67055Ssfencevma  // stage 0
20514a67055Ssfencevma  // --------------------------------------------------------------------------------
20614a67055Ssfencevma  // generate addr, use addr to query DCache and DTLB
20714a67055Ssfencevma  val s0_valid         = Wire(Bool())
20863101478SHaojin Tang  val s0_mmio_select   = Wire(Bool())
20914a67055Ssfencevma  val s0_kill          = Wire(Bool())
21014a67055Ssfencevma  val s0_can_go        = s1_ready
21114a67055Ssfencevma  val s0_fire          = s0_valid && s0_can_go
21263101478SHaojin Tang  val s0_mmio_fire     = s0_mmio_select && s0_can_go
21314a67055Ssfencevma  val s0_out           = Wire(new LqWriteBundle)
21408b0bc30Shappy-lx  val s0_tlb_valid     = Wire(Bool())
21508b0bc30Shappy-lx  val s0_tlb_hlv       = Wire(Bool())
21608b0bc30Shappy-lx  val s0_tlb_hlvx      = Wire(Bool())
217149a2326Sweiding liu  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
218149a2326Sweiding liu  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
219dcd58560SWilliam Wang
220cd2ff98bShappy-lx  // flow source bundle
221cd2ff98bShappy-lx  class FlowSource extends Bundle {
222cd2ff98bShappy-lx    val vaddr         = UInt(VAddrBits.W)
223cd2ff98bShappy-lx    val mask          = UInt((VLEN/8).W)
2248241cb85SXuan Hu    val uop           = new DynInst
225cd2ff98bShappy-lx    val try_l2l       = Bool()
226cd2ff98bShappy-lx    val has_rob_entry = Bool()
227cd2ff98bShappy-lx    val rep_carry     = new ReplayCarry(nWays)
228cd2ff98bShappy-lx    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
229cd2ff98bShappy-lx    val isFirstIssue  = Bool()
230cd2ff98bShappy-lx    val fast_rep      = Bool()
231cd2ff98bShappy-lx    val ld_rep        = Bool()
232cd2ff98bShappy-lx    val l2l_fwd       = Bool()
233cd2ff98bShappy-lx    val prf           = Bool()
234cd2ff98bShappy-lx    val prf_rd        = Bool()
235cd2ff98bShappy-lx    val prf_wr        = Bool()
236ac17908cSHuijin Li    val prf_i         = Bool()
237cd2ff98bShappy-lx    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
23871489510SXuan Hu    // Record the issue port idx of load issue queue. This signal is used by load cancel.
23971489510SXuan Hu    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
24041d8d239Shappy-lx    val frm_mabuf     = Bool()
24171489510SXuan Hu    // vec only
24271489510SXuan Hu    val isvec         = Bool()
24371489510SXuan Hu    val is128bit      = Bool()
24471489510SXuan Hu    val uop_unit_stride_fof = Bool()
24571489510SXuan Hu    val reg_offset    = UInt(vOffsetBits.W)
246e20747afSXuan Hu    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
24771489510SXuan Hu    val is_first_ele  = Bool()
2483952421bSweiding liu    // val flowPtr       = new VlflowPtr
24926af847eSgood-circle    val usSecondInv   = Bool()
250b7618691Sweiding liu    val mbIndex       = UInt(vlmBindexBits.W)
2515281d28fSweiding liu    val elemIdx       = UInt(elemIdxBits.W)
25255178b77Sweiding liu    val elemIdxInsideVd = UInt(elemIdxBits.W)
2535281d28fSweiding liu    val alignedType   = UInt(alignTypeBits.W)
254cd2ff98bShappy-lx  }
255cd2ff98bShappy-lx  val s0_sel_src = Wire(new FlowSource)
256cd2ff98bShappy-lx
25714a67055Ssfencevma  // load flow select/gen
25841d8d239Shappy-lx  // src0: misalignBuffer load (io.misalign_ldin)
25941d8d239Shappy-lx  // src1: super load replayed by LSQ (cache miss replay) (io.replay)
26041d8d239Shappy-lx  // src2: fast load replay (io.fast_rep_in)
26141d8d239Shappy-lx  // src3: mmio (io.lsq.uncache)
26241d8d239Shappy-lx  // src4: load replayed by LSQ (io.replay)
26341d8d239Shappy-lx  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
26426af847eSgood-circle  // NOTE: Now vec/int loads are sent from same RS
26526af847eSgood-circle  //       A vec load will be splited into multiple uops,
26626af847eSgood-circle  //       so as long as one uop is issued,
26726af847eSgood-circle  //       the other uops should have higher priority
26841d8d239Shappy-lx  // src6: vec read from RS (io.vecldin)
26941d8d239Shappy-lx  // src7: int read / software prefetch first issue from RS (io.in)
27041d8d239Shappy-lx  // src8: load try pointchaising when no issued or replayed load (io.fastpath)
27141d8d239Shappy-lx  // src9: hardware prefetch from prefetchor (high confidence) (io.prefetch)
27214a67055Ssfencevma  // priority: high to low
27314a67055Ssfencevma  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
274753d2ed8SYanqin Li  private val SRC_NUM = 10
275753d2ed8SYanqin Li  private val Seq(
276753d2ed8SYanqin Li    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, lsq_rep_idx,
277753d2ed8SYanqin Li    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
278753d2ed8SYanqin Li  ) = (0 until SRC_NUM).toSeq
279753d2ed8SYanqin Li  // load flow source valid
280753d2ed8SYanqin Li  val s0_src_valid_vec = WireInit(VecInit(Seq(
281753d2ed8SYanqin Li    io.misalign_ldin.valid,
282753d2ed8SYanqin Li    io.replay.valid && io.replay.bits.forward_tlDchannel,
283753d2ed8SYanqin Li    io.fast_rep_in.valid,
284753d2ed8SYanqin Li    io.lsq.uncache.valid,
285753d2ed8SYanqin Li    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
286753d2ed8SYanqin Li    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
287753d2ed8SYanqin Li    io.vecldin.valid,
288753d2ed8SYanqin Li    io.ldin.valid, // int flow first issue or software prefetch
289753d2ed8SYanqin Li    io.l2l_fwd_in.valid,
290753d2ed8SYanqin Li    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
291753d2ed8SYanqin Li  )))
29214a67055Ssfencevma  // load flow source ready
293753d2ed8SYanqin Li  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
294753d2ed8SYanqin Li  s0_src_ready_vec(0) := true.B
295753d2ed8SYanqin Li  for(i <- 1 until SRC_NUM){
296753d2ed8SYanqin Li    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
297753d2ed8SYanqin Li  }
29814a67055Ssfencevma  // load flow source select (OH)
299753d2ed8SYanqin Li  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
300753d2ed8SYanqin Li  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
301753d2ed8SYanqin Li  dontTouch(s0_src_valid_vec)
302753d2ed8SYanqin Li  dontTouch(s0_src_ready_vec)
303753d2ed8SYanqin Li  dontTouch(s0_src_select_vec)
30414a67055Ssfencevma
30508b0bc30Shappy-lx  val s0_tlb_no_query = s0_hw_prf_select || s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) || s0_sel_src.prf_i
306753d2ed8SYanqin Li  s0_valid := (
307753d2ed8SYanqin Li    s0_src_valid_vec(mab_idx) ||
308753d2ed8SYanqin Li    s0_src_valid_vec(super_rep_idx) ||
309753d2ed8SYanqin Li    s0_src_valid_vec(fast_rep_idx) ||
310753d2ed8SYanqin Li    s0_src_valid_vec(lsq_rep_idx) ||
311753d2ed8SYanqin Li    s0_src_valid_vec(high_pf_idx) ||
312753d2ed8SYanqin Li    s0_src_valid_vec(vec_iss_idx) ||
313753d2ed8SYanqin Li    s0_src_valid_vec(int_iss_idx) ||
314753d2ed8SYanqin Li    s0_src_valid_vec(l2l_fwd_idx) ||
315753d2ed8SYanqin Li    s0_src_valid_vec(low_pf_idx)
316753d2ed8SYanqin Li  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready && !s0_kill
31763101478SHaojin Tang
318753d2ed8SYanqin Li  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
31914a67055Ssfencevma
32008b0bc30Shappy-lx   // if is hardware prefetch or fast replay, don't send valid to tlb
32108b0bc30Shappy-lx  s0_tlb_valid := (
32208b0bc30Shappy-lx    s0_src_valid_vec(mab_idx) ||
32308b0bc30Shappy-lx    s0_src_valid_vec(super_rep_idx) ||
32408b0bc30Shappy-lx    s0_src_valid_vec(lsq_rep_idx) ||
32508b0bc30Shappy-lx    s0_src_valid_vec(vec_iss_idx) ||
32608b0bc30Shappy-lx    s0_src_valid_vec(int_iss_idx) ||
32708b0bc30Shappy-lx    s0_src_valid_vec(l2l_fwd_idx)
32808b0bc30Shappy-lx  ) && io.dcache.req.ready
32908b0bc30Shappy-lx
330a760aeb0Shappy-lx  // which is S0's out is ready and dcache is ready
331753d2ed8SYanqin Li  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
33214a67055Ssfencevma  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
33314a67055Ssfencevma  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
33414a67055Ssfencevma  val s0_ptr_chasing_canceled = WireInit(false.B)
335cd2ff98bShappy-lx  s0_kill := s0_ptr_chasing_canceled
33614a67055Ssfencevma
33714a67055Ssfencevma  // prefetch related ctrl signal
338753d2ed8SYanqin Li  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
339753d2ed8SYanqin Li  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
3400d32f713Shappy-lx
34114a67055Ssfencevma  // query DTLB
34208b0bc30Shappy-lx  io.tlb.req.valid                   := s0_tlb_valid
343cd2ff98bShappy-lx  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
344cd2ff98bShappy-lx                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
34514a67055Ssfencevma                                         TlbCmd.read
34614a67055Ssfencevma                                       )
347149a2326Sweiding liu  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
34808b0bc30Shappy-lx  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
34908b0bc30Shappy-lx  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
35025df626eSgood-circle  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
35108b0bc30Shappy-lx  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
35214a67055Ssfencevma  io.tlb.req.bits.memidx.is_ld       := true.B
35314a67055Ssfencevma  io.tlb.req.bits.memidx.is_st       := false.B
354cd2ff98bShappy-lx  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
355cd2ff98bShappy-lx  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
35608b0bc30Shappy-lx  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
3578241cb85SXuan Hu  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
358cd2ff98bShappy-lx  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
35914a67055Ssfencevma
36014a67055Ssfencevma  // query DCache
361ac17908cSHuijin Li  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i
362cd2ff98bShappy-lx  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
36314a67055Ssfencevma                                      MemoryOpConstants.M_PFR,
364cd2ff98bShappy-lx                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
36514a67055Ssfencevma                                    )
366149a2326Sweiding liu  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
367cd2ff98bShappy-lx  io.dcache.req.bits.mask         := s0_sel_src.mask
36814a67055Ssfencevma  io.dcache.req.bits.data         := DontCare
369cd2ff98bShappy-lx  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
370cd2ff98bShappy-lx  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
371cd2ff98bShappy-lx  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
372cd2ff98bShappy-lx  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
37314a67055Ssfencevma  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
374d2945707SHuijin Li  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
3750d32f713Shappy-lx  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
376b3f349ecSgood-circle  io.dcache.is128Req              := s0_sel_src.is128bit
37714a67055Ssfencevma
37814a67055Ssfencevma  // load flow priority mux
379cd2ff98bShappy-lx  def fromNullSource(): FlowSource = {
380cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
381cd2ff98bShappy-lx    out
38214a67055Ssfencevma  }
38314a67055Ssfencevma
38441d8d239Shappy-lx  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
38541d8d239Shappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
38641d8d239Shappy-lx    out.vaddr         := src.vaddr
38741d8d239Shappy-lx    out.mask          := src.mask
38841d8d239Shappy-lx    out.uop           := src.uop
38941d8d239Shappy-lx    out.try_l2l       := false.B
39041d8d239Shappy-lx    out.has_rob_entry := false.B
39141d8d239Shappy-lx    out.rep_carry     := src.replayCarry
39241d8d239Shappy-lx    out.mshrid        := src.mshrid
39341d8d239Shappy-lx    out.frm_mabuf     := true.B
39441d8d239Shappy-lx    out.isFirstIssue  := false.B
39541d8d239Shappy-lx    out.fast_rep      := false.B
39641d8d239Shappy-lx    out.ld_rep        := false.B
39741d8d239Shappy-lx    out.l2l_fwd       := false.B
39841d8d239Shappy-lx    out.prf           := false.B
39941d8d239Shappy-lx    out.prf_rd        := false.B
40041d8d239Shappy-lx    out.prf_wr        := false.B
40141d8d239Shappy-lx    out.sched_idx     := src.schedIndex
40241d8d239Shappy-lx    out.isvec         := false.B
40341d8d239Shappy-lx    out.is128bit      := src.is128bit
40441d8d239Shappy-lx    out.vecActive     := true.B
40541d8d239Shappy-lx    out
40641d8d239Shappy-lx  }
40741d8d239Shappy-lx
408cd2ff98bShappy-lx  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
409cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
410cd2ff98bShappy-lx    out.mask          := src.mask
411cd2ff98bShappy-lx    out.uop           := src.uop
412cd2ff98bShappy-lx    out.try_l2l       := false.B
413cd2ff98bShappy-lx    out.has_rob_entry := src.hasROBEntry
414cd2ff98bShappy-lx    out.rep_carry     := src.rep_info.rep_carry
415cd2ff98bShappy-lx    out.mshrid        := src.rep_info.mshr_id
41641d8d239Shappy-lx    out.frm_mabuf     := src.isFrmMisAlignBuf
417cd2ff98bShappy-lx    out.isFirstIssue  := false.B
418cd2ff98bShappy-lx    out.fast_rep      := true.B
419cd2ff98bShappy-lx    out.ld_rep        := src.isLoadReplay
420cd2ff98bShappy-lx    out.l2l_fwd       := false.B
421d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
4228241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
4238241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
424ac17908cSHuijin Li    out.prf_i         := false.B
425cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
426375ed6a9Sweiding liu    out.isvec         := src.isvec
427375ed6a9Sweiding liu    out.is128bit      := src.is128bit
428375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
429375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
430375ed6a9Sweiding liu    out.vecActive     := src.vecActive
431375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
432375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
433375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
4345281d28fSweiding liu    out.elemIdx       := src.elemIdx
43555178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
4365281d28fSweiding liu    out.alignedType   := src.alignedType
437cd2ff98bShappy-lx    out
43814a67055Ssfencevma  }
43914a67055Ssfencevma
440375ed6a9Sweiding liu  // TODO: implement vector mmio
44163101478SHaojin Tang  def fromMmioSource(src: MemExuOutput) = {
44263101478SHaojin Tang    val out = WireInit(0.U.asTypeOf(new FlowSource))
44363101478SHaojin Tang    out.mask          := 0.U
44463101478SHaojin Tang    out.uop           := src.uop
44563101478SHaojin Tang    out.try_l2l       := false.B
44663101478SHaojin Tang    out.has_rob_entry := false.B
44763101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
44863101478SHaojin Tang    out.mshrid        := 0.U
44941d8d239Shappy-lx    out.frm_mabuf     := false.B
45063101478SHaojin Tang    out.isFirstIssue  := false.B
45163101478SHaojin Tang    out.fast_rep      := false.B
45263101478SHaojin Tang    out.ld_rep        := false.B
45363101478SHaojin Tang    out.l2l_fwd       := false.B
45463101478SHaojin Tang    out.prf           := false.B
45563101478SHaojin Tang    out.prf_rd        := false.B
45663101478SHaojin Tang    out.prf_wr        := false.B
457ac17908cSHuijin Li    out.prf_i         := false.B
45863101478SHaojin Tang    out.sched_idx     := 0.U
45963101478SHaojin Tang    out.vecActive     := true.B
46063101478SHaojin Tang    out
46163101478SHaojin Tang  }
46263101478SHaojin Tang
463cd2ff98bShappy-lx  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
464cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
465375ed6a9Sweiding liu    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
466cd2ff98bShappy-lx    out.uop           := src.uop
467cd2ff98bShappy-lx    out.try_l2l       := false.B
468cd2ff98bShappy-lx    out.has_rob_entry := true.B
469cd2ff98bShappy-lx    out.rep_carry     := src.replayCarry
470cd2ff98bShappy-lx    out.mshrid        := src.mshrid
47141d8d239Shappy-lx    out.frm_mabuf     := false.B
472cd2ff98bShappy-lx    out.isFirstIssue  := false.B
473cd2ff98bShappy-lx    out.fast_rep      := false.B
474cd2ff98bShappy-lx    out.ld_rep        := true.B
475cd2ff98bShappy-lx    out.l2l_fwd       := false.B
476d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
4778241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
4788241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
479ac17908cSHuijin Li    out.prf_i         := false.B
480cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
481375ed6a9Sweiding liu    out.isvec         := src.isvec
482375ed6a9Sweiding liu    out.is128bit      := src.is128bit
483375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
484375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
485375ed6a9Sweiding liu    out.vecActive     := src.vecActive
486375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
487375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
488375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
4895281d28fSweiding liu    out.elemIdx       := src.elemIdx
49055178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
4915281d28fSweiding liu    out.alignedType   := src.alignedType
492cd2ff98bShappy-lx    out
49314a67055Ssfencevma  }
49414a67055Ssfencevma
495375ed6a9Sweiding liu  // TODO: implement vector prefetch
496cd2ff98bShappy-lx  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
497cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
498cd2ff98bShappy-lx    out.mask          := 0.U
499cd2ff98bShappy-lx    out.uop           := DontCare
500cd2ff98bShappy-lx    out.try_l2l       := false.B
501cd2ff98bShappy-lx    out.has_rob_entry := false.B
50263101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
503cd2ff98bShappy-lx    out.mshrid        := 0.U
50441d8d239Shappy-lx    out.frm_mabuf     := false.B
505cd2ff98bShappy-lx    out.isFirstIssue  := false.B
506cd2ff98bShappy-lx    out.fast_rep      := false.B
507cd2ff98bShappy-lx    out.ld_rep        := false.B
508cd2ff98bShappy-lx    out.l2l_fwd       := false.B
509cd2ff98bShappy-lx    out.prf           := true.B
510cd2ff98bShappy-lx    out.prf_rd        := !src.is_store
511cd2ff98bShappy-lx    out.prf_wr        := src.is_store
512ac17908cSHuijin Li    out.prf_i         := false.B
513cd2ff98bShappy-lx    out.sched_idx     := 0.U
514cd2ff98bShappy-lx    out
51514a67055Ssfencevma  }
51614a67055Ssfencevma
5173952421bSweiding liu  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
518cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
5198241cb85SXuan Hu    out.mask          := src.mask
5208241cb85SXuan Hu    out.uop           := src.uop
521cd2ff98bShappy-lx    out.try_l2l       := false.B
5228241cb85SXuan Hu    out.has_rob_entry := true.B
52320a5248fSzhanglinjuan    // TODO: VLSU, implement replay carry
52463101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
525cd2ff98bShappy-lx    out.mshrid        := 0.U
52641d8d239Shappy-lx    out.frm_mabuf     := false.B
52720a5248fSzhanglinjuan    // TODO: VLSU, implement first issue
52826af847eSgood-circle//    out.isFirstIssue  := src.isFirstIssue
529cd2ff98bShappy-lx    out.fast_rep      := false.B
530cd2ff98bShappy-lx    out.ld_rep        := false.B
531cd2ff98bShappy-lx    out.l2l_fwd       := false.B
532cd2ff98bShappy-lx    out.prf           := false.B
533cd2ff98bShappy-lx    out.prf_rd        := false.B
534cd2ff98bShappy-lx    out.prf_wr        := false.B
535ac17908cSHuijin Li    out.prf_i         := false.B
536cd2ff98bShappy-lx    out.sched_idx     := 0.U
53720a5248fSzhanglinjuan    // Vector load interface
5388241cb85SXuan Hu    out.isvec               := true.B
53920a5248fSzhanglinjuan    // vector loads only access a single element at a time, so 128-bit path is not used for now
54000e6f2e2Sweiding liu    out.is128bit            := is128Bit(src.alignedType)
5418241cb85SXuan Hu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
5428241cb85SXuan Hu    // out.rob_idx_valid       := src.rob_idx_valid
5438241cb85SXuan Hu    // out.inner_idx           := src.inner_idx
5448241cb85SXuan Hu    // out.rob_idx             := src.rob_idx
5458241cb85SXuan Hu    out.reg_offset          := src.reg_offset
5468241cb85SXuan Hu    // out.offset              := src.offset
547e20747afSXuan Hu    out.vecActive           := src.vecActive
5488241cb85SXuan Hu    out.is_first_ele        := src.is_first_ele
5493952421bSweiding liu    // out.flowPtr             := src.flowPtr
55026af847eSgood-circle    out.usSecondInv         := src.usSecondInv
551b7618691Sweiding liu    out.mbIndex             := src.mBIndex
5525281d28fSweiding liu    out.elemIdx             := src.elemIdx
55355178b77Sweiding liu    out.elemIdxInsideVd     := src.elemIdxInsideVd
5545281d28fSweiding liu    out.alignedType         := src.alignedType
55526af847eSgood-circle    out
55626af847eSgood-circle  }
55726af847eSgood-circle
55826af847eSgood-circle  def fromIntIssueSource(src: MemExuInput): FlowSource = {
55926af847eSgood-circle    val out = WireInit(0.U.asTypeOf(new FlowSource))
560149a2326Sweiding liu    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
561149a2326Sweiding liu    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
56226af847eSgood-circle    out.uop           := src.uop
56326af847eSgood-circle    out.try_l2l       := false.B
56426af847eSgood-circle    out.has_rob_entry := true.B
56526af847eSgood-circle    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
56626af847eSgood-circle    out.mshrid        := 0.U
56741d8d239Shappy-lx    out.frm_mabuf     := false.B
56826af847eSgood-circle    out.isFirstIssue  := true.B
56926af847eSgood-circle    out.fast_rep      := false.B
57026af847eSgood-circle    out.ld_rep        := false.B
57126af847eSgood-circle    out.l2l_fwd       := false.B
57226af847eSgood-circle    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
57326af847eSgood-circle    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
57426af847eSgood-circle    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
575ac17908cSHuijin Li    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
57626af847eSgood-circle    out.sched_idx     := 0.U
57726af847eSgood-circle    out.vecActive     := true.B // true for scala load
57871489510SXuan Hu    out
57914a67055Ssfencevma  }
58014a67055Ssfencevma
581375ed6a9Sweiding liu  // TODO: implement vector l2l
582cd2ff98bShappy-lx  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
583cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
584cd2ff98bShappy-lx    out.mask               := genVWmask(0.U, LSUOpType.ld)
58514a67055Ssfencevma    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
58614a67055Ssfencevma    // Assume the pointer chasing is always ld.
5878241cb85SXuan Hu    out.uop.fuOpType       := LSUOpType.ld
588cd2ff98bShappy-lx    out.try_l2l            := true.B
589596af5d2SHaojin Tang    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
59014a67055Ssfencevma    // because these signals will be updated in S1
591cd2ff98bShappy-lx    out.has_rob_entry      := false.B
592cd2ff98bShappy-lx    out.mshrid             := 0.U
59341d8d239Shappy-lx    out.frm_mabuf          := false.B
59463101478SHaojin Tang    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
595cd2ff98bShappy-lx    out.isFirstIssue       := true.B
596cd2ff98bShappy-lx    out.fast_rep           := false.B
597cd2ff98bShappy-lx    out.ld_rep             := false.B
598cd2ff98bShappy-lx    out.l2l_fwd            := true.B
599cd2ff98bShappy-lx    out.prf                := false.B
600cd2ff98bShappy-lx    out.prf_rd             := false.B
601cd2ff98bShappy-lx    out.prf_wr             := false.B
602ac17908cSHuijin Li    out.prf_i              := false.B
603cd2ff98bShappy-lx    out.sched_idx          := 0.U
604cd2ff98bShappy-lx    out
60514a67055Ssfencevma  }
60614a67055Ssfencevma
60714a67055Ssfencevma  // set default
608753d2ed8SYanqin Li  val s0_src_selector = WireInit(s0_src_valid_vec)
609753d2ed8SYanqin Li  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
610cd2ff98bShappy-lx  val s0_src_format = Seq(
61141d8d239Shappy-lx    fromMisAlignBufferSource(io.misalign_ldin.bits),
612cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
613cd2ff98bShappy-lx    fromFastReplaySource(io.fast_rep_in.bits),
61463101478SHaojin Tang    fromMmioSource(io.lsq.uncache.bits),
615cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
616cd2ff98bShappy-lx    fromPrefetchSource(io.prefetch_req.bits),
6178241cb85SXuan Hu    fromVecIssueSource(io.vecldin.bits),
61826af847eSgood-circle    fromIntIssueSource(io.ldin.bits),
619149a2326Sweiding liu    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
620149a2326Sweiding liu    fromPrefetchSource(io.prefetch_req.bits)
621cd2ff98bShappy-lx  )
622cd2ff98bShappy-lx  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
62314a67055Ssfencevma
62408b0bc30Shappy-lx  // fast replay and hardware prefetch don't need to query tlb
62508b0bc30Shappy-lx  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
62608b0bc30Shappy-lx  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr, int_issue_vaddr)
62708b0bc30Shappy-lx  s0_tlb_vaddr := Mux(
628753d2ed8SYanqin Li    s0_src_valid_vec(mab_idx),
62941d8d239Shappy-lx    io.misalign_ldin.bits.vaddr,
63008b0bc30Shappy-lx    Mux(
63108b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
632149a2326Sweiding liu      io.replay.bits.vaddr,
63308b0bc30Shappy-lx      int_vec_vaddr
634149a2326Sweiding liu    )
63508b0bc30Shappy-lx  )
63608b0bc30Shappy-lx  s0_dcache_vaddr := Mux(
63708b0bc30Shappy-lx    s0_src_select_vec(fast_rep_idx),
63808b0bc30Shappy-lx    io.fast_rep_in.bits.vaddr,
63908b0bc30Shappy-lx    Mux(
64008b0bc30Shappy-lx      s0_hw_prf_select,
64108b0bc30Shappy-lx      io.prefetch_req.bits.getVaddr(),
64208b0bc30Shappy-lx      s0_tlb_vaddr
64308b0bc30Shappy-lx    )
64408b0bc30Shappy-lx  )
64508b0bc30Shappy-lx
64608b0bc30Shappy-lx  s0_tlb_hlv := Mux(
64708b0bc30Shappy-lx    s0_src_valid_vec(mab_idx),
64808b0bc30Shappy-lx    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
64908b0bc30Shappy-lx    Mux(
65008b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
65108b0bc30Shappy-lx      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
65208b0bc30Shappy-lx      Mux(
65308b0bc30Shappy-lx        s0_src_valid_vec(int_iss_idx),
65408b0bc30Shappy-lx        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
65508b0bc30Shappy-lx        false.B
65608b0bc30Shappy-lx      )
65708b0bc30Shappy-lx    )
65808b0bc30Shappy-lx  )
65908b0bc30Shappy-lx  s0_tlb_hlvx := Mux(
66008b0bc30Shappy-lx    s0_src_valid_vec(mab_idx),
66108b0bc30Shappy-lx    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
66208b0bc30Shappy-lx    Mux(
66308b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
66408b0bc30Shappy-lx      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
66508b0bc30Shappy-lx      Mux(
66608b0bc30Shappy-lx        s0_src_valid_vec(int_iss_idx),
66708b0bc30Shappy-lx        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
66808b0bc30Shappy-lx        false.B
66908b0bc30Shappy-lx      )
67008b0bc30Shappy-lx    )
67108b0bc30Shappy-lx  )
672149a2326Sweiding liu
67314a67055Ssfencevma  // address align check
674b3f349ecSgood-circle  val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List(
67514a67055Ssfencevma    "b00".U   -> true.B,                   //b
676149a2326Sweiding liu    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
677149a2326Sweiding liu    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
678149a2326Sweiding liu    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
67914a67055Ssfencevma  ))
680149a2326Sweiding liu  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
68114a67055Ssfencevma
68214a67055Ssfencevma  // accept load flow if dcache ready (tlb is always ready)
68314a67055Ssfencevma  // TODO: prefetch need writeback to loadQueueFlag
68414a67055Ssfencevma  s0_out               := DontCare
685149a2326Sweiding liu  s0_out.vaddr         := s0_dcache_vaddr
686cd2ff98bShappy-lx  s0_out.mask          := s0_sel_src.mask
687cd2ff98bShappy-lx  s0_out.uop           := s0_sel_src.uop
688cd2ff98bShappy-lx  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
689cd2ff98bShappy-lx  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
690cd2ff98bShappy-lx  s0_out.isPrefetch    := s0_sel_src.prf
691cd2ff98bShappy-lx  s0_out.isHWPrefetch  := s0_hw_prf_select
692cd2ff98bShappy-lx  s0_out.isFastReplay  := s0_sel_src.fast_rep
693cd2ff98bShappy-lx  s0_out.isLoadReplay  := s0_sel_src.ld_rep
694cd2ff98bShappy-lx  s0_out.isFastPath    := s0_sel_src.l2l_fwd
695cd2ff98bShappy-lx  s0_out.mshrid        := s0_sel_src.mshrid
69671489510SXuan Hu  s0_out.isvec           := s0_sel_src.isvec
69771489510SXuan Hu  s0_out.is128bit        := s0_sel_src.is128bit
69841d8d239Shappy-lx  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
69971489510SXuan Hu  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
7008b2f7abcSHaoyuan Feng  s0_out.paddr         := Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
7018b2f7abcSHaoyuan Feng    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U, io.prefetch_req.bits.paddr)) // only for prefetch and fast_rep
70208b0bc30Shappy-lx  s0_out.tlbNoQuery    := s0_tlb_no_query
70320a5248fSzhanglinjuan  // s0_out.rob_idx_valid   := s0_rob_idx_valid
70420a5248fSzhanglinjuan  // s0_out.inner_idx       := s0_inner_idx
70520a5248fSzhanglinjuan  // s0_out.rob_idx         := s0_rob_idx
70671489510SXuan Hu  s0_out.reg_offset      := s0_sel_src.reg_offset
70720a5248fSzhanglinjuan  // s0_out.offset          := s0_offset
708e20747afSXuan Hu  s0_out.vecActive             := s0_sel_src.vecActive
70926af847eSgood-circle  s0_out.usSecondInv    := s0_sel_src.usSecondInv
71071489510SXuan Hu  s0_out.is_first_ele   := s0_sel_src.is_first_ele
7115281d28fSweiding liu  s0_out.elemIdx        := s0_sel_src.elemIdx
71255178b77Sweiding liu  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
7135281d28fSweiding liu  s0_out.alignedType    := s0_sel_src.alignedType
7145281d28fSweiding liu  s0_out.mbIndex        := s0_sel_src.mbIndex
7153952421bSweiding liu  // s0_out.flowPtr         := s0_sel_src.flowPtr
7164a84d160SAnzo  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
717753d2ed8SYanqin Li  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
718cd2ff98bShappy-lx  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
71914a67055Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
72014a67055Ssfencevma  }.otherwise{
721cd2ff98bShappy-lx    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
72214a67055Ssfencevma  }
723cd2ff98bShappy-lx  s0_out.schedIndex     := s0_sel_src.sched_idx
72414a67055Ssfencevma
72514a67055Ssfencevma  // load fast replay
726753d2ed8SYanqin Li  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
72714a67055Ssfencevma
72863101478SHaojin Tang  // mmio
72963101478SHaojin Tang  io.lsq.uncache.ready := s0_mmio_fire
73063101478SHaojin Tang
73114a67055Ssfencevma  // load flow source ready
73276e71c02Shappy-lx  // cache missed load has highest priority
73376e71c02Shappy-lx  // always accept cache missed load flow from load replay queue
734753d2ed8SYanqin Li  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
73514a67055Ssfencevma
73614a67055Ssfencevma  // accept load flow from rs when:
73714a67055Ssfencevma  // 1) there is no lsq-replayed load
73876e71c02Shappy-lx  // 2) there is no fast replayed load
73976e71c02Shappy-lx  // 3) there is no high confidence prefetch request
740753d2ed8SYanqin Li  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
741753d2ed8SYanqin Li  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
742753d2ed8SYanqin Li  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
74314a67055Ssfencevma
74414a67055Ssfencevma  // for hw prefetch load flow feedback, to be added later
74514a67055Ssfencevma  // io.prefetch_in.ready := s0_hw_prf_select
74614a67055Ssfencevma
74714a67055Ssfencevma  // dcache replacement extra info
74814a67055Ssfencevma  // TODO: should prefetch load update replacement?
749753d2ed8SYanqin Li  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
75014a67055Ssfencevma
751596af5d2SHaojin Tang  // load wakeup
75226af847eSgood-circle  // TODO: vector load wakeup?
75321f0aff0Sweiding liu  val s0_wakeup_selector = Seq(
754753d2ed8SYanqin Li    s0_src_valid_vec(super_rep_idx),
755753d2ed8SYanqin Li    s0_src_valid_vec(fast_rep_idx),
75621f0aff0Sweiding liu    s0_mmio_fire,
757753d2ed8SYanqin Li    s0_src_valid_vec(lsq_rep_idx),
758753d2ed8SYanqin Li    s0_src_valid_vec(int_iss_idx)
75921f0aff0Sweiding liu  )
76021f0aff0Sweiding liu  val s0_wakeup_format = Seq(
76121f0aff0Sweiding liu    io.replay.bits.uop,
76221f0aff0Sweiding liu    io.fast_rep_in.bits.uop,
76321f0aff0Sweiding liu    io.lsq.uncache.bits.uop,
76421f0aff0Sweiding liu    io.replay.bits.uop,
76521f0aff0Sweiding liu    io.ldin.bits.uop,
76621f0aff0Sweiding liu  )
76721f0aff0Sweiding liu  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
76841d8d239Shappy-lx  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf &&
769753d2ed8SYanqin Li                    (s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(fast_rep_idx) || s0_src_valid_vec(lsq_rep_idx) || ((s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf) && !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))) || s0_mmio_fire
77021f0aff0Sweiding liu  io.wakeup.bits := s0_wakeup_uop
771596af5d2SHaojin Tang
772ac17908cSHuijin Li  // prefetch.i(Zicbop)
773753d2ed8SYanqin Li  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
774753d2ed8SYanqin Li  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
775ac17908cSHuijin Li
77614a67055Ssfencevma  XSDebug(io.dcache.req.fire,
777149a2326Sweiding liu    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
77814a67055Ssfencevma  )
77914a67055Ssfencevma  XSDebug(s0_valid,
780870f462dSXuan Hu    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
78114a67055Ssfencevma    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
78214a67055Ssfencevma
78314a67055Ssfencevma  // Pipeline
78414a67055Ssfencevma  // --------------------------------------------------------------------------------
78514a67055Ssfencevma  // stage 1
78614a67055Ssfencevma  // --------------------------------------------------------------------------------
78714a67055Ssfencevma  // TLB resp (send paddr to dcache)
78814a67055Ssfencevma  val s1_valid      = RegInit(false.B)
78914a67055Ssfencevma  val s1_in         = Wire(new LqWriteBundle)
79014a67055Ssfencevma  val s1_out        = Wire(new LqWriteBundle)
79114a67055Ssfencevma  val s1_kill       = Wire(Bool())
79214a67055Ssfencevma  val s1_can_go     = s2_ready
79314a67055Ssfencevma  val s1_fire       = s1_valid && !s1_kill && s1_can_go
794e20747afSXuan Hu  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
79514a67055Ssfencevma
79614a67055Ssfencevma  s1_ready := !s1_valid || s1_kill || s2_ready
79714a67055Ssfencevma  when (s0_fire) { s1_valid := true.B }
79814a67055Ssfencevma  .elsewhen (s1_fire) { s1_valid := false.B }
79914a67055Ssfencevma  .elsewhen (s1_kill) { s1_valid := false.B }
80014a67055Ssfencevma  s1_in   := RegEnable(s0_out, s0_fire)
80114a67055Ssfencevma
8025adc4829SYanqin Li  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
8035adc4829SYanqin Li  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
8045adc4829SYanqin Li  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
805cd2ff98bShappy-lx  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
80614a67055Ssfencevma  val s1_vaddr_hi         = Wire(UInt())
80714a67055Ssfencevma  val s1_vaddr_lo         = Wire(UInt())
80814a67055Ssfencevma  val s1_vaddr            = Wire(UInt())
80914a67055Ssfencevma  val s1_paddr_dup_lsu    = Wire(UInt())
810cca17e78Speixiaokun  val s1_gpaddr_dup_lsu   = Wire(UInt())
81114a67055Ssfencevma  val s1_paddr_dup_dcache = Wire(UInt())
812870f462dSXuan Hu  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
813c151d553SAnzooooo  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
81408b0bc30Shappy-lx  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
815002c10a4SYanqin Li  val s1_pbmt             = Mux(io.tlb.resp.valid, io.tlb.resp.bits.pbmt(0), 0.U(2.W))
81614a67055Ssfencevma  val s1_prf              = s1_in.isPrefetch
81714a67055Ssfencevma  val s1_hw_prf           = s1_in.isHWPrefetch
81814a67055Ssfencevma  val s1_sw_prf           = s1_prf && !s1_hw_prf
81914a67055Ssfencevma  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
82014a67055Ssfencevma
82114a67055Ssfencevma  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
82214a67055Ssfencevma  s1_vaddr_lo         := s1_in.vaddr(5, 0)
82314a67055Ssfencevma  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
82408b0bc30Shappy-lx  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
82508b0bc30Shappy-lx  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
82608b0bc30Shappy-lx  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
82714a67055Ssfencevma
82814a67055Ssfencevma  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
82914a67055Ssfencevma    // printf("load idx = %d\n", s1_tlb_memidx.idx)
83014a67055Ssfencevma    s1_out.uop.debugInfo.tlbRespTime := GTimer()
83114a67055Ssfencevma  }
83214a67055Ssfencevma
833cd2ff98bShappy-lx  io.tlb.req_kill   := s1_kill || s1_dly_err
834149a2326Sweiding liu  io.tlb.req.bits.pmp_addr := s1_in.paddr
83514a67055Ssfencevma  io.tlb.resp.ready := true.B
83614a67055Ssfencevma
83714a67055Ssfencevma  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
83814a67055Ssfencevma  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
839cd2ff98bShappy-lx  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
84008b0bc30Shappy-lx  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
84114a67055Ssfencevma
84214a67055Ssfencevma  // store to load forwarding
843cd2ff98bShappy-lx  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
84414a67055Ssfencevma  io.sbuffer.vaddr := s1_vaddr
84514a67055Ssfencevma  io.sbuffer.paddr := s1_paddr_dup_lsu
84614a67055Ssfencevma  io.sbuffer.uop   := s1_in.uop
84714a67055Ssfencevma  io.sbuffer.sqIdx := s1_in.uop.sqIdx
84814a67055Ssfencevma  io.sbuffer.mask  := s1_in.mask
849870f462dSXuan Hu  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
85014a67055Ssfencevma
851cd2ff98bShappy-lx  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
85214a67055Ssfencevma  io.lsq.forward.vaddr     := s1_vaddr
85314a67055Ssfencevma  io.lsq.forward.paddr     := s1_paddr_dup_lsu
85414a67055Ssfencevma  io.lsq.forward.uop       := s1_in.uop
85514a67055Ssfencevma  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
856e50f3145Ssfencevma  io.lsq.forward.sqIdxMask := 0.U
85714a67055Ssfencevma  io.lsq.forward.mask      := s1_in.mask
858870f462dSXuan Hu  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
85914a67055Ssfencevma
86014a67055Ssfencevma  // st-ld violation query
861dde74b27SAnzooooo    // if store unit is 128-bits memory access, need match 128-bit
862dde74b27SAnzooooo  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit)))
863dde74b27SAnzooooo  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
86400e6f2e2Sweiding liu    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
865dde74b27SAnzooooo    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
86614a67055Ssfencevma  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
86714a67055Ssfencevma                       io.stld_nuke_query(w).valid && // query valid
86814a67055Ssfencevma                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
86900e6f2e2Sweiding liu                       s1_nuke_paddr_match(w) && // paddr match
87014a67055Ssfencevma                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
87114a67055Ssfencevma                      })).asUInt.orR && !s1_tlb_miss
87214a67055Ssfencevma
87314a67055Ssfencevma  s1_out                   := s1_in
87414a67055Ssfencevma  s1_out.vaddr             := s1_vaddr
87514a67055Ssfencevma  s1_out.paddr             := s1_paddr_dup_lsu
8768ecb4a7dSpeixiaokun  s1_out.gpaddr            := s1_gpaddr_dup_lsu
87714a67055Ssfencevma  s1_out.tlbMiss           := s1_tlb_miss
87814a67055Ssfencevma  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
87914a67055Ssfencevma  s1_out.rep_info.debug    := s1_in.uop.debugInfo
88014a67055Ssfencevma  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
881cd2ff98bShappy-lx  s1_out.delayedLoadError  := s1_dly_err
88214a67055Ssfencevma
883cd2ff98bShappy-lx  when (!s1_dly_err) {
88414a67055Ssfencevma    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
88514a67055Ssfencevma    // af & pf exception were modified
88608b0bc30Shappy-lx    // if is tlbNoQuery request, don't trigger exception from tlb resp
88708b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
88808b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
88908b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
89014a67055Ssfencevma  } .otherwise {
89171489510SXuan Hu    s1_out.uop.exceptionVec(loadPageFault)      := false.B
892e25e4d90SXuan Hu    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
89371489510SXuan Hu    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
894e20747afSXuan Hu    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
89514a67055Ssfencevma  }
89614a67055Ssfencevma
89714a67055Ssfencevma  // pointer chasing
8985adc4829SYanqin Li  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
89914a67055Ssfencevma  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
90014a67055Ssfencevma  val s1_fu_op_type_not_ld     = WireInit(false.B)
90114a67055Ssfencevma  val s1_not_fast_match        = WireInit(false.B)
90214a67055Ssfencevma  val s1_addr_mismatch         = WireInit(false.B)
90314a67055Ssfencevma  val s1_addr_misaligned       = WireInit(false.B)
904cd2ff98bShappy-lx  val s1_fast_mismatch         = WireInit(false.B)
90514a67055Ssfencevma  val s1_ptr_chasing_canceled  = WireInit(false.B)
90614a67055Ssfencevma  val s1_cancel_ptr_chasing    = WireInit(false.B)
90714a67055Ssfencevma
9085adc4829SYanqin Li  val s1_redirect_reg = Wire(Valid(new Redirect))
9095adc4829SYanqin Li  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
9105adc4829SYanqin Li  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
9115adc4829SYanqin Li
912cd2ff98bShappy-lx  s1_kill := s1_fast_rep_dly_kill ||
913e50f3145Ssfencevma             s1_cancel_ptr_chasing ||
914e50f3145Ssfencevma             s1_in.uop.robIdx.needFlush(io.redirect) ||
9155adc4829SYanqin Li            (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
91641d8d239Shappy-lx             RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.misalign_ldin.valid)
917e50f3145Ssfencevma
918c3b763d0SYinan Xu  if (EnableLoadToLoadForward) {
919c3b763d0SYinan Xu    // Sometimes, we need to cancel the load-load forwarding.
920c3b763d0SYinan Xu    // These can be put at S0 if timing is bad at S1.
921c3b763d0SYinan Xu    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
922cd2ff98bShappy-lx    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
923cd2ff98bShappy-lx                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
924cd2ff98bShappy-lx    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
925cd2ff98bShappy-lx    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
9268241cb85SXuan Hu    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
927c163075eSsfencevma    // Case 2: this load-load uop is cancelled
92814a67055Ssfencevma    s1_ptr_chasing_canceled := !io.ldin.valid
929cd2ff98bShappy-lx    // Case 3: fast mismatch
930cd2ff98bShappy-lx    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
93114a67055Ssfencevma
93214a67055Ssfencevma    when (s1_try_ptr_chasing) {
933cd2ff98bShappy-lx      s1_cancel_ptr_chasing := s1_addr_mismatch ||
934cd2ff98bShappy-lx                               s1_addr_misaligned ||
935cd2ff98bShappy-lx                               s1_fu_op_type_not_ld ||
936cd2ff98bShappy-lx                               s1_ptr_chasing_canceled ||
937cd2ff98bShappy-lx                               s1_fast_mismatch
93814a67055Ssfencevma
93914a67055Ssfencevma      s1_in.uop           := io.ldin.bits.uop
940870f462dSXuan Hu      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
941c163075eSsfencevma      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
942e50f3145Ssfencevma      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
943e50f3145Ssfencevma      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
94414a67055Ssfencevma
9458744445eSMaxpicca-Li      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
94614a67055Ssfencevma      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
94714a67055Ssfencevma      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
948c3b763d0SYinan Xu    }
949e50f3145Ssfencevma    when (!s1_cancel_ptr_chasing) {
950753d2ed8SYanqin Li      s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && !io.misalign_ldin.fire
95114a67055Ssfencevma      when (s1_try_ptr_chasing) {
95214a67055Ssfencevma        io.ldin.ready := true.B
95314a67055Ssfencevma      }
954c3b763d0SYinan Xu    }
955c3b763d0SYinan Xu  }
956c3b763d0SYinan Xu
95714a67055Ssfencevma  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
9585adc4829SYanqin Li  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
95914a67055Ssfencevma  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
96014a67055Ssfencevma  // If the timing here is not OK, load-load forwarding has to be disabled.
96114a67055Ssfencevma  // Or we calculate sqIdxMask at RS??
96214a67055Ssfencevma  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
96314a67055Ssfencevma  if (EnableLoadToLoadForward) {
96414a67055Ssfencevma    when (s1_try_ptr_chasing) {
96514a67055Ssfencevma      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
966c3b763d0SYinan Xu    }
96714a67055Ssfencevma  }
968024ee227SWilliam Wang
96914a67055Ssfencevma  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
97014a67055Ssfencevma  io.forward_mshr.mshrid := s1_out.mshrid
97114a67055Ssfencevma  io.forward_mshr.paddr  := s1_out.paddr
9720a47e4a1SWilliam Wang
97394998b06Shappy-lx  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
97494998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
97594998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
97694998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
97794998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
97894998b06Shappy-lx  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
97994998b06Shappy-lx
98094998b06Shappy-lx  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
98194998b06Shappy-lx  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
98294998b06Shappy-lx  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
98394998b06Shappy-lx  s1_out.uop.trigger                  := s1_trigger_action
98494998b06Shappy-lx  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
98594998b06Shappy-lx
98614a67055Ssfencevma  XSDebug(s1_valid,
987870f462dSXuan Hu    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
98814a67055Ssfencevma    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
989683c1411Shappy-lx
99014a67055Ssfencevma  // Pipeline
99114a67055Ssfencevma  // --------------------------------------------------------------------------------
99214a67055Ssfencevma  // stage 2
99314a67055Ssfencevma  // --------------------------------------------------------------------------------
99414a67055Ssfencevma  // s2: DCache resp
99514a67055Ssfencevma  val s2_valid  = RegInit(false.B)
996f6490124Ssfencevma  val s2_in     = Wire(new LqWriteBundle)
997f6490124Ssfencevma  val s2_out    = Wire(new LqWriteBundle)
99814a67055Ssfencevma  val s2_kill   = Wire(Bool())
99914a67055Ssfencevma  val s2_can_go = s3_ready
100014a67055Ssfencevma  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1001e20747afSXuan Hu  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
100220a5248fSzhanglinjuan  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
10033406b3afSweiding liu  val s2_data_select  = genRdataOH(s2_out.uop)
100408b0bc30Shappy-lx  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(2, 0))
100541d8d239Shappy-lx  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1006002c10a4SYanqin Li  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
100794998b06Shappy-lx  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1008e4f69d78Ssfencevma
100914a67055Ssfencevma  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
101014a67055Ssfencevma  s2_ready := !s2_valid || s2_kill || s3_ready
101114a67055Ssfencevma  when (s1_fire) { s2_valid := true.B }
101214a67055Ssfencevma  .elsewhen (s2_fire) { s2_valid := false.B }
101314a67055Ssfencevma  .elsewhen (s2_kill) { s2_valid := false.B }
101414a67055Ssfencevma  s2_in := RegEnable(s1_out, s1_fire)
101514a67055Ssfencevma
101614a67055Ssfencevma  val s2_pmp = WireInit(io.pmp)
1017f9ac118cSHaoyuan Feng
101814a67055Ssfencevma  val s2_prf    = s2_in.isPrefetch
101914a67055Ssfencevma  val s2_hw_prf = s2_in.isHWPrefetch
102014a67055Ssfencevma
102114a67055Ssfencevma  // exception that may cause load addr to be invalid / illegal
102214a67055Ssfencevma  // if such exception happen, that inst and its exception info
102314a67055Ssfencevma  // will be force writebacked to rob
102471489510SXuan Hu  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
1025cd2ff98bShappy-lx  when (!s2_in.delayedLoadError) {
102611d57984Slwd    s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) ||
102711d57984Slwd                                         s2_pmp.ld ||
102811d57984Slwd                                         s2_isvec && s2_pmp.mmio && !s2_prf && !s2_in.tlbMiss ||
102911d57984Slwd                                         (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable))
103011d57984Slwd                                         ) && s2_vecActive
103114a67055Ssfencevma  }
1032cd2ff98bShappy-lx
1033cd2ff98bShappy-lx  // soft prefetch will not trigger any exception (but ecc error interrupt may
1034cd2ff98bShappy-lx  // be triggered)
1035cd2ff98bShappy-lx  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) {
1036cd2ff98bShappy-lx    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
103714a67055Ssfencevma  }
103894998b06Shappy-lx  val s2_exception = s2_vecActive &&
103994998b06Shappy-lx                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
104094998b06Shappy-lx  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !s2_in.isvec &&
104194998b06Shappy-lx                     s2_exception_vec(loadAddrMisaligned) && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode
104214a67055Ssfencevma  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
104314a67055Ssfencevma  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
104414a67055Ssfencevma  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
104514a67055Ssfencevma
104614a67055Ssfencevma  // writeback access fault caused by ecc error / bus error
104714a67055Ssfencevma  // * ecc data error is slow to generate, so we will not use it until load stage 3
104814a67055Ssfencevma  // * in load stage 3, an extra signal io.load_error will be used to
1049002c10a4SYanqin Li  val s2_actually_mmio = s2_pmp.mmio || Pbmt.isUncache(s2_pbmt)
1050e50f3145Ssfencevma  val s2_mmio          = !s2_prf &&
1051e50f3145Ssfencevma                          s2_actually_mmio &&
1052e50f3145Ssfencevma                         !s2_exception &&
1053e50f3145Ssfencevma                         !s2_in.tlbMiss
1054e50f3145Ssfencevma
105514a67055Ssfencevma  val s2_full_fwd      = Wire(Bool())
10564b0d80d8SXuan Hu  val s2_mem_amb       = s2_in.uop.storeSetHit &&
10573b9e873dSHaoyuan Feng                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
105814a67055Ssfencevma
1059e50f3145Ssfencevma  val s2_tlb_miss      = s2_in.tlbMiss
10603b9e873dSHaoyuan Feng  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1061e50f3145Ssfencevma  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1062e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1063e50f3145Ssfencevma                         !s2_full_fwd
106414a67055Ssfencevma
1065e50f3145Ssfencevma  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1066e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1067e50f3145Ssfencevma                         !s2_full_fwd
1068e50f3145Ssfencevma
1069e50f3145Ssfencevma  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1070e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1071e50f3145Ssfencevma                         !s2_full_fwd
1072e50f3145Ssfencevma
1073e50f3145Ssfencevma  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1074e50f3145Ssfencevma                        !s2_fwd_frm_d_chan_or_mshr &&
1075e50f3145Ssfencevma                        !s2_full_fwd
1076e50f3145Ssfencevma
1077e50f3145Ssfencevma  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1078e50f3145Ssfencevma                         !io.lsq.ldld_nuke_query.req.ready
1079e50f3145Ssfencevma
1080e50f3145Ssfencevma  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1081e50f3145Ssfencevma                         !io.lsq.stld_nuke_query.req.ready
108214a67055Ssfencevma  // st-ld violation query
108314a67055Ssfencevma  //  NeedFastRecovery Valid when
108414a67055Ssfencevma  //  1. Fast recovery query request Valid.
108514a67055Ssfencevma  //  2. Load instruction is younger than requestors(store instructions).
108614a67055Ssfencevma  //  3. Physical address match.
108714a67055Ssfencevma  //  4. Data contains.
1088dde74b27SAnzooooo  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit)))
1089dde74b27SAnzooooo  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
109026af847eSgood-circle    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1091dde74b27SAnzooooo    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
109214a67055Ssfencevma  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
109314a67055Ssfencevma                          io.stld_nuke_query(w).valid && // query valid
109414a67055Ssfencevma                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
109526af847eSgood-circle                          s2_nuke_paddr_match(w) && // paddr match
109614a67055Ssfencevma                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1097e50f3145Ssfencevma                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1098e50f3145Ssfencevma
1099e50f3145Ssfencevma  val s2_cache_handled   = io.dcache.resp.bits.handled
11005adc4829SYanqin Li  val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) &&
1101e50f3145Ssfencevma                           io.dcache.resp.bits.tag_error
1102e50f3145Ssfencevma
1103e50f3145Ssfencevma  val s2_troublem        = !s2_exception &&
1104e50f3145Ssfencevma                           !s2_mmio &&
1105e50f3145Ssfencevma                           !s2_prf &&
1106cd2ff98bShappy-lx                           !s2_in.delayedLoadError
1107e50f3145Ssfencevma
1108e50f3145Ssfencevma  io.dcache.resp.ready  := true.B
1109cd2ff98bShappy-lx  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf)
1110e50f3145Ssfencevma  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
111114a67055Ssfencevma
111214a67055Ssfencevma  // fast replay require
1113e50f3145Ssfencevma  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1114e50f3145Ssfencevma  val s2_nuke_fast_rep   = !s2_mq_nack &&
1115e50f3145Ssfencevma                           !s2_dcache_miss &&
1116e50f3145Ssfencevma                           !s2_bank_conflict &&
1117e50f3145Ssfencevma                           !s2_wpu_pred_fail &&
1118e50f3145Ssfencevma                           !s2_rar_nack &&
1119e50f3145Ssfencevma                           !s2_raw_nack &&
1120e50f3145Ssfencevma                           s2_nuke
112114a67055Ssfencevma
1122e50f3145Ssfencevma  val s2_fast_rep = !s2_mem_amb &&
1123e50f3145Ssfencevma                    !s2_tlb_miss &&
1124e50f3145Ssfencevma                    !s2_fwd_fail &&
1125ec45ae0cSsfencevma                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
112614a67055Ssfencevma                    s2_troublem
112714a67055Ssfencevma
1128e50f3145Ssfencevma  // need allocate new entry
1129e50f3145Ssfencevma  val s2_can_query = !s2_mem_amb &&
1130e50f3145Ssfencevma                     !s2_tlb_miss &&
1131e50f3145Ssfencevma                     !s2_fwd_fail &&
113241d8d239Shappy-lx                     !s2_frm_mabuf &&
1133e50f3145Ssfencevma                     s2_troublem
1134e50f3145Ssfencevma
1135e50f3145Ssfencevma  val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error)
113614a67055Ssfencevma
113708b0bc30Shappy-lx  val s2_vp_match_fail = (io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s2_troublem
113808b0bc30Shappy-lx  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && !s2_mis_align && !s2_exception // don't need to replay and is not a mmio and misalign
113908b0bc30Shappy-lx  val s2_safe_writeback = s2_exception || s2_safe_wakeup || s2_vp_match_fail
114008b0bc30Shappy-lx
114114a67055Ssfencevma  // ld-ld violation require
114214a67055Ssfencevma  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
114314a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
114414a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
114514a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1146e50f3145Ssfencevma  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
114714a67055Ssfencevma
114814a67055Ssfencevma  // st-ld violation require
114914a67055Ssfencevma  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
115014a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
115114a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
115214a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1153e50f3145Ssfencevma  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
115414a67055Ssfencevma
115514a67055Ssfencevma  // merge forward result
115614a67055Ssfencevma  // lsq has higher priority than sbuffer
1157cdbff57cSHaoyuan Feng  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1158cdbff57cSHaoyuan Feng  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
115926af847eSgood-circle  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
116014a67055Ssfencevma  // generate XLEN/8 Muxs
1161cdbff57cSHaoyuan Feng  for (i <- 0 until VLEN / 8) {
116226af847eSgood-circle    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i)
116326af847eSgood-circle    s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i))
116414a67055Ssfencevma  }
116514a67055Ssfencevma
116614a67055Ssfencevma  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1167870f462dSXuan Hu    s2_in.uop.pc,
116814a67055Ssfencevma    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
116914a67055Ssfencevma    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
117014a67055Ssfencevma  )
117114a67055Ssfencevma
117214a67055Ssfencevma  //
117314a67055Ssfencevma  s2_out                     := s2_in
117414a67055Ssfencevma  s2_out.data                := 0.U // data will be generated in load s3
11759f9e2fe1SAnzo  s2_out.uop.fpWen           := s2_in.uop.fpWen
117614a67055Ssfencevma  s2_out.mmio                := s2_mmio
11774b0d80d8SXuan Hu  s2_out.uop.flushPipe       := false.B
1178870f462dSXuan Hu  s2_out.uop.exceptionVec    := s2_exception_vec
117914a67055Ssfencevma  s2_out.forwardMask         := s2_fwd_mask
118014a67055Ssfencevma  s2_out.forwardData         := s2_fwd_data
118114a67055Ssfencevma  s2_out.handledByMSHR       := s2_cache_handled
1182e50f3145Ssfencevma  s2_out.miss                := s2_dcache_miss && s2_troublem
118314a67055Ssfencevma  s2_out.feedbacked          := io.feedback_fast.valid
118414a67055Ssfencevma
118514a67055Ssfencevma  // Generate replay signal caused by:
118614a67055Ssfencevma  // * st-ld violation check
118714a67055Ssfencevma  // * tlb miss
118814a67055Ssfencevma  // * dcache replay
118914a67055Ssfencevma  // * forward data invalid
119014a67055Ssfencevma  // * dcache miss
119114a67055Ssfencevma  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1192e50f3145Ssfencevma  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1193e50f3145Ssfencevma  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1194e50f3145Ssfencevma  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1195e50f3145Ssfencevma  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
119614a67055Ssfencevma  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1197e50f3145Ssfencevma  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
119814a67055Ssfencevma  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
119914a67055Ssfencevma  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1200e50f3145Ssfencevma  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
120114a67055Ssfencevma  s2_out.rep_info.full_fwd        := s2_data_fwded
120226af847eSgood-circle  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
120326af847eSgood-circle  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
120414a67055Ssfencevma  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
120514a67055Ssfencevma  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
120614a67055Ssfencevma  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
120714a67055Ssfencevma  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1208185e6164SHaoyuan Feng  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1209185e6164SHaoyuan Feng  s2_out.rep_info.tlb_full        := io.tlb_hint.full
121014a67055Ssfencevma
121114a67055Ssfencevma  // if forward fail, replay this inst from fetch
1212e50f3145Ssfencevma  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
121314a67055Ssfencevma  // if ld-ld violation is detected, replay from this inst from fetch
121414a67055Ssfencevma  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
121514a67055Ssfencevma
121614a67055Ssfencevma  // to be removed
1217cd2ff98bShappy-lx  io.feedback_fast.valid                 := false.B
121814a67055Ssfencevma  io.feedback_fast.bits.hit              := false.B
121914a67055Ssfencevma  io.feedback_fast.bits.flushState       := s2_in.ptwBack
12207f8f47b4SXuan Hu  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
122138f78b5dSxiaofeibao-xjtu  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
122228ac1c16Sxiaofeibao-xjtu  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
122314a67055Ssfencevma  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
122414a67055Ssfencevma  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
122514a67055Ssfencevma
122663101478SHaojin Tang  io.ldCancel.ld1Cancel := false.B
12272326221cSXuan Hu
122814a67055Ssfencevma  // fast wakeup
12295adc4829SYanqin Li  val s1_fast_uop_valid = WireInit(false.B)
12305adc4829SYanqin Li  s1_fast_uop_valid :=
123114a67055Ssfencevma    !io.dcache.s1_disable_fast_wakeup &&
123214a67055Ssfencevma    s1_valid &&
123314a67055Ssfencevma    !s1_kill &&
1234f9ac118cSHaoyuan Feng    !io.tlb.resp.bits.miss &&
123514a67055Ssfencevma    !io.lsq.forward.dataInvalidFast
123641d8d239Shappy-lx  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
12375adc4829SYanqin Li  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
123814a67055Ssfencevma
123914a67055Ssfencevma  //
1240495ea2f0Ssfencevma  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
12410d32f713Shappy-lx
1242cd2ff98bShappy-lx  // RegNext prefetch train for better timing
1243cd2ff98bShappy-lx  // ** Now, prefetch train is valid at load s3 **
12444ccb2e8bSYanqin Li  val s2_prefetch_train_valid = WireInit(false.B)
1245149a2326Sweiding liu  s2_prefetch_train_valid              := s2_valid && !s2_actually_mmio && (!s2_in.tlbMiss || s2_hw_prf)
12464ccb2e8bSYanqin Li  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
12475adc4829SYanqin Li  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
12484ccb2e8bSYanqin Li  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
12494ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
12504ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
12514ccb2e8bSYanqin Li  io.s1_prefetch_spec := s1_fire
125295e60337SYanqin Li  io.s2_prefetch_spec := s2_prefetch_train_valid
12530d32f713Shappy-lx
12545adc4829SYanqin Li  val s2_prefetch_train_l1_valid = WireInit(false.B)
12555adc4829SYanqin Li  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_mmio
12565adc4829SYanqin Li  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
12575adc4829SYanqin Li  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
12585adc4829SYanqin Li  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
12595adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
12605adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
126104665835SMaxpicca-Li  if (env.FPGAPlatform){
126204665835SMaxpicca-Li    io.dcache.s0_pc := DontCare
126304665835SMaxpicca-Li    io.dcache.s1_pc := DontCare
1264977e92c1SWilliam Wang    io.dcache.s2_pc := DontCare
126504665835SMaxpicca-Li  }else{
1266870f462dSXuan Hu    io.dcache.s0_pc := s0_out.uop.pc
1267870f462dSXuan Hu    io.dcache.s1_pc := s1_out.uop.pc
1268870f462dSXuan Hu    io.dcache.s2_pc := s2_out.uop.pc
126904665835SMaxpicca-Li  }
1270f6f10bebSsfencevma  io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill
1271e4f69d78Ssfencevma
1272e50f3145Ssfencevma  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
127314a67055Ssfencevma  val s2_ld_valid_dup = RegInit(0.U(6.W))
127414a67055Ssfencevma  s2_ld_valid_dup := 0x0.U(6.W)
127514a67055Ssfencevma  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1276e50f3145Ssfencevma  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
127714a67055Ssfencevma  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1278024ee227SWilliam Wang
127914a67055Ssfencevma  // Pipeline
128014a67055Ssfencevma  // --------------------------------------------------------------------------------
128114a67055Ssfencevma  // stage 3
128214a67055Ssfencevma  // --------------------------------------------------------------------------------
128314a67055Ssfencevma  // writeback and update load queue
12845adc4829SYanqin Li  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
128514a67055Ssfencevma  val s3_in           = RegEnable(s2_out, s2_fire)
1286870f462dSXuan Hu  val s3_out          = Wire(Valid(new MemExuOutput))
1287495ea2f0Ssfencevma  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
128814a67055Ssfencevma  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
128914a67055Ssfencevma  val s3_fast_rep     = Wire(Bool())
12905adc4829SYanqin Li  val s3_troublem     = GatedValidRegNext(s2_troublem)
129114a67055Ssfencevma  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
129220a5248fSzhanglinjuan  val s3_vecout       = Wire(new OnlyVecExuOutput)
1293e20747afSXuan Hu  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
129420a5248fSzhanglinjuan  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
12955281d28fSweiding liu  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
12965281d28fSweiding liu  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
129741d8d239Shappy-lx  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
129815d00511STang Haojin  val s3_mmio         = Wire(Valid(new MemExuOutput))
12993406b3afSweiding liu  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
13003406b3afSweiding liu  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
130108b0bc30Shappy-lx  val s3_dly_ld_err   =
130208b0bc30Shappy-lx      if (EnableAccurateLoadError) {
130308b0bc30Shappy-lx        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
130408b0bc30Shappy-lx      } else {
130508b0bc30Shappy-lx        WireInit(false.B)
130608b0bc30Shappy-lx      }
130708b0bc30Shappy-lx  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
130808b0bc30Shappy-lx  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_dly_ld_err
130908b0bc30Shappy-lx  val s3_exception = RegEnable(s2_exception, s2_fire)
131008b0bc30Shappy-lx  val s3_mis_align = RegEnable(s2_mis_align, s2_fire)
131194998b06Shappy-lx  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
131226af847eSgood-circle  // TODO: Fix vector load merge buffer nack
131326af847eSgood-circle  val s3_vec_mb_nack  = Wire(Bool())
131426af847eSgood-circle  s3_vec_mb_nack     := false.B
131526af847eSgood-circle  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
131626af847eSgood-circle
131714a67055Ssfencevma  s3_ready := !s3_valid || s3_kill || io.ldout.ready
131815d00511STang Haojin  s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B))
131963101478SHaojin Tang  s3_mmio.bits  := RegNextN(io.lsq.uncache.bits, 3)
1320a760aeb0Shappy-lx
1321e50f3145Ssfencevma  // forwrad last beat
132241d8d239Shappy-lx  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1323e50f3145Ssfencevma
132495767918Szhanglinjuan  // s3 load fast replay
132526af847eSgood-circle  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
132695767918Szhanglinjuan  io.fast_rep_out.bits := s3_in
132795767918Szhanglinjuan
132841d8d239Shappy-lx  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_frm_mabuf
132995767918Szhanglinjuan  // TODO: check this --by hx
133095767918Szhanglinjuan  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
133114a67055Ssfencevma  io.lsq.ldin.bits := s3_in
133208b0bc30Shappy-lx  io.lsq.ldin.bits.miss := s3_in.miss
1333594c5198Ssfencevma
133441d8d239Shappy-lx  // connect to misalignBuffer
133508b0bc30Shappy-lx  io.misalign_buf.valid := io.lsq.ldin.valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !io.lsq.ldin.bits.isvec
133641d8d239Shappy-lx  io.misalign_buf.bits  := s3_in
133741d8d239Shappy-lx
1338e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
133914a67055Ssfencevma  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
134014a67055Ssfencevma  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
13415adc4829SYanqin Li  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1342a760aeb0Shappy-lx
134314a67055Ssfencevma  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1344e50f3145Ssfencevma  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1345cd2ff98bShappy-lx  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1346e4f69d78Ssfencevma
13475adc4829SYanqin Li  val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem
13483b1a683bSsfencevma  val s3_rep_frm_fetch = s3_vp_match_fail
134914a67055Ssfencevma  val s3_ldld_rep_inst =
135014a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.valid &&
135114a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
13525adc4829SYanqin Li      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
13533b1a683bSsfencevma  val s3_flushPipe = s3_ldld_rep_inst
135467cddb05SWilliam Wang
1355e50f3145Ssfencevma  val s3_rep_info = WireInit(s3_in.rep_info)
135614a67055Ssfencevma  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1357e4f69d78Ssfencevma
1358b494b97bSsfencevma  when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) {
135914a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1360e4f69d78Ssfencevma  } .otherwise {
136114a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1362e4f69d78Ssfencevma  }
1363024ee227SWilliam Wang
1364e50f3145Ssfencevma  // Int load, if hit, will be writebacked at s3
136508b0bc30Shappy-lx  s3_out.valid                := s3_valid && s3_safe_writeback
136614a67055Ssfencevma  s3_out.bits.uop             := s3_in.uop
13679f9e2fe1SAnzo  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen && !s3_exception
1368e20747afSXuan Hu  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive
136971489510SXuan Hu  s3_out.bits.uop.flushPipe   := false.B
1370c8a344d0Ssfencevma  s3_out.bits.uop.replayInst  := s3_rep_frm_fetch || s3_flushPipe
137114a67055Ssfencevma  s3_out.bits.data            := s3_in.data
137214a67055Ssfencevma  s3_out.bits.debug.isMMIO    := s3_in.mmio
137314a67055Ssfencevma  s3_out.bits.debug.isPerfCnt := false.B
137414a67055Ssfencevma  s3_out.bits.debug.paddr     := s3_in.paddr
137514a67055Ssfencevma  s3_out.bits.debug.vaddr     := s3_in.vaddr
137626af847eSgood-circle
137726af847eSgood-circle  // Vector load, writeback to merge buffer
137826af847eSgood-circle  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
137920a5248fSzhanglinjuan  s3_vecout.isvec             := s3_isvec
138020a5248fSzhanglinjuan  s3_vecout.vecdata           := 0.U // Data will be assigned later
138120a5248fSzhanglinjuan  s3_vecout.mask              := s3_in.mask
138220a5248fSzhanglinjuan  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
138320a5248fSzhanglinjuan  // s3_vecout.inner_idx         := s3_in.inner_idx
138420a5248fSzhanglinjuan  // s3_vecout.rob_idx           := s3_in.rob_idx
138520a5248fSzhanglinjuan  // s3_vecout.offset            := s3_in.offset
138620a5248fSzhanglinjuan  s3_vecout.reg_offset        := s3_in.reg_offset
1387e20747afSXuan Hu  s3_vecout.vecActive         := s3_vecActive
138820a5248fSzhanglinjuan  s3_vecout.is_first_ele      := s3_in.is_first_ele
13893952421bSweiding liu  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
13903952421bSweiding liu  // s3_vecout.flowPtr           := s3_in.flowPtr
13915281d28fSweiding liu  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
139255178b77Sweiding liu  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1393b7618691Sweiding liu  val s3_usSecondInv          = s3_in.usSecondInv
1394024ee227SWilliam Wang
1395cd2ff98bShappy-lx  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception
13963343d4a5Ssfencevma  io.rollback.bits             := DontCare
139771489510SXuan Hu  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
13983343d4a5Ssfencevma  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
13998241cb85SXuan Hu  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
14008241cb85SXuan Hu  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
14013b1a683bSsfencevma  io.rollback.bits.level       := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter)
14028241cb85SXuan Hu  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
14033343d4a5Ssfencevma  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1404e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1405cb9c18dcSWilliam Wang
140614a67055Ssfencevma  io.lsq.ldin.bits.uop := s3_out.bits.uop
1407e4f69d78Ssfencevma
140814a67055Ssfencevma  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
140914a67055Ssfencevma  io.lsq.ldld_nuke_query.revoke := s3_revoke
141014a67055Ssfencevma  io.lsq.stld_nuke_query.revoke := s3_revoke
1411e4f69d78Ssfencevma
1412e4f69d78Ssfencevma  // feedback slow
141308b0bc30Shappy-lx  s3_fast_rep := RegNext(s2_fast_rep)
1414e50f3145Ssfencevma
1415cd2ff98bShappy-lx  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1416cd2ff98bShappy-lx                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1417cd2ff98bShappy-lx                        !s3_in.feedbacked
1418594c5198Ssfencevma
141926af847eSgood-circle  // feedback: scalar load will send feedback to RS
142026af847eSgood-circle  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
142141d8d239Shappy-lx  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1422cd2ff98bShappy-lx  io.feedback_slow.bits.hit              := !s3_rep_info.need_rep || io.lsq.ldin.ready
142314a67055Ssfencevma  io.feedback_slow.bits.flushState       := s3_in.ptwBack
14245db4956bSzhanglyGit  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
142538f78b5dSxiaofeibao-xjtu  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
142628ac1c16Sxiaofeibao-xjtu  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
142714a67055Ssfencevma  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
142814a67055Ssfencevma  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1429e4f69d78Ssfencevma
143008b0bc30Shappy-lx  // TODO: vector wakeup?
143108b0bc30Shappy-lx  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && !s3_frm_mabuf
143214a67055Ssfencevma
143363101478SHaojin Tang  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits)
1434e4f69d78Ssfencevma
1435cb9c18dcSWilliam Wang  // data from load queue refill
143663101478SHaojin Tang  val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3)
143714a67055Ssfencevma  val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData()
143814a67055Ssfencevma  val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List(
143914a67055Ssfencevma    "b000".U -> s3_merged_data_frm_uncache(63,  0),
144014a67055Ssfencevma    "b001".U -> s3_merged_data_frm_uncache(63,  8),
144114a67055Ssfencevma    "b010".U -> s3_merged_data_frm_uncache(63, 16),
144214a67055Ssfencevma    "b011".U -> s3_merged_data_frm_uncache(63, 24),
144314a67055Ssfencevma    "b100".U -> s3_merged_data_frm_uncache(63, 32),
144414a67055Ssfencevma    "b101".U -> s3_merged_data_frm_uncache(63, 40),
144514a67055Ssfencevma    "b110".U -> s3_merged_data_frm_uncache(63, 48),
144614a67055Ssfencevma    "b111".U -> s3_merged_data_frm_uncache(63, 56)
1447cb9c18dcSWilliam Wang  ))
144814a67055Ssfencevma  val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache)
1449cb9c18dcSWilliam Wang
1450cb9c18dcSWilliam Wang  // data from dcache hit
145114a67055Ssfencevma  val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle)
145208b0bc30Shappy-lx  s3_ld_raw_data_frm_cache.respDcacheData       := io.dcache.resp.bits.data
145308b0bc30Shappy-lx  s3_ld_raw_data_frm_cache.forward_D            := s2_fwd_frm_d_chan
145408b0bc30Shappy-lx  s3_ld_raw_data_frm_cache.forwardData_D        := s2_fwd_data_frm_d_chan
145508b0bc30Shappy-lx  s3_ld_raw_data_frm_cache.forward_mshr         := s2_fwd_frm_mshr
145608b0bc30Shappy-lx  s3_ld_raw_data_frm_cache.forwardData_mshr     := s2_fwd_data_frm_mshr
145708b0bc30Shappy-lx  s3_ld_raw_data_frm_cache.forward_result_valid := s2_fwd_data_valid
145808b0bc30Shappy-lx
145914a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
146014a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardData          := RegEnable(s2_fwd_data, s2_valid)
146114a67055Ssfencevma  s3_ld_raw_data_frm_cache.uop                  := RegEnable(s2_out.uop, s2_valid)
1462cdbff57cSHaoyuan Feng  s3_ld_raw_data_frm_cache.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
146314a67055Ssfencevma
146408b0bc30Shappy-lx  val s3_merged_data_frm_tlD   = RegEnable(s3_ld_raw_data_frm_cache.mergeTLData(), s2_valid)
146508b0bc30Shappy-lx  val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergeLsqFwdData(s3_merged_data_frm_tlD)
146608b0bc30Shappy-lx
146708b0bc30Shappy-lx  // duplicate reg for ldout and vecldout
146808b0bc30Shappy-lx  private val LdDataDup = 3
146908b0bc30Shappy-lx  require(LdDataDup >= 2)
147008b0bc30Shappy-lx  // truncate forward data and cache data to XLEN width to writeback
147108b0bc30Shappy-lx  val s3_fwd_mask_clip = VecInit(List.fill(LdDataDup)(
147208b0bc30Shappy-lx    RegEnable(Mux(
147308b0bc30Shappy-lx      s2_out.paddr(3),
147408b0bc30Shappy-lx      (s2_fwd_mask.asUInt)(VLEN / 8 - 1, 8),
147508b0bc30Shappy-lx      (s2_fwd_mask.asUInt)(7, 0)
147608b0bc30Shappy-lx    ).asTypeOf(Vec(XLEN / 8, Bool())), s2_valid)
147708b0bc30Shappy-lx  ))
147808b0bc30Shappy-lx  val s3_fwd_data_clip = VecInit(List.fill(LdDataDup)(
147908b0bc30Shappy-lx    RegEnable(Mux(
148008b0bc30Shappy-lx      s2_out.paddr(3),
148108b0bc30Shappy-lx      (s2_fwd_data.asUInt)(VLEN - 1, 64),
148208b0bc30Shappy-lx      (s2_fwd_data.asUInt)(63, 0)
148308b0bc30Shappy-lx    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
148408b0bc30Shappy-lx  ))
148508b0bc30Shappy-lx  val s3_merged_data_frm_tld_clip = VecInit(List.fill(LdDataDup)(
148608b0bc30Shappy-lx    RegEnable(Mux(
148708b0bc30Shappy-lx      s2_out.paddr(3),
148808b0bc30Shappy-lx      s3_ld_raw_data_frm_cache.mergeTLData()(VLEN - 1, 64),
148908b0bc30Shappy-lx      s3_ld_raw_data_frm_cache.mergeTLData()(63, 0)
149008b0bc30Shappy-lx    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
149108b0bc30Shappy-lx  ))
149208b0bc30Shappy-lx  val s3_merged_data_frm_cache_clip = VecInit((0 until LdDataDup).map(i => {
149308b0bc30Shappy-lx    VecInit((0 until XLEN / 8).map(j =>
149408b0bc30Shappy-lx      Mux(s3_fwd_mask_clip(i)(j), s3_fwd_data_clip(i)(j), s3_merged_data_frm_tld_clip(i)(j))
149508b0bc30Shappy-lx    )).asUInt
149608b0bc30Shappy-lx  }))
149708b0bc30Shappy-lx
149808b0bc30Shappy-lx  val s3_data_frm_cache = VecInit((0 until LdDataDup).map(i => {
149908b0bc30Shappy-lx    VecInit(Seq(
150008b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,    0),
150108b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,    8),
150208b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,   16),
150308b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,   24),
150408b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,   32),
150508b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,   40),
150608b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,   48),
150708b0bc30Shappy-lx      s3_merged_data_frm_cache_clip(i)(63,   56),
150808b0bc30Shappy-lx    ))
150908b0bc30Shappy-lx  }))
151008b0bc30Shappy-lx  val s3_picked_data_frm_cache = VecInit((0 until LdDataDup).map(i => {
151108b0bc30Shappy-lx    Mux1H(s3_data_select_by_offset, s3_data_frm_cache(i))
151208b0bc30Shappy-lx  }))
151308b0bc30Shappy-lx  val s3_ld_data_frm_cache = newRdataHelper(s3_data_select, s3_picked_data_frm_cache(0))
1514cb9c18dcSWilliam Wang
1515e4f69d78Ssfencevma  // FIXME: add 1 cycle delay ?
151663101478SHaojin Tang  // io.lsq.uncache.ready := !s3_valid
151723761fd6SHaoyuan Feng  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
151814a67055Ssfencevma  io.ldout.bits        := s3_ld_wb_meta
1519d4564868Sweiding liu  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
152008b0bc30Shappy-lx  io.ldout.valid       := (s3_mmio.valid ||
152108b0bc30Shappy-lx                          (s3_out.valid && !s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf))
1522102b377bSweiding liu  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1523c837faaaSWilliam Wang
152495767918Szhanglinjuan  // TODO: check this --hx
152595767918Szhanglinjuan  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
152695767918Szhanglinjuan  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
152763101478SHaojin Tang  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
152863101478SHaojin Tang  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
152963101478SHaojin Tang  //                         s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
153095767918Szhanglinjuan
15313b1a683bSsfencevma  // s3 load fast replay
153226af847eSgood-circle  io.fast_rep_out.valid := s3_valid && s3_fast_rep
15333b1a683bSsfencevma  io.fast_rep_out.bits := s3_in
15343b1a683bSsfencevma  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1535c837faaaSWilliam Wang
153626af847eSgood-circle  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
153726af847eSgood-circle
153820a5248fSzhanglinjuan  // vector output
153955178b77Sweiding liu  io.vecldout.bits.alignedType := s3_vec_alignedType
154026af847eSgood-circle  // vec feedback
154126af847eSgood-circle  io.vecldout.bits.vecFeedback := vecFeedback
154220a5248fSzhanglinjuan  // TODO: VLSU, uncache data logic
154308b0bc30Shappy-lx  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache(1))
1544b7618691Sweiding liu  io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata)
1545b7618691Sweiding liu  io.vecldout.bits.isvec := s3_vecout.isvec
154655178b77Sweiding liu  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1547b7618691Sweiding liu  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
154855178b77Sweiding liu  io.vecldout.bits.mask := s3_vecout.mask
1549b7618691Sweiding liu  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1550b7618691Sweiding liu  io.vecldout.bits.usSecondInv := s3_usSecondInv
1551b7618691Sweiding liu  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1552b7618691Sweiding liu  io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready
1553b7618691Sweiding liu  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1554ebb914e7Sweiding liu  io.vecldout.bits.flushState := DontCare
1555102b377bSweiding liu  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
15565dc0f712SAnzooooo  io.vecldout.bits.vaddr := s3_in.vaddr
1557*a53daa0fSHaoyuan Feng  io.vecldout.bits.gpaddr := s3_in.gpaddr
1558b7618691Sweiding liu  io.vecldout.bits.mmio := DontCare
1559b7618691Sweiding liu
156095767918Szhanglinjuan  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec ||
156126af847eSgood-circle  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
156226af847eSgood-circle    io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
156326af847eSgood-circle    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1564c837faaaSWilliam Wang
156541d8d239Shappy-lx  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf
156641d8d239Shappy-lx  io.misalign_ldout.bits      := io.lsq.ldin.bits
156708b0bc30Shappy-lx  io.misalign_ldout.bits.data := Mux(s3_in.is128bit, s3_merged_data_frm_cache, s3_picked_data_frm_cache(2))
156841d8d239Shappy-lx
1569a19ae480SWilliam Wang  // fast load to load forward
1570cd2ff98bShappy-lx  if (EnableLoadToLoadForward) {
1571cd2ff98bShappy-lx    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep
1572cd2ff98bShappy-lx    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0))
1573cd2ff98bShappy-lx    io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error
1574cd2ff98bShappy-lx                                 s3_ldld_rep_inst ||
1575cd2ff98bShappy-lx                                 s3_rep_frm_fetch
1576cd2ff98bShappy-lx  } else {
1577cd2ff98bShappy-lx    io.l2l_fwd_out.valid := false.B
1578cd2ff98bShappy-lx    io.l2l_fwd_out.data := DontCare
1579cd2ff98bShappy-lx    io.l2l_fwd_out.dly_ld_err := DontCare
1580cd2ff98bShappy-lx  }
1581a19ae480SWilliam Wang
15824d931b73SYanqin Li  // s1
15834d931b73SYanqin Li  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
15844d931b73SYanqin Li  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
15854d931b73SYanqin Li  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
15864d931b73SYanqin Li  // s2
15874d931b73SYanqin Li  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
15884d931b73SYanqin Li  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
15894d931b73SYanqin Li  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
15904d931b73SYanqin Li  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
15914d931b73SYanqin Li  // s3
15924d931b73SYanqin Li  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
15934d931b73SYanqin Li  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
15944d931b73SYanqin Li  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
15954d931b73SYanqin Li  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
15964d931b73SYanqin Li  io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay
15974d931b73SYanqin Li  io.debug_ls.replayCause := s3_rep_info.cause
15984d931b73SYanqin Li  io.debug_ls.replayCnt := 1.U
15998744445eSMaxpicca-Li
160014a67055Ssfencevma  // Topdown
160114a67055Ssfencevma  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
160214a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
160314a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
160414a67055Ssfencevma  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
160514a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
160614a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
16070d32f713Shappy-lx  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
16080d32f713Shappy-lx  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
160914a67055Ssfencevma
161014a67055Ssfencevma  // perf cnt
16111b027d07Ssfencevma  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
16121b027d07Ssfencevma  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1613b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1614b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1615cd2ff98bShappy-lx  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1616b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1617b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1618cd2ff98bShappy-lx  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
16191b027d07Ssfencevma  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1620b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
162114a67055Ssfencevma  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
162214a67055Ssfencevma  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1623149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1624149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1625149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1626149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1627149a2326Sweiding liu  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1628149a2326Sweiding liu  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
16291b027d07Ssfencevma  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
16301b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1631753d2ed8SYanqin Li  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
16321b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
16331b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
163414a67055Ssfencevma
16351b027d07Ssfencevma  XSPerfAccumulate("s1_in_valid",                  s1_valid)
16361b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire",                   s1_fire)
16371b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
16381b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
16391b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
164014a67055Ssfencevma  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1641cd2ff98bShappy-lx  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
164214a67055Ssfencevma
16431b027d07Ssfencevma  XSPerfAccumulate("s2_in_valid",                  s2_valid)
16441b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire",                   s2_fire)
16451b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1646e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1647e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1648257f9711Shappy-lx  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
16491b027d07Ssfencevma  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1650e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1651e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1652e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
165314a67055Ssfencevma  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
16541b027d07Ssfencevma  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
165520e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1656e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1657e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
165820e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1659a11e9ab9Shappy-lx  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1660a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1661a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
166214a67055Ssfencevma
166314a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
166414a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
166514a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
166614a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
166714a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
166814a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
166914a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
167014a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1671d2b20d1aSTang Haojin
16728744445eSMaxpicca-Li  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1673b52348aeSWilliam Wang  // hardware performance counter
1674cd365d4cSrvcoresjw  val perfEvents = Seq(
167514a67055Ssfencevma    ("load_s0_in_fire         ", s0_fire                                                        ),
167614a67055Ssfencevma    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
167714a67055Ssfencevma    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
167814a67055Ssfencevma    ("load_s1_in_fire         ", s0_fire                                                        ),
167914a67055Ssfencevma    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
168014a67055Ssfencevma    ("load_s2_in_fire         ", s1_fire                                                        ),
168114a67055Ssfencevma    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1682cd365d4cSrvcoresjw  )
16831ca0e4f3SYinan Xu  generatePerfEvent()
1684cd365d4cSrvcoresjw
168514a67055Ssfencevma  when(io.ldout.fire){
1686870f462dSXuan Hu    XSDebug("ldout %x\n", io.ldout.bits.uop.pc)
1687c5c06e78SWilliam Wang  }
168814a67055Ssfencevma  // end
1689024ee227SWilliam Wang}
1690