xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision d87b76aa1c8b3309689888cbb9025cead93e6dd8)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
23024ee227SWilliam Wangimport xiangshan._
2479460b79SLinJiaweiimport xiangshan.backend.decode.ImmUnion
251279060fSWilliam Wangimport xiangshan.cache._
26a0301c0dSLemoverimport xiangshan.cache.mmu.{TlbPtwIO, TlbReq, TlbResp, TlbCmd, TlbRequestIO, TLB}
27024ee227SWilliam Wang
282225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle {
29024ee227SWilliam Wang  val loadIn = ValidIO(new LsPipelineBundle)
30024ee227SWilliam Wang  val ldout = Flipped(DecoupledIO(new ExuOutput))
315830ba4fSWilliam Wang  val loadDataForwarded = Output(Bool())
32bce7d861SWilliam Wang  val needReplayFromRS = Output(Bool())
331b7adedcSWilliam Wang  val forward = new PipeLoadForwardQueryIO
34024ee227SWilliam Wang}
35024ee227SWilliam Wang
36e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle {
37e3f759aeSWilliam Wang  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
38e3f759aeSWilliam Wang  val data = UInt(XLEN.W)
39e3f759aeSWilliam Wang  val valid = Bool()
40e3f759aeSWilliam Wang}
41e3f759aeSWilliam Wang
427962cc88SWilliam Wang// Load Pipeline Stage 0
437962cc88SWilliam Wang// Generate addr, use addr to query DCache and DTLB
443f4ec46fSCODE-JTZclass LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{
45024ee227SWilliam Wang  val io = IO(new Bundle() {
467962cc88SWilliam Wang    val in = Flipped(Decoupled(new ExuInput))
477962cc88SWilliam Wang    val out = Decoupled(new LsPipelineBundle)
48e3f759aeSWilliam Wang    val fastpath = Input(Vec(LoadPipelineWidth, new LoadToLoadIO))
490cab60cbSZhangZifei    val dtlbReq = DecoupledIO(new TlbReq)
506e9ed841SAllen    val dcacheReq = DecoupledIO(new DCacheWordReq)
5164e8d8bdSZhangZifei    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
52ee46cd6eSLemover    val isFirstIssue = Input(Bool())
53718f8a60SYinan Xu    val loadFastMatch = Input(UInt(exuParameters.LduCnt.W))
54024ee227SWilliam Wang  })
55718f8a60SYinan Xu  require(LoadPipelineWidth == exuParameters.LduCnt)
56024ee227SWilliam Wang
577962cc88SWilliam Wang  val s0_uop = io.in.bits.uop
58e3f759aeSWilliam Wang  val imm12 = WireInit(s0_uop.ctrl.imm(11,0))
59e3f759aeSWilliam Wang
60e3f759aeSWilliam Wang  // slow vaddr from non-load insts
61718f8a60SYinan Xu  val slowpath_vaddr = io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits)
62718f8a60SYinan Xu  val slowpath_mask = genWmask(slowpath_vaddr, s0_uop.ctrl.fuOpType(1,0))
63e3f759aeSWilliam Wang
64e3f759aeSWilliam Wang  // fast vaddr from load insts
65718f8a60SYinan Xu  val fastpath_vaddrs = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => {
66718f8a60SYinan Xu     io.fastpath(i).data + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits)
67718f8a60SYinan Xu  })))
68718f8a60SYinan Xu  val fastpath_masks = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => {
69718f8a60SYinan Xu     genWmask(fastpath_vaddrs(i), s0_uop.ctrl.fuOpType(1,0))
70718f8a60SYinan Xu  })))
71718f8a60SYinan Xu  val fastpath_vaddr = Mux1H(io.loadFastMatch, fastpath_vaddrs)
72718f8a60SYinan Xu  val fastpath_mask  = Mux1H(io.loadFastMatch, fastpath_masks)
73e3f759aeSWilliam Wang
74e3f759aeSWilliam Wang  // select vaddr from 2 alus
75718f8a60SYinan Xu  val s0_vaddr = Mux(io.loadFastMatch.orR, fastpath_vaddr, slowpath_vaddr)
76718f8a60SYinan Xu  val s0_mask  = Mux(io.loadFastMatch.orR, fastpath_mask, slowpath_mask)
77718f8a60SYinan Xu  XSPerfAccumulate("load_to_load_forward", io.loadFastMatch.orR && io.in.fire())
78024ee227SWilliam Wang
793f4ec46fSCODE-JTZ  val isSoftPrefetch = Wire(Bool())
803f4ec46fSCODE-JTZ  isSoftPrefetch := s0_uop.ctrl.isORI //it's a ORI but it exists in ldu, which means it's a softprefecth
813f4ec46fSCODE-JTZ  val isSoftPrefetchRead = Wire(Bool())
823f4ec46fSCODE-JTZ  val isSoftPrefetchWrite = Wire(Bool())
833f4ec46fSCODE-JTZ  isSoftPrefetchRead := s0_uop.ctrl.isSoftPrefetchRead
843f4ec46fSCODE-JTZ  isSoftPrefetchWrite := s0_uop.ctrl.isSoftPrefetchWrite
853f4ec46fSCODE-JTZ
867962cc88SWilliam Wang  // query DTLB
87d0f66e88SYinan Xu  io.dtlbReq.valid := io.in.valid
881279060fSWilliam Wang  io.dtlbReq.bits.vaddr := s0_vaddr
891279060fSWilliam Wang  io.dtlbReq.bits.cmd := TlbCmd.read
909aca92b9SYinan Xu  io.dtlbReq.bits.robIdx := s0_uop.robIdx
911279060fSWilliam Wang  io.dtlbReq.bits.debug.pc := s0_uop.cf.pc
92ee46cd6eSLemover  io.dtlbReq.bits.debug.isFirstIssue := io.isFirstIssue
93024ee227SWilliam Wang
947962cc88SWilliam Wang  // query DCache
95d0f66e88SYinan Xu  io.dcacheReq.valid := io.in.valid
963f4ec46fSCODE-JTZ  when (isSoftPrefetchRead) {
973f4ec46fSCODE-JTZ    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
983f4ec46fSCODE-JTZ  }.elsewhen (isSoftPrefetchWrite) {
993f4ec46fSCODE-JTZ    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
1003f4ec46fSCODE-JTZ  }.otherwise {
1011279060fSWilliam Wang    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
1023f4ec46fSCODE-JTZ  }
1031279060fSWilliam Wang  io.dcacheReq.bits.addr := s0_vaddr
1041279060fSWilliam Wang  io.dcacheReq.bits.mask := s0_mask
10559a40467SWilliam Wang  io.dcacheReq.bits.data := DontCare
1063f4ec46fSCODE-JTZ  when(isSoftPrefetch) {
1073f4ec46fSCODE-JTZ    io.dcacheReq.bits.instrtype := SOFT_PREFETCH.U
1083f4ec46fSCODE-JTZ  }.otherwise {
1093f4ec46fSCODE-JTZ    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
1103f4ec46fSCODE-JTZ  }
111024ee227SWilliam Wang
11259a40467SWilliam Wang  // TODO: update cache meta
113743bc277SAllen  io.dcacheReq.bits.id   := DontCare
114024ee227SWilliam Wang
1157962cc88SWilliam Wang  val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List(
116024ee227SWilliam Wang    "b00".U   -> true.B,                   //b
1177962cc88SWilliam Wang    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
1187962cc88SWilliam Wang    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
1197962cc88SWilliam Wang    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
120024ee227SWilliam Wang  ))
121024ee227SWilliam Wang
1221a51d1d9SYinan Xu  io.out.valid := io.in.valid && io.dcacheReq.ready
123d0f66e88SYinan Xu
1247962cc88SWilliam Wang  io.out.bits := DontCare
1257962cc88SWilliam Wang  io.out.bits.vaddr := s0_vaddr
1267962cc88SWilliam Wang  io.out.bits.mask := s0_mask
1277962cc88SWilliam Wang  io.out.bits.uop := s0_uop
1287962cc88SWilliam Wang  io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned
12964e8d8bdSZhangZifei  io.out.bits.rsIdx := io.rsIdx
130d8798cc8SYinan Xu  io.out.bits.isFirstIssue := io.isFirstIssue
1313f4ec46fSCODE-JTZ  io.out.bits.isSoftPrefetch := isSoftPrefetch
132024ee227SWilliam Wang
133d0f66e88SYinan Xu  io.in.ready := !io.in.valid || (io.out.ready && io.dcacheReq.ready)
134024ee227SWilliam Wang
135d0f66e88SYinan Xu  XSDebug(io.dcacheReq.fire(),
136bcc55f84SYinan Xu    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
1373dbae6f8SYinan Xu  )
138d8798cc8SYinan Xu  XSPerfAccumulate("in_valid", io.in.valid)
139d8798cc8SYinan Xu  XSPerfAccumulate("in_fire", io.in.fire)
140d8798cc8SYinan Xu  XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue)
141408a32b7SAllen  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
142408a32b7SAllen  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
1432bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_success", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
1442bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_failed", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
1452bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_success_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
1462bd5334dSYinan Xu  XSPerfAccumulate("addr_spec_failed_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
1477962cc88SWilliam Wang}
148024ee227SWilliam Wang
1497962cc88SWilliam Wang
1507962cc88SWilliam Wang// Load Pipeline Stage 1
1517962cc88SWilliam Wang// TLB resp (send paddr to dcache)
1522225d46eSJiawei Linclass LoadUnit_S1(implicit p: Parameters) extends XSModule {
1537962cc88SWilliam Wang  val io = IO(new Bundle() {
1547962cc88SWilliam Wang    val in = Flipped(Decoupled(new LsPipelineBundle))
1557962cc88SWilliam Wang    val out = Decoupled(new LsPipelineBundle)
156bcc55f84SYinan Xu    val dtlbResp = Flipped(DecoupledIO(new TlbResp))
157bcc55f84SYinan Xu    val dcachePAddr = Output(UInt(PAddrBits.W))
158d21b1759SYinan Xu    val dcacheKill = Output(Bool())
159*d87b76aaSWilliam Wang    val dcacheBankConflict = Input(Bool())
1603db2cf75SWilliam Wang    val fullForwardFast = Output(Bool())
1612e36e3b7SWilliam Wang    val sbuffer = new LoadForwardQueryIO
1621b7adedcSWilliam Wang    val lsq = new PipeLoadForwardQueryIO
163*d87b76aaSWilliam Wang    val rsFeedback = ValidIO(new RSFeedback)
1647962cc88SWilliam Wang  })
1657962cc88SWilliam Wang
1663f4ec46fSCODE-JTZ  val isSoftPrefetch = io.in.bits.isSoftPrefetch
1673f4ec46fSCODE-JTZ  val actually_execpt = io.dtlbResp.bits.excp.pf.ld || io.dtlbResp.bits.excp.af.ld || io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned)
1683f4ec46fSCODE-JTZ  val actually_mmio = !io.dtlbResp.bits.miss && io.dtlbResp.bits.mmio
1693f4ec46fSCODE-JTZ
1703f4ec46fSCODE-JTZ  val softprefecth_mmio = isSoftPrefetch && actually_mmio //TODO, fix it
1713f4ec46fSCODE-JTZ  val softprefecth_excep = isSoftPrefetch && actually_execpt //TODO, fix it
1723f4ec46fSCODE-JTZ
1737962cc88SWilliam Wang  val s1_uop = io.in.bits.uop
174bcc55f84SYinan Xu  val s1_paddr = io.dtlbResp.bits.paddr
1753f4ec46fSCODE-JTZ  val s1_exception = selectLoad(io.out.bits.uop.cf.exceptionVec, false).asUInt.orR // af & pf exception were modified below.
176bcc55f84SYinan Xu  val s1_tlb_miss = io.dtlbResp.bits.miss
1773f4ec46fSCODE-JTZ  //val s1_mmio = !s1_tlb_miss && io.dtlbResp.bits.mmio
1783f4ec46fSCODE-JTZ  val s1_mmio = !isSoftPrefetch && actually_mmio
1792e36e3b7SWilliam Wang  val s1_mask = io.in.bits.mask
180*d87b76aaSWilliam Wang  val s1_bank_conflict = io.dcacheBankConflict
1817962cc88SWilliam Wang
1822e36e3b7SWilliam Wang  io.out.bits := io.in.bits // forwardXX field will be updated in s1
183bcc55f84SYinan Xu
184bcc55f84SYinan Xu  io.dtlbResp.ready := true.B
185bcc55f84SYinan Xu
1868005392cSYinan Xu  // TOOD: PMA check
187bcc55f84SYinan Xu  io.dcachePAddr := s1_paddr
1883f4ec46fSCODE-JTZ  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
1893f4ec46fSCODE-JTZ  io.dcacheKill := s1_tlb_miss || actually_mmio || actually_execpt
1907962cc88SWilliam Wang
1912e36e3b7SWilliam Wang  // load forward query datapath
1924f2594f2SWilliam Wang  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss)
19388fbccddSWilliam Wang  io.sbuffer.vaddr := io.in.bits.vaddr
1942e36e3b7SWilliam Wang  io.sbuffer.paddr := s1_paddr
1952e36e3b7SWilliam Wang  io.sbuffer.uop := s1_uop
1962e36e3b7SWilliam Wang  io.sbuffer.sqIdx := s1_uop.sqIdx
1972e36e3b7SWilliam Wang  io.sbuffer.mask := s1_mask
1982e36e3b7SWilliam Wang  io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it
1992e36e3b7SWilliam Wang
2004f2594f2SWilliam Wang  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss)
20188fbccddSWilliam Wang  io.lsq.vaddr := io.in.bits.vaddr
2020bd67ba5SYinan Xu  io.lsq.paddr := s1_paddr
2030bd67ba5SYinan Xu  io.lsq.uop := s1_uop
2040bd67ba5SYinan Xu  io.lsq.sqIdx := s1_uop.sqIdx
2057830f711SWilliam Wang  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
2060bd67ba5SYinan Xu  io.lsq.mask := s1_mask
2070bd67ba5SYinan Xu  io.lsq.pc := s1_uop.cf.pc // FIXME: remove it
2082e36e3b7SWilliam Wang
2093db2cf75SWilliam Wang  // Generate forwardMaskFast to wake up insts earlier
2103db2cf75SWilliam Wang  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
2113db2cf75SWilliam Wang  io.fullForwardFast := (~forwardMaskFast & s1_mask) === 0.U
2123db2cf75SWilliam Wang
213*d87b76aaSWilliam Wang  // Generate feedback signal caused by dcache bank conflict
214*d87b76aaSWilliam Wang  io.rsFeedback.valid := io.in.valid && s1_bank_conflict
215*d87b76aaSWilliam Wang  io.rsFeedback.bits.hit := false.B // we have found s1_bank_conflict
216*d87b76aaSWilliam Wang  io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx
217*d87b76aaSWilliam Wang  io.rsFeedback.bits.flushState := io.in.bits.ptwBack
218*d87b76aaSWilliam Wang  io.rsFeedback.bits.sourceType := RSFeedbackType.bankConflict
219*d87b76aaSWilliam Wang
220*d87b76aaSWilliam Wang  io.out.valid := io.in.valid && !s1_bank_conflict // if bank conflict, load inst will be canceled immediately
2217962cc88SWilliam Wang  io.out.bits.paddr := s1_paddr
2228005392cSYinan Xu  io.out.bits.mmio := s1_mmio && !s1_exception
22359a40467SWilliam Wang  io.out.bits.tlbMiss := s1_tlb_miss
2243f4ec46fSCODE-JTZ
2253f4ec46fSCODE-JTZ  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
2263f4ec46fSCODE-JTZ  // af & pf exception were modified
2273f4ec46fSCODE-JTZ  io.out.bits.uop.cf.exceptionVec(loadPageFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.pf.ld
2283f4ec46fSCODE-JTZ  io.out.bits.uop.cf.exceptionVec(loadAccessFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.af.ld
2293f4ec46fSCODE-JTZ
23062f57a35SLemover  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
23164e8d8bdSZhangZifei  io.out.bits.rsIdx := io.in.bits.rsIdx
2327962cc88SWilliam Wang
2333f4ec46fSCODE-JTZ  // soft prefetch stuff
2343f4ec46fSCODE-JTZ  io.out.bits.isSoftPrefetch := io.in.bits.isSoftPrefetch
2353f4ec46fSCODE-JTZ  io.out.bits.isSoftPreExcept := softprefecth_excep
2363f4ec46fSCODE-JTZ  io.out.bits.isSoftPremmio := softprefecth_mmio
2373f4ec46fSCODE-JTZ
238d0f66e88SYinan Xu  io.in.ready := !io.in.valid || io.out.ready
2397962cc88SWilliam Wang
240d8798cc8SYinan Xu  XSPerfAccumulate("in_valid", io.in.valid)
241d8798cc8SYinan Xu  XSPerfAccumulate("in_fire", io.in.fire)
242d8798cc8SYinan Xu  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
243d8798cc8SYinan Xu  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
244d8798cc8SYinan Xu  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
245408a32b7SAllen  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
2467962cc88SWilliam Wang}
2477962cc88SWilliam Wang
2487962cc88SWilliam Wang// Load Pipeline Stage 2
2497962cc88SWilliam Wang// DCache resp
2502225d46eSJiawei Linclass LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper {
2517962cc88SWilliam Wang  val io = IO(new Bundle() {
2527962cc88SWilliam Wang    val in = Flipped(Decoupled(new LsPipelineBundle))
2537962cc88SWilliam Wang    val out = Decoupled(new LsPipelineBundle)
2541b7adedcSWilliam Wang    val rsFeedback = ValidIO(new RSFeedback)
2551279060fSWilliam Wang    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
256b3084e27SWilliam Wang    val lsq = new LoadForwardQueryIO
257995f167cSYinan Xu    val sbuffer = new LoadForwardQueryIO
2585830ba4fSWilliam Wang    val dataForwarded = Output(Bool())
259bce7d861SWilliam Wang    val needReplayFromRS = Output(Bool())
260e3f759aeSWilliam Wang    val fastpath = Output(new LoadToLoadIO)
2617962cc88SWilliam Wang  })
2627962cc88SWilliam Wang
2637962cc88SWilliam Wang  val s2_uop = io.in.bits.uop
2647962cc88SWilliam Wang  val s2_mask = io.in.bits.mask
2657962cc88SWilliam Wang  val s2_paddr = io.in.bits.paddr
266d21b1759SYinan Xu  val s2_tlb_miss = io.in.bits.tlbMiss
2671b7adedcSWilliam Wang  val s2_data_invalid = io.lsq.dataInvalid
268baf8def6SYinan Xu  val s2_exception = selectLoad(io.in.bits.uop.cf.exceptionVec, false).asUInt.orR
2696567ff05SYinan Xu  val s2_mmio = io.in.bits.mmio && !s2_exception
2701279060fSWilliam Wang  val s2_cache_miss = io.dcacheResp.bits.miss
2716e9ed841SAllen  val s2_cache_replay = io.dcacheResp.bits.replay
2723db2cf75SWilliam Wang
2733f4ec46fSCODE-JTZ  val s2_cache_miss_enter = io.dcacheResp.bits.miss_enter //missReq enter the mshr successfully
2743f4ec46fSCODE-JTZ  val isSoftPreExcept = io.in.bits.isSoftPreExcept
2753f4ec46fSCODE-JTZ  val isSoftPremmio = io.in.bits.isSoftPremmio
2763db2cf75SWilliam Wang  // val cnt = RegInit(127.U)
2773db2cf75SWilliam Wang  // cnt := cnt + io.in.valid.asUInt
2783db2cf75SWilliam Wang  // val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid || cnt === 0.U
2793db2cf75SWilliam Wang
28041962d72SWilliam Wang  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
2813db2cf75SWilliam Wang
2824457bfcdSWilliam Wang  // assert(!s2_forward_fail)
2837962cc88SWilliam Wang
2841279060fSWilliam Wang  io.dcacheResp.ready := true.B
2858005392cSYinan Xu  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio)
2863f4ec46fSCODE-JTZ  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid) && (!isSoftPreExcept) && (!isSoftPremmio)), "DCache response got lost")
2877962cc88SWilliam Wang
28850f5ed78SWilliam Wang  // merge forward result
28950f5ed78SWilliam Wang  // lsq has higher priority than sbuffer
29050f5ed78SWilliam Wang  val forwardMask = Wire(Vec(8, Bool()))
29150f5ed78SWilliam Wang  val forwardData = Wire(Vec(8, UInt(8.W)))
29250f5ed78SWilliam Wang
2931b7adedcSWilliam Wang  val fullForward = (~forwardMask.asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
29450f5ed78SWilliam Wang  io.lsq := DontCare
29550f5ed78SWilliam Wang  io.sbuffer := DontCare
29650f5ed78SWilliam Wang
29750f5ed78SWilliam Wang  // generate XLEN/8 Muxs
29850f5ed78SWilliam Wang  for (i <- 0 until XLEN / 8) {
29950f5ed78SWilliam Wang    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
30050f5ed78SWilliam Wang    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
30150f5ed78SWilliam Wang  }
302024ee227SWilliam Wang
303b3084e27SWilliam Wang  XSDebug(io.out.fire(), "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
304b3084e27SWilliam Wang    s2_uop.cf.pc,
305b3084e27SWilliam Wang    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
306b3084e27SWilliam Wang    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
307b3084e27SWilliam Wang  )
308b3084e27SWilliam Wang
309024ee227SWilliam Wang  // data merge
31050f5ed78SWilliam Wang  val rdataVec = VecInit((0 until XLEN / 8).map(j =>
31150f5ed78SWilliam Wang    Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))))
31250f5ed78SWilliam Wang  val rdata = rdataVec.asUInt
3137962cc88SWilliam Wang  val rdataSel = LookupTree(s2_paddr(2, 0), List(
314024ee227SWilliam Wang    "b000".U -> rdata(63, 0),
315024ee227SWilliam Wang    "b001".U -> rdata(63, 8),
316024ee227SWilliam Wang    "b010".U -> rdata(63, 16),
317024ee227SWilliam Wang    "b011".U -> rdata(63, 24),
318024ee227SWilliam Wang    "b100".U -> rdata(63, 32),
319024ee227SWilliam Wang    "b101".U -> rdata(63, 40),
320024ee227SWilliam Wang    "b110".U -> rdata(63, 48),
321024ee227SWilliam Wang    "b111".U -> rdata(63, 56)
322024ee227SWilliam Wang  ))
323579b9f28SLinJiawei  val rdataPartialLoad = rdataHelper(s2_uop, rdataSel)
324024ee227SWilliam Wang
3254887ca7fSWilliam Wang  io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid
3260bd67ba5SYinan Xu  // Inst will be canceled in store queue / lsq,
327dd1ffd4dSWilliam Wang  // so we do not need to care about flush in load / store unit's out.valid
3287962cc88SWilliam Wang  io.out.bits := io.in.bits
3297962cc88SWilliam Wang  io.out.bits.data := rdataPartialLoad
3309aca92b9SYinan Xu  // when exception occurs, set it to not miss and let it write back to rob (via int port)
3313db2cf75SWilliam Wang  if (EnableFastForward) {
3323f4ec46fSCODE-JTZ    when(io.in.bits.isSoftPrefetch) {
3333f4ec46fSCODE-JTZ      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio
3343f4ec46fSCODE-JTZ    }.otherwise {
3353db2cf75SWilliam Wang      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward
3363f4ec46fSCODE-JTZ    }
3373db2cf75SWilliam Wang  } else {
3383f4ec46fSCODE-JTZ    when(io.in.bits.isSoftPrefetch) {
3393f4ec46fSCODE-JTZ      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio
3403f4ec46fSCODE-JTZ    }.otherwise {
3414887ca7fSWilliam Wang      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail
3423db2cf75SWilliam Wang    }
3433f4ec46fSCODE-JTZ  }
34426a692b9SYinan Xu  io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception
345c88c3a2aSYinan Xu  // if forward fail, replay this inst
346c88c3a2aSYinan Xu  io.out.bits.uop.ctrl.replayInst := s2_forward_fail && !s2_mmio
3472c671545SYinan Xu  io.out.bits.mmio := s2_mmio
3487962cc88SWilliam Wang
3493db2cf75SWilliam Wang  // For timing reasons, sometimes we can not let
3505830ba4fSWilliam Wang  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
3515830ba4fSWilliam Wang  // We use io.dataForwarded instead. It means forward logic have prepared all data needed,
3525830ba4fSWilliam Wang  // and dcache query is no longer needed.
3535830ba4fSWilliam Wang  // Such inst will be writebacked from load queue.
354672f1d35SWilliam Wang  io.dataForwarded := s2_cache_miss && fullForward && !s2_exception && !s2_forward_fail
35550f5ed78SWilliam Wang  // io.out.bits.forwardX will be send to lq
35650f5ed78SWilliam Wang  io.out.bits.forwardMask := forwardMask
35750f5ed78SWilliam Wang  // data retbrived from dcache is also included in io.out.bits.forwardData
35850f5ed78SWilliam Wang  io.out.bits.forwardData := rdataVec
3595830ba4fSWilliam Wang
3607962cc88SWilliam Wang  io.in.ready := io.out.ready || !io.in.valid
3617962cc88SWilliam Wang
362e3f759aeSWilliam Wang
363ce28536fSWilliam Wang  // feedback tlb result to RS
364ce28536fSWilliam Wang  io.rsFeedback.valid := io.in.valid
3653f4ec46fSCODE-JTZ  when (io.in.bits.isSoftPrefetch) {
3663f4ec46fSCODE-JTZ    io.rsFeedback.bits.hit := (!s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid) || s2_cache_miss_enter || isSoftPreExcept || isSoftPremmio
3673f4ec46fSCODE-JTZ  }.otherwise {
368ce28536fSWilliam Wang    io.rsFeedback.bits.hit := !s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid
3693f4ec46fSCODE-JTZ  }
370ce28536fSWilliam Wang  io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx
371ce28536fSWilliam Wang  io.rsFeedback.bits.flushState := io.in.bits.ptwBack
372ce28536fSWilliam Wang  io.rsFeedback.bits.sourceType := Mux(s2_tlb_miss, RSFeedbackType.tlbMiss,
373ce28536fSWilliam Wang    Mux(io.lsq.dataInvalid,
374ce28536fSWilliam Wang      RSFeedbackType.dataInvalid,
375ce28536fSWilliam Wang      RSFeedbackType.mshrFull
376ce28536fSWilliam Wang    )
377ce28536fSWilliam Wang  )
378ce28536fSWilliam Wang
379ce28536fSWilliam Wang  // s2_cache_replay is quite slow to generate, send it separately to LQ
38000a56569SWilliam Wang  io.needReplayFromRS := s2_cache_replay && !fullForward
381ce28536fSWilliam Wang
382718f8a60SYinan Xu  // fast load to load forward
383718f8a60SYinan Xu  io.fastpath.valid := io.in.valid // for debug only
384718f8a60SYinan Xu  io.fastpath.data := rdata // raw data
385718f8a60SYinan Xu
386b9ec0501SWilliam Wang
3872e36e3b7SWilliam Wang  XSDebug(io.out.fire(), "[DCACHE LOAD RESP] pc %x rdata %x <- D$ %x + fwd %x(%b)\n",
388d5ea289eSWilliam Wang    s2_uop.cf.pc, rdataPartialLoad, io.dcacheResp.bits.data,
38950f5ed78SWilliam Wang    forwardData.asUInt, forwardMask.asUInt
390024ee227SWilliam Wang  )
391d479a3a8SYinan Xu
392d8798cc8SYinan Xu  XSPerfAccumulate("in_valid", io.in.valid)
393d8798cc8SYinan Xu  XSPerfAccumulate("in_fire", io.in.fire)
394d8798cc8SYinan Xu  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
395d8798cc8SYinan Xu  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
396d8798cc8SYinan Xu  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
397408a32b7SAllen  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
398408a32b7SAllen  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
3991b7adedcSWilliam Wang  XSPerfAccumulate("replay",  io.rsFeedback.valid && !io.rsFeedback.bits.hit)
4001b7adedcSWilliam Wang  XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss)
4011b7adedcSWilliam Wang  XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay)
402408a32b7SAllen  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
4037962cc88SWilliam Wang}
4047962cc88SWilliam Wang
4052225d46eSJiawei Linclass LoadUnit(implicit p: Parameters) extends XSModule with HasLoadHelper {
406024ee227SWilliam Wang  val io = IO(new Bundle() {
407024ee227SWilliam Wang    val ldin = Flipped(Decoupled(new ExuInput))
408024ee227SWilliam Wang    val ldout = Decoupled(new ExuOutput)
409024ee227SWilliam Wang    val redirect = Flipped(ValidIO(new Redirect))
4102d7c7105SYinan Xu    val flush = Input(Bool())
411*d87b76aaSWilliam Wang    val feedbackSlow = ValidIO(new RSFeedback)
412*d87b76aaSWilliam Wang    val feedbackFast = ValidIO(new RSFeedback)
41364e8d8bdSZhangZifei    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
414ee46cd6eSLemover    val isFirstIssue = Input(Bool())
4151279060fSWilliam Wang    val dcache = new DCacheLoadIO
416024ee227SWilliam Wang    val sbuffer = new LoadForwardQueryIO
4170bd67ba5SYinan Xu    val lsq = new LoadToLsqIO
418adb5df20SYinan Xu    val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1
419a0301c0dSLemover
420a0301c0dSLemover    val tlb = new TlbRequestIO
421e3f759aeSWilliam Wang    val fastpathOut = Output(new LoadToLoadIO)
422e3f759aeSWilliam Wang    val fastpathIn = Input(Vec(LoadPipelineWidth, new LoadToLoadIO))
423718f8a60SYinan Xu    val loadFastMatch = Input(UInt(exuParameters.LduCnt.W))
424024ee227SWilliam Wang  })
425024ee227SWilliam Wang
4267962cc88SWilliam Wang  val load_s0 = Module(new LoadUnit_S0)
4277962cc88SWilliam Wang  val load_s1 = Module(new LoadUnit_S1)
4287962cc88SWilliam Wang  val load_s2 = Module(new LoadUnit_S2)
429024ee227SWilliam Wang
4307962cc88SWilliam Wang  load_s0.io.in <> io.ldin
431a0301c0dSLemover  load_s0.io.dtlbReq <> io.tlb.req
4321279060fSWilliam Wang  load_s0.io.dcacheReq <> io.dcache.req
43364e8d8bdSZhangZifei  load_s0.io.rsIdx := io.rsIdx
434ee46cd6eSLemover  load_s0.io.isFirstIssue := io.isFirstIssue
435e3f759aeSWilliam Wang  load_s0.io.fastpath := io.fastpathIn
436718f8a60SYinan Xu  load_s0.io.loadFastMatch := io.loadFastMatch
437024ee227SWilliam Wang
4389aca92b9SYinan Xu  PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush))
439024ee227SWilliam Wang
440a0301c0dSLemover  load_s1.io.dtlbResp <> io.tlb.resp
441bcc55f84SYinan Xu  io.dcache.s1_paddr <> load_s1.io.dcachePAddr
442d21b1759SYinan Xu  io.dcache.s1_kill <> load_s1.io.dcacheKill
443d0f66e88SYinan Xu  load_s1.io.sbuffer <> io.sbuffer
444d0f66e88SYinan Xu  load_s1.io.lsq <> io.lsq.forward
445*d87b76aaSWilliam Wang  load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict
446024ee227SWilliam Wang
4479aca92b9SYinan Xu  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush))
448024ee227SWilliam Wang
4491279060fSWilliam Wang  load_s2.io.dcacheResp <> io.dcache.resp
450b3084e27SWilliam Wang  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
451b3084e27SWilliam Wang  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
4523db2cf75SWilliam Wang  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
4531b7adedcSWilliam Wang  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
454672f1d35SWilliam Wang  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
455995f167cSYinan Xu  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
456995f167cSYinan Xu  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
4573db2cf75SWilliam Wang  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
4581b7adedcSWilliam Wang  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
459672f1d35SWilliam Wang  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
4605830ba4fSWilliam Wang  load_s2.io.dataForwarded <> io.lsq.loadDataForwarded
461e3f759aeSWilliam Wang  load_s2.io.fastpath <> io.fastpathOut
4626696b076SWilliam Wang  io.lsq.needReplayFromRS := load_s2.io.needReplayFromRS
463024ee227SWilliam Wang
464*d87b76aaSWilliam Wang  // feedback tlb miss / dcache miss queue full
465*d87b76aaSWilliam Wang  io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits)
466*d87b76aaSWilliam Wang  io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush))
467*d87b76aaSWilliam Wang
468*d87b76aaSWilliam Wang  // feedback bank conflict to rs
469*d87b76aaSWilliam Wang  io.feedbackFast.bits := load_s1.io.rsFeedback.bits
470*d87b76aaSWilliam Wang  io.feedbackFast.valid := load_s1.io.rsFeedback.valid
471*d87b76aaSWilliam Wang  assert(!(RegNext(RegNext(io.feedbackFast.valid)) && io.feedbackSlow.valid))
472*d87b76aaSWilliam Wang
4737830f711SWilliam Wang  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
4747830f711SWilliam Wang  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.in.bits.uop.sqIdx.value, StoreQueueSize))
4757830f711SWilliam Wang  io.lsq.forward.sqIdxMask := sqIdxMaskReg
476024ee227SWilliam Wang
4777f376046SLemover  // // use s2_hit_way to select data received in s1
4787f376046SLemover  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
4797f376046SLemover  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
4807f376046SLemover
4813db2cf75SWilliam Wang  io.fastUop.valid := io.dcache.s1_hit_way.orR && // dcache hit
4823db2cf75SWilliam Wang    !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
4833db2cf75SWilliam Wang    load_s1.io.in.valid && // valid laod request
4843db2cf75SWilliam Wang    !load_s1.io.dcacheKill && // not mmio or tlb miss
4853db2cf75SWilliam Wang    !io.lsq.forward.dataInvalidFast // forward failed
4867f376046SLemover  io.fastUop.bits := load_s1.io.out.bits.uop
4877f376046SLemover
4887962cc88SWilliam Wang  XSDebug(load_s0.io.out.valid,
48948ae2f92SWilliam Wang    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
4907962cc88SWilliam Wang    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
4917962cc88SWilliam Wang  XSDebug(load_s1.io.out.valid,
492a0301c0dSLemover    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
49306c91a3dSWilliam Wang    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
494024ee227SWilliam Wang
4950bd67ba5SYinan Xu  // writeback to LSQ
496024ee227SWilliam Wang  // Current dcache use MSHR
497c5c06e78SWilliam Wang  // Load queue will be updated at s2 for both hit/miss int/fp load
4980bd67ba5SYinan Xu  io.lsq.loadIn.valid := load_s2.io.out.valid
4990bd67ba5SYinan Xu  io.lsq.loadIn.bits := load_s2.io.out.bits
50026a692b9SYinan Xu
50126a692b9SYinan Xu  // write to rob and writeback bus
502ec195fd8SYinan Xu  val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio
503024ee227SWilliam Wang
504c5c06e78SWilliam Wang  // Int load, if hit, will be writebacked at s2
505ef638ab2SWilliam Wang  val hitLoadOut = Wire(Valid(new ExuOutput))
506ef638ab2SWilliam Wang  hitLoadOut.valid := s2_wb_valid
507ef638ab2SWilliam Wang  hitLoadOut.bits.uop := load_s2.io.out.bits.uop
508ef638ab2SWilliam Wang  hitLoadOut.bits.data := load_s2.io.out.bits.data
509ef638ab2SWilliam Wang  hitLoadOut.bits.redirectValid := false.B
510ef638ab2SWilliam Wang  hitLoadOut.bits.redirect := DontCare
511ef638ab2SWilliam Wang  hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio
512ef638ab2SWilliam Wang  hitLoadOut.bits.debug.isPerfCnt := false.B
513ef638ab2SWilliam Wang  hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr
514ef638ab2SWilliam Wang  hitLoadOut.bits.fflags := DontCare
515024ee227SWilliam Wang
5167962cc88SWilliam Wang  load_s2.io.out.ready := true.B
517c5c06e78SWilliam Wang
518ef638ab2SWilliam Wang  io.ldout.bits := Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits)
519ef638ab2SWilliam Wang  io.ldout.valid := hitLoadOut.valid || io.lsq.ldout.valid
520c5c06e78SWilliam Wang
521ef638ab2SWilliam Wang  io.lsq.ldout.ready := !hitLoadOut.valid
522024ee227SWilliam Wang
523024ee227SWilliam Wang  when(io.ldout.fire()){
524c5c06e78SWilliam Wang    XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc)
525c5c06e78SWilliam Wang  }
526024ee227SWilliam Wang}
527