xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision e04c5f647e1e5251ae701f95f5b9bd4e0172caed)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
233c02ee8fSwakafaimport utility._
246ab6918fSYinan Xuimport xiangshan.ExceptionNO._
25024ee227SWilliam Wangimport xiangshan._
26870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle
28870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._
29e7ab4635SHuijin Liimport xiangshan.backend.fu.FuType
30870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
31870f462dSXuan Huimport xiangshan.backend.rob.RobPtr
32f7af4c74Schengguanghuiimport xiangshan.backend.ctrlblock.DebugLsInfoBundle
3394998b06Shappy-lximport xiangshan.backend.fu.NewCSR._
34f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt
351279060fSWilliam Wangimport xiangshan.cache._
3604665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry
37185e6164SHaoyuan Fengimport xiangshan.cache.mmu._
38e4f69d78Ssfencevmaimport xiangshan.mem.mdp._
39024ee227SWilliam Wang
40185e6164SHaoyuan Fengclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
41185e6164SHaoyuan Feng  with HasDCacheParameters
42185e6164SHaoyuan Feng  with HasTlbConst
43185e6164SHaoyuan Feng{
44e4f69d78Ssfencevma  // mshr refill index
4514a67055Ssfencevma  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
46e4f69d78Ssfencevma  // get full data from store queue and sbuffer
4714a67055Ssfencevma  val full_fwd        = Bool()
48e4f69d78Ssfencevma  // wait for data from store inst's store queue index
4914a67055Ssfencevma  val data_inv_sq_idx = new SqPtr
50e4f69d78Ssfencevma  // wait for address from store queue index
5114a67055Ssfencevma  val addr_inv_sq_idx = new SqPtr
52e4f69d78Ssfencevma  // replay carry
5304665835SMaxpicca-Li  val rep_carry       = new ReplayCarry(nWays)
54e4f69d78Ssfencevma  // data in last beat
5514a67055Ssfencevma  val last_beat       = Bool()
56e4f69d78Ssfencevma  // replay cause
57e4f69d78Ssfencevma  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
58e4f69d78Ssfencevma  // performance debug information
59e4f69d78Ssfencevma  val debug           = new PerfDebugInfo
60185e6164SHaoyuan Feng  // tlb hint
61185e6164SHaoyuan Feng  val tlb_id          = UInt(log2Up(loadfiltersize).W)
62185e6164SHaoyuan Feng  val tlb_full        = Bool()
638744445eSMaxpicca-Li
6414a67055Ssfencevma  // alias
6514a67055Ssfencevma  def mem_amb       = cause(LoadReplayCauses.C_MA)
66e50f3145Ssfencevma  def tlb_miss      = cause(LoadReplayCauses.C_TM)
6714a67055Ssfencevma  def fwd_fail      = cause(LoadReplayCauses.C_FF)
6814a67055Ssfencevma  def dcache_rep    = cause(LoadReplayCauses.C_DR)
69e50f3145Ssfencevma  def dcache_miss   = cause(LoadReplayCauses.C_DM)
70e50f3145Ssfencevma  def wpu_fail      = cause(LoadReplayCauses.C_WF)
71e50f3145Ssfencevma  def bank_conflict = cause(LoadReplayCauses.C_BC)
7214a67055Ssfencevma  def rar_nack      = cause(LoadReplayCauses.C_RAR)
7314a67055Ssfencevma  def raw_nack      = cause(LoadReplayCauses.C_RAW)
74e50f3145Ssfencevma  def nuke          = cause(LoadReplayCauses.C_NK)
7514a67055Ssfencevma  def need_rep      = cause.asUInt.orR
76a760aeb0Shappy-lx}
77a760aeb0Shappy-lx
78a760aeb0Shappy-lx
792225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle {
8014a67055Ssfencevma  val ldin            = DecoupledIO(new LqWriteBundle)
81c7353d05SYanqin Li  // uncache-mmio
82870f462dSXuan Hu  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
8314a67055Ssfencevma  val ld_raw_data     = Input(new LoadDataFromLQBundle)
84c7353d05SYanqin Li  // uncache-nc
85bb76fc1bSYanqin Li  // TODO lyq: use .data(VLEN.W) to transfer nc data is to big, it only needs 64 bits. Refactor?
86bb76fc1bSYanqin Li  val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle))
871b7adedcSWilliam Wang  val forward         = new PipeLoadForwardQueryIO
8814a67055Ssfencevma  val stld_nuke_query = new LoadNukeQueryIO
8914a67055Ssfencevma  val ldld_nuke_query = new LoadNukeQueryIO
90024ee227SWilliam Wang}
91024ee227SWilliam Wang
92e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle {
93e3f759aeSWilliam Wang  val valid      = Bool()
9414a67055Ssfencevma  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
9514a67055Ssfencevma  val dly_ld_err = Bool()
96e3f759aeSWilliam Wang}
97e3f759aeSWilliam Wang
98b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
99b978565cSWilliam Wang  val tdata2      = Input(UInt(64.W))
100b978565cSWilliam Wang  val matchType   = Input(UInt(2.W))
10184e47f35SLi Qianruo  val tEnable     = Input(Bool()) // timing is calculated before this
102b978565cSWilliam Wang  val addrHit     = Output(Bool())
103b978565cSWilliam Wang}
104b978565cSWilliam Wang
10509203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule
10609203307SWilliam Wang  with HasLoadHelper
10709203307SWilliam Wang  with HasPerfEvents
10809203307SWilliam Wang  with HasDCacheParameters
109e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
11020a5248fSzhanglinjuan  with HasVLSUParameters
111f7af4c74Schengguanghui  with SdtrigExt
11209203307SWilliam Wang{
113024ee227SWilliam Wang  val io = IO(new Bundle() {
11414a67055Ssfencevma    // control
115024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
11614a67055Ssfencevma    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
11714a67055Ssfencevma
11814a67055Ssfencevma    // int issue path
119870f462dSXuan Hu    val ldin          = Flipped(Decoupled(new MemExuInput))
120870f462dSXuan Hu    val ldout         = Decoupled(new MemExuOutput)
12114a67055Ssfencevma
12220a5248fSzhanglinjuan    // vec issue path
1233952421bSweiding liu    val vecldin = Flipped(Decoupled(new VecPipeBundle))
124b7618691Sweiding liu    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
12520a5248fSzhanglinjuan
12641d8d239Shappy-lx    // misalignBuffer issue path
12741d8d239Shappy-lx    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
12841d8d239Shappy-lx    val misalign_ldout = Valid(new LqWriteBundle)
12941d8d239Shappy-lx
13014a67055Ssfencevma    // data path
13114a67055Ssfencevma    val tlb           = new TlbRequestIO(2)
13214a67055Ssfencevma    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
1331279060fSWilliam Wang    val dcache        = new DCacheLoadIO
134024ee227SWilliam Wang    val sbuffer       = new LoadForwardQueryIO
135*e04c5f64SYanqin Li    val ubuffer       = new LoadForwardQueryIO
1360bd67ba5SYinan Xu    val lsq           = new LoadToLsqIO
13714a67055Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
138683c1411Shappy-lx    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
139692e2fafSHuijin Li   // val refill        = Flipped(ValidIO(new Refill))
14014a67055Ssfencevma    val l2_hint       = Input(Valid(new L2ToL1Hint))
141185e6164SHaoyuan Feng    val tlb_hint      = Flipped(new TlbHintReq)
14214a67055Ssfencevma    // fast wakeup
14320a5248fSzhanglinjuan    // TODO: implement vector fast wakeup
144870f462dSXuan Hu    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
14514a67055Ssfencevma
14614a67055Ssfencevma    // trigger
14794998b06Shappy-lx    val fromCsrTrigger = Input(new CsrTriggerBundle)
148f7af4c74Schengguanghui
14914a67055Ssfencevma    // prefetch
1500d32f713Shappy-lx    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
1510d32f713Shappy-lx    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
1524ccb2e8bSYanqin Li    // speculative for gated control
1534ccb2e8bSYanqin Li    val s1_prefetch_spec = Output(Bool())
15495e60337SYanqin Li    val s2_prefetch_spec = Output(Bool())
1554ccb2e8bSYanqin Li
15614a67055Ssfencevma    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
1570d32f713Shappy-lx    val canAcceptLowConfPrefetch  = Output(Bool())
1580d32f713Shappy-lx    val canAcceptHighConfPrefetch = Output(Bool())
159b52348aeSWilliam Wang
160898d3209SHuijin Li    // ifetchPrefetch
161898d3209SHuijin Li    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
162ac17908cSHuijin Li
163b52348aeSWilliam Wang    // load to load fast path
16414a67055Ssfencevma    val l2l_fwd_in    = Input(new LoadToLoadIO)
16514a67055Ssfencevma    val l2l_fwd_out   = Output(new LoadToLoadIO)
166c163075eSsfencevma
16714a67055Ssfencevma    val ld_fast_match    = Input(Bool())
168c163075eSsfencevma    val ld_fast_fuOpType = Input(UInt())
16914a67055Ssfencevma    val ld_fast_imm      = Input(UInt(12.W))
17067682d05SWilliam Wang
171e4f69d78Ssfencevma    // rs feedback
172596af5d2SHaojin Tang    val wakeup = ValidIO(new DynInst)
17314a67055Ssfencevma    val feedback_fast = ValidIO(new RSFeedback) // stage 2
17414a67055Ssfencevma    val feedback_slow = ValidIO(new RSFeedback) // stage 3
1752326221cSXuan Hu    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
176e4f69d78Ssfencevma
17714a67055Ssfencevma    // load ecc error
17814a67055Ssfencevma    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
1796786cfb7SWilliam Wang
18014a67055Ssfencevma    // schedule error query
18114a67055Ssfencevma    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
1820ce3de17SYinan Xu
18314a67055Ssfencevma    // queue-based replay
184e4f69d78Ssfencevma    val replay       = Flipped(Decoupled(new LsPipelineBundle))
18514a67055Ssfencevma    val lq_rep_full  = Input(Bool())
18614a67055Ssfencevma
18714a67055Ssfencevma    // misc
18814a67055Ssfencevma    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
189594c5198Ssfencevma
190594c5198Ssfencevma    // Load fast replay path
19114a67055Ssfencevma    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
19214a67055Ssfencevma    val fast_rep_out = Decoupled(new LqWriteBundle)
193b9e121dfShappy-lx
19441d8d239Shappy-lx    // to misalign buffer
19541d8d239Shappy-lx    val misalign_buf = Valid(new LqWriteBundle)
19641d8d239Shappy-lx
1973343d4a5Ssfencevma    // Load RAR rollback
1983343d4a5Ssfencevma    val rollback = Valid(new Redirect)
1993343d4a5Ssfencevma
20014a67055Ssfencevma    // perf
20114a67055Ssfencevma    val debug_ls         = Output(new DebugLsInfoBundle)
20214a67055Ssfencevma    val lsTopdownInfo    = Output(new LsTopdownInfo)
2030d32f713Shappy-lx    val correctMissTrain = Input(Bool())
204024ee227SWilliam Wang  })
205024ee227SWilliam Wang
20614a67055Ssfencevma  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
207024ee227SWilliam Wang
20814a67055Ssfencevma  // Pipeline
20914a67055Ssfencevma  // --------------------------------------------------------------------------------
21014a67055Ssfencevma  // stage 0
21114a67055Ssfencevma  // --------------------------------------------------------------------------------
21214a67055Ssfencevma  // generate addr, use addr to query DCache and DTLB
21314a67055Ssfencevma  val s0_valid         = Wire(Bool())
21463101478SHaojin Tang  val s0_mmio_select   = Wire(Bool())
215c7353d05SYanqin Li  val s0_nc_select     = Wire(Bool())
21614a67055Ssfencevma  val s0_kill          = Wire(Bool())
21714a67055Ssfencevma  val s0_can_go        = s1_ready
21814a67055Ssfencevma  val s0_fire          = s0_valid && s0_can_go
21963101478SHaojin Tang  val s0_mmio_fire     = s0_mmio_select && s0_can_go
220c7353d05SYanqin Li  val s0_nc_fire       = s0_nc_select && s0_can_go
22114a67055Ssfencevma  val s0_out           = Wire(new LqWriteBundle)
22208b0bc30Shappy-lx  val s0_tlb_valid     = Wire(Bool())
22308b0bc30Shappy-lx  val s0_tlb_hlv       = Wire(Bool())
22408b0bc30Shappy-lx  val s0_tlb_hlvx      = Wire(Bool())
225149a2326Sweiding liu  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
226db6cfb5aSHaoyuan Feng  val s0_tlb_fullva    = Wire(UInt(XLEN.W))
227149a2326Sweiding liu  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
228dcd58560SWilliam Wang
229cd2ff98bShappy-lx  // flow source bundle
230cd2ff98bShappy-lx  class FlowSource extends Bundle {
231cd2ff98bShappy-lx    val vaddr         = UInt(VAddrBits.W)
232cd2ff98bShappy-lx    val mask          = UInt((VLEN/8).W)
2338241cb85SXuan Hu    val uop           = new DynInst
234cd2ff98bShappy-lx    val try_l2l       = Bool()
235cd2ff98bShappy-lx    val has_rob_entry = Bool()
236cd2ff98bShappy-lx    val rep_carry     = new ReplayCarry(nWays)
237cd2ff98bShappy-lx    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
238cd2ff98bShappy-lx    val isFirstIssue  = Bool()
239cd2ff98bShappy-lx    val fast_rep      = Bool()
240cd2ff98bShappy-lx    val ld_rep        = Bool()
241cd2ff98bShappy-lx    val l2l_fwd       = Bool()
242cd2ff98bShappy-lx    val prf           = Bool()
243cd2ff98bShappy-lx    val prf_rd        = Bool()
244cd2ff98bShappy-lx    val prf_wr        = Bool()
245ac17908cSHuijin Li    val prf_i         = Bool()
246cd2ff98bShappy-lx    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
24771489510SXuan Hu    // Record the issue port idx of load issue queue. This signal is used by load cancel.
24871489510SXuan Hu    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
24941d8d239Shappy-lx    val frm_mabuf     = Bool()
25071489510SXuan Hu    // vec only
25171489510SXuan Hu    val isvec         = Bool()
25271489510SXuan Hu    val is128bit      = Bool()
25371489510SXuan Hu    val uop_unit_stride_fof = Bool()
25471489510SXuan Hu    val reg_offset    = UInt(vOffsetBits.W)
255e20747afSXuan Hu    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
25671489510SXuan Hu    val is_first_ele  = Bool()
2573952421bSweiding liu    // val flowPtr       = new VlflowPtr
25826af847eSgood-circle    val usSecondInv   = Bool()
259b7618691Sweiding liu    val mbIndex       = UInt(vlmBindexBits.W)
2605281d28fSweiding liu    val elemIdx       = UInt(elemIdxBits.W)
26155178b77Sweiding liu    val elemIdxInsideVd = UInt(elemIdxBits.W)
2625281d28fSweiding liu    val alignedType   = UInt(alignTypeBits.W)
263c0355297SAnzooooo    val vecBaseVaddr  = UInt(VAddrBits.W)
264c7353d05SYanqin Li    //for Svpbmt NC
265c7353d05SYanqin Li    val isnc          = Bool()
266c7353d05SYanqin Li    val paddr         = UInt(PAddrBits.W)
267c7353d05SYanqin Li    val data          = UInt((VLEN+1).W)
268cd2ff98bShappy-lx  }
269cd2ff98bShappy-lx  val s0_sel_src = Wire(new FlowSource)
270cd2ff98bShappy-lx
27114a67055Ssfencevma  // load flow select/gen
27241d8d239Shappy-lx  // src 0: misalignBuffer load (io.misalign_ldin)
27341d8d239Shappy-lx  // src 1: super load replayed by LSQ (cache miss replay) (io.replay)
27441d8d239Shappy-lx  // src 2: fast load replay (io.fast_rep_in)
27541d8d239Shappy-lx  // src 3: mmio (io.lsq.uncache)
276c7353d05SYanqin Li  // src 4: nc (io.lsq.nc_ldin)
277c7353d05SYanqin Li  // src 5: load replayed by LSQ (io.replay)
278c7353d05SYanqin Li  // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch)
27926af847eSgood-circle  // NOTE: Now vec/int loads are sent from same RS
28026af847eSgood-circle  //       A vec load will be splited into multiple uops,
28126af847eSgood-circle  //       so as long as one uop is issued,
28226af847eSgood-circle  //       the other uops should have higher priority
283c7353d05SYanqin Li  // src 7: vec read from RS (io.vecldin)
284c7353d05SYanqin Li  // src 8: int read / software prefetch first issue from RS (io.in)
285c7353d05SYanqin Li  // src 9: load try pointchaising when no issued or replayed load (io.fastpath)
286c7353d05SYanqin Li  // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch)
28714a67055Ssfencevma  // priority: high to low
28814a67055Ssfencevma  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
289c7353d05SYanqin Li  private val SRC_NUM = 11
290753d2ed8SYanqin Li  private val Seq(
291c7353d05SYanqin Li    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx,
292753d2ed8SYanqin Li    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
293753d2ed8SYanqin Li  ) = (0 until SRC_NUM).toSeq
294753d2ed8SYanqin Li  // load flow source valid
295753d2ed8SYanqin Li  val s0_src_valid_vec = WireInit(VecInit(Seq(
296753d2ed8SYanqin Li    io.misalign_ldin.valid,
297753d2ed8SYanqin Li    io.replay.valid && io.replay.bits.forward_tlDchannel,
298753d2ed8SYanqin Li    io.fast_rep_in.valid,
299753d2ed8SYanqin Li    io.lsq.uncache.valid,
300c7353d05SYanqin Li    io.lsq.nc_ldin.valid,
301753d2ed8SYanqin Li    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
302753d2ed8SYanqin Li    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
303753d2ed8SYanqin Li    io.vecldin.valid,
304753d2ed8SYanqin Li    io.ldin.valid, // int flow first issue or software prefetch
305753d2ed8SYanqin Li    io.l2l_fwd_in.valid,
306753d2ed8SYanqin Li    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
307753d2ed8SYanqin Li  )))
30814a67055Ssfencevma  // load flow source ready
309753d2ed8SYanqin Li  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
310753d2ed8SYanqin Li  s0_src_ready_vec(0) := true.B
311753d2ed8SYanqin Li  for(i <- 1 until SRC_NUM){
312753d2ed8SYanqin Li    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
313753d2ed8SYanqin Li  }
31414a67055Ssfencevma  // load flow source select (OH)
315753d2ed8SYanqin Li  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
316753d2ed8SYanqin Li  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
317189d8d00SAnzo
318189d8d00SAnzo  if (backendParams.debugEn){
319753d2ed8SYanqin Li    dontTouch(s0_src_valid_vec)
320753d2ed8SYanqin Li    dontTouch(s0_src_ready_vec)
321753d2ed8SYanqin Li    dontTouch(s0_src_select_vec)
322189d8d00SAnzo  }
32314a67055Ssfencevma
324c7353d05SYanqin Li  val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i ||
325c7353d05SYanqin Li    s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) ||
326c7353d05SYanqin Li    s0_src_select_vec(nc_idx)
327c7353d05SYanqin Li  s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || ((
328753d2ed8SYanqin Li    s0_src_valid_vec(mab_idx) ||
329753d2ed8SYanqin Li    s0_src_valid_vec(super_rep_idx) ||
330753d2ed8SYanqin Li    s0_src_valid_vec(fast_rep_idx) ||
331753d2ed8SYanqin Li    s0_src_valid_vec(lsq_rep_idx) ||
332753d2ed8SYanqin Li    s0_src_valid_vec(high_pf_idx) ||
333753d2ed8SYanqin Li    s0_src_valid_vec(vec_iss_idx) ||
334753d2ed8SYanqin Li    s0_src_valid_vec(int_iss_idx) ||
335753d2ed8SYanqin Li    s0_src_valid_vec(l2l_fwd_idx) ||
336753d2ed8SYanqin Li    s0_src_valid_vec(low_pf_idx)
337c7353d05SYanqin Li  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready))
33863101478SHaojin Tang
339753d2ed8SYanqin Li  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
340c7353d05SYanqin Li  s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill
341c7353d05SYanqin Li  //judgment: is NC with data or not.
342c7353d05SYanqin Li  //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in`
343c7353d05SYanqin Li  val s0_nc_with_data = s0_sel_src.isnc && !s0_kill
34414a67055Ssfencevma
34508b0bc30Shappy-lx   // if is hardware prefetch or fast replay, don't send valid to tlb
34608b0bc30Shappy-lx  s0_tlb_valid := (
34708b0bc30Shappy-lx    s0_src_valid_vec(mab_idx) ||
34808b0bc30Shappy-lx    s0_src_valid_vec(super_rep_idx) ||
34908b0bc30Shappy-lx    s0_src_valid_vec(lsq_rep_idx) ||
35008b0bc30Shappy-lx    s0_src_valid_vec(vec_iss_idx) ||
35108b0bc30Shappy-lx    s0_src_valid_vec(int_iss_idx) ||
35208b0bc30Shappy-lx    s0_src_valid_vec(l2l_fwd_idx)
35308b0bc30Shappy-lx  ) && io.dcache.req.ready
35408b0bc30Shappy-lx
355a760aeb0Shappy-lx  // which is S0's out is ready and dcache is ready
356753d2ed8SYanqin Li  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
35714a67055Ssfencevma  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
35814a67055Ssfencevma  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
35914a67055Ssfencevma  val s0_ptr_chasing_canceled = WireInit(false.B)
360cd2ff98bShappy-lx  s0_kill := s0_ptr_chasing_canceled
36114a67055Ssfencevma
36214a67055Ssfencevma  // prefetch related ctrl signal
363753d2ed8SYanqin Li  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
364753d2ed8SYanqin Li  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
3650d32f713Shappy-lx
36614a67055Ssfencevma  // query DTLB
36708b0bc30Shappy-lx  io.tlb.req.valid                   := s0_tlb_valid
368cd2ff98bShappy-lx  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
369cd2ff98bShappy-lx                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
37014a67055Ssfencevma                                         TlbCmd.read
37114a67055Ssfencevma                                       )
3728a4dab4dSHaoyuan Feng  io.tlb.req.bits.isPrefetch         := s0_sel_src.prf
373149a2326Sweiding liu  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
374db6cfb5aSHaoyuan Feng  io.tlb.req.bits.fullva             := s0_tlb_fullva
375db6cfb5aSHaoyuan Feng  io.tlb.req.bits.checkfullva        := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx)
37608b0bc30Shappy-lx  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
37708b0bc30Shappy-lx  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
37825df626eSgood-circle  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
37908b0bc30Shappy-lx  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
38014a67055Ssfencevma  io.tlb.req.bits.memidx.is_ld       := true.B
38114a67055Ssfencevma  io.tlb.req.bits.memidx.is_st       := false.B
382cd2ff98bShappy-lx  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
383cd2ff98bShappy-lx  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
38408b0bc30Shappy-lx  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
3858241cb85SXuan Hu  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
386cd2ff98bShappy-lx  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
38714a67055Ssfencevma
38814a67055Ssfencevma  // query DCache
389c7353d05SYanqin Li  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data
390cd2ff98bShappy-lx  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
39114a67055Ssfencevma                                      MemoryOpConstants.M_PFR,
392cd2ff98bShappy-lx                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
39314a67055Ssfencevma                                    )
394149a2326Sweiding liu  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
395cd2ff98bShappy-lx  io.dcache.req.bits.mask         := s0_sel_src.mask
39614a67055Ssfencevma  io.dcache.req.bits.data         := DontCare
397cd2ff98bShappy-lx  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
398cd2ff98bShappy-lx  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
399cd2ff98bShappy-lx  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
400cd2ff98bShappy-lx  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
40114a67055Ssfencevma  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
402d2945707SHuijin Li  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
4030d32f713Shappy-lx  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
404b3f349ecSgood-circle  io.dcache.is128Req              := s0_sel_src.is128bit
40514a67055Ssfencevma
40614a67055Ssfencevma  // load flow priority mux
407cd2ff98bShappy-lx  def fromNullSource(): FlowSource = {
408cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
409cd2ff98bShappy-lx    out
41014a67055Ssfencevma  }
41114a67055Ssfencevma
41241d8d239Shappy-lx  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
41341d8d239Shappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
41441d8d239Shappy-lx    out.vaddr         := src.vaddr
41541d8d239Shappy-lx    out.mask          := src.mask
41641d8d239Shappy-lx    out.uop           := src.uop
41741d8d239Shappy-lx    out.try_l2l       := false.B
41841d8d239Shappy-lx    out.has_rob_entry := false.B
41941d8d239Shappy-lx    out.rep_carry     := src.replayCarry
42041d8d239Shappy-lx    out.mshrid        := src.mshrid
42141d8d239Shappy-lx    out.frm_mabuf     := true.B
42241d8d239Shappy-lx    out.isFirstIssue  := false.B
42341d8d239Shappy-lx    out.fast_rep      := false.B
42441d8d239Shappy-lx    out.ld_rep        := false.B
42541d8d239Shappy-lx    out.l2l_fwd       := false.B
42641d8d239Shappy-lx    out.prf           := false.B
42741d8d239Shappy-lx    out.prf_rd        := false.B
42841d8d239Shappy-lx    out.prf_wr        := false.B
42941d8d239Shappy-lx    out.sched_idx     := src.schedIndex
43041d8d239Shappy-lx    out.isvec         := false.B
43141d8d239Shappy-lx    out.is128bit      := src.is128bit
43241d8d239Shappy-lx    out.vecActive     := true.B
43341d8d239Shappy-lx    out
43441d8d239Shappy-lx  }
43541d8d239Shappy-lx
436cd2ff98bShappy-lx  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
437cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
438c7353d05SYanqin Li    out.vaddr         := src.vaddr
439c7353d05SYanqin Li    out.paddr         := src.paddr
440cd2ff98bShappy-lx    out.mask          := src.mask
441cd2ff98bShappy-lx    out.uop           := src.uop
442cd2ff98bShappy-lx    out.try_l2l       := false.B
443cd2ff98bShappy-lx    out.has_rob_entry := src.hasROBEntry
444cd2ff98bShappy-lx    out.rep_carry     := src.rep_info.rep_carry
445cd2ff98bShappy-lx    out.mshrid        := src.rep_info.mshr_id
44641d8d239Shappy-lx    out.frm_mabuf     := src.isFrmMisAlignBuf
447cd2ff98bShappy-lx    out.isFirstIssue  := false.B
448cd2ff98bShappy-lx    out.fast_rep      := true.B
449cd2ff98bShappy-lx    out.ld_rep        := src.isLoadReplay
450cd2ff98bShappy-lx    out.l2l_fwd       := false.B
451d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
4528241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
4538241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
454ac17908cSHuijin Li    out.prf_i         := false.B
455cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
456375ed6a9Sweiding liu    out.isvec         := src.isvec
457375ed6a9Sweiding liu    out.is128bit      := src.is128bit
458375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
459375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
460375ed6a9Sweiding liu    out.vecActive     := src.vecActive
461375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
462375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
463375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
4645281d28fSweiding liu    out.elemIdx       := src.elemIdx
46555178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
4665281d28fSweiding liu    out.alignedType   := src.alignedType
467c7353d05SYanqin Li    out.isnc          := src.nc
468c7353d05SYanqin Li    out.data          := src.data
469cd2ff98bShappy-lx    out
47014a67055Ssfencevma  }
47114a67055Ssfencevma
472375ed6a9Sweiding liu  // TODO: implement vector mmio
47363101478SHaojin Tang  def fromMmioSource(src: MemExuOutput) = {
47463101478SHaojin Tang    val out = WireInit(0.U.asTypeOf(new FlowSource))
47563101478SHaojin Tang    out.mask          := 0.U
47663101478SHaojin Tang    out.uop           := src.uop
47763101478SHaojin Tang    out.try_l2l       := false.B
47863101478SHaojin Tang    out.has_rob_entry := false.B
47963101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
48063101478SHaojin Tang    out.mshrid        := 0.U
48141d8d239Shappy-lx    out.frm_mabuf     := false.B
48263101478SHaojin Tang    out.isFirstIssue  := false.B
48363101478SHaojin Tang    out.fast_rep      := false.B
48463101478SHaojin Tang    out.ld_rep        := false.B
48563101478SHaojin Tang    out.l2l_fwd       := false.B
48663101478SHaojin Tang    out.prf           := false.B
48763101478SHaojin Tang    out.prf_rd        := false.B
48863101478SHaojin Tang    out.prf_wr        := false.B
489ac17908cSHuijin Li    out.prf_i         := false.B
49063101478SHaojin Tang    out.sched_idx     := 0.U
49163101478SHaojin Tang    out.vecActive     := true.B
49263101478SHaojin Tang    out
49363101478SHaojin Tang  }
49463101478SHaojin Tang
495c7353d05SYanqin Li  def fromNcSource(src: LsPipelineBundle): FlowSource = {
496c7353d05SYanqin Li    val out = WireInit(0.U.asTypeOf(new FlowSource))
497c7353d05SYanqin Li    out.vaddr := src.vaddr
498c7353d05SYanqin Li    out.paddr := src.paddr
499bb76fc1bSYanqin Li    out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0))
500c7353d05SYanqin Li    out.uop := src.uop
501c7353d05SYanqin Li    out.has_rob_entry := true.B
502c7353d05SYanqin Li    out.sched_idx := src.schedIndex
503c7353d05SYanqin Li    out.isvec := src.isvec
504c7353d05SYanqin Li    out.is128bit := src.is128bit
505c7353d05SYanqin Li    out.vecActive := src.vecActive
506c7353d05SYanqin Li    out.isnc := true.B
507c7353d05SYanqin Li    out.data := src.data
508c7353d05SYanqin Li    out
509c7353d05SYanqin Li  }
510c7353d05SYanqin Li
511cd2ff98bShappy-lx  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
512cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
513375ed6a9Sweiding liu    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
514cd2ff98bShappy-lx    out.uop           := src.uop
515cd2ff98bShappy-lx    out.try_l2l       := false.B
516cd2ff98bShappy-lx    out.has_rob_entry := true.B
517cd2ff98bShappy-lx    out.rep_carry     := src.replayCarry
518cd2ff98bShappy-lx    out.mshrid        := src.mshrid
51941d8d239Shappy-lx    out.frm_mabuf     := false.B
520cd2ff98bShappy-lx    out.isFirstIssue  := false.B
521cd2ff98bShappy-lx    out.fast_rep      := false.B
522cd2ff98bShappy-lx    out.ld_rep        := true.B
523cd2ff98bShappy-lx    out.l2l_fwd       := false.B
524d30bf7ffSweiding liu    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
5258241cb85SXuan Hu    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
5268241cb85SXuan Hu    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
527ac17908cSHuijin Li    out.prf_i         := false.B
528cd2ff98bShappy-lx    out.sched_idx     := src.schedIndex
529375ed6a9Sweiding liu    out.isvec         := src.isvec
530375ed6a9Sweiding liu    out.is128bit      := src.is128bit
531375ed6a9Sweiding liu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
532375ed6a9Sweiding liu    out.reg_offset    := src.reg_offset
533375ed6a9Sweiding liu    out.vecActive     := src.vecActive
534375ed6a9Sweiding liu    out.is_first_ele  := src.is_first_ele
535375ed6a9Sweiding liu    out.usSecondInv   := src.usSecondInv
536375ed6a9Sweiding liu    out.mbIndex       := src.mbIndex
5375281d28fSweiding liu    out.elemIdx       := src.elemIdx
53855178b77Sweiding liu    out.elemIdxInsideVd := src.elemIdxInsideVd
5395281d28fSweiding liu    out.alignedType   := src.alignedType
540cd2ff98bShappy-lx    out
54114a67055Ssfencevma  }
54214a67055Ssfencevma
543375ed6a9Sweiding liu  // TODO: implement vector prefetch
544cd2ff98bShappy-lx  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
545cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
546cd2ff98bShappy-lx    out.mask          := 0.U
547cd2ff98bShappy-lx    out.uop           := DontCare
548cd2ff98bShappy-lx    out.try_l2l       := false.B
549cd2ff98bShappy-lx    out.has_rob_entry := false.B
55063101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
551cd2ff98bShappy-lx    out.mshrid        := 0.U
55241d8d239Shappy-lx    out.frm_mabuf     := false.B
553cd2ff98bShappy-lx    out.isFirstIssue  := false.B
554cd2ff98bShappy-lx    out.fast_rep      := false.B
555cd2ff98bShappy-lx    out.ld_rep        := false.B
556cd2ff98bShappy-lx    out.l2l_fwd       := false.B
557cd2ff98bShappy-lx    out.prf           := true.B
558cd2ff98bShappy-lx    out.prf_rd        := !src.is_store
559cd2ff98bShappy-lx    out.prf_wr        := src.is_store
560ac17908cSHuijin Li    out.prf_i         := false.B
561cd2ff98bShappy-lx    out.sched_idx     := 0.U
562cd2ff98bShappy-lx    out
56314a67055Ssfencevma  }
56414a67055Ssfencevma
5653952421bSweiding liu  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
566cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
5678241cb85SXuan Hu    out.mask          := src.mask
5688241cb85SXuan Hu    out.uop           := src.uop
569cd2ff98bShappy-lx    out.try_l2l       := false.B
5708241cb85SXuan Hu    out.has_rob_entry := true.B
57120a5248fSzhanglinjuan    // TODO: VLSU, implement replay carry
57263101478SHaojin Tang    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
573cd2ff98bShappy-lx    out.mshrid        := 0.U
57441d8d239Shappy-lx    out.frm_mabuf     := false.B
57520a5248fSzhanglinjuan    // TODO: VLSU, implement first issue
57626af847eSgood-circle//    out.isFirstIssue  := src.isFirstIssue
577cd2ff98bShappy-lx    out.fast_rep      := false.B
578cd2ff98bShappy-lx    out.ld_rep        := false.B
579cd2ff98bShappy-lx    out.l2l_fwd       := false.B
580cd2ff98bShappy-lx    out.prf           := false.B
581cd2ff98bShappy-lx    out.prf_rd        := false.B
582cd2ff98bShappy-lx    out.prf_wr        := false.B
583ac17908cSHuijin Li    out.prf_i         := false.B
584cd2ff98bShappy-lx    out.sched_idx     := 0.U
58520a5248fSzhanglinjuan    // Vector load interface
5868241cb85SXuan Hu    out.isvec               := true.B
58720a5248fSzhanglinjuan    // vector loads only access a single element at a time, so 128-bit path is not used for now
58800e6f2e2Sweiding liu    out.is128bit            := is128Bit(src.alignedType)
5898241cb85SXuan Hu    out.uop_unit_stride_fof := src.uop_unit_stride_fof
5908241cb85SXuan Hu    // out.rob_idx_valid       := src.rob_idx_valid
5918241cb85SXuan Hu    // out.inner_idx           := src.inner_idx
5928241cb85SXuan Hu    // out.rob_idx             := src.rob_idx
5938241cb85SXuan Hu    out.reg_offset          := src.reg_offset
5948241cb85SXuan Hu    // out.offset              := src.offset
595e20747afSXuan Hu    out.vecActive           := src.vecActive
5968241cb85SXuan Hu    out.is_first_ele        := src.is_first_ele
5973952421bSweiding liu    // out.flowPtr             := src.flowPtr
59826af847eSgood-circle    out.usSecondInv         := src.usSecondInv
599b7618691Sweiding liu    out.mbIndex             := src.mBIndex
6005281d28fSweiding liu    out.elemIdx             := src.elemIdx
60155178b77Sweiding liu    out.elemIdxInsideVd     := src.elemIdxInsideVd
602c0355297SAnzooooo    out.vecBaseVaddr        := src.basevaddr
6035281d28fSweiding liu    out.alignedType         := src.alignedType
60426af847eSgood-circle    out
60526af847eSgood-circle  }
60626af847eSgood-circle
60726af847eSgood-circle  def fromIntIssueSource(src: MemExuInput): FlowSource = {
60826af847eSgood-circle    val out = WireInit(0.U.asTypeOf(new FlowSource))
609149a2326Sweiding liu    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
610149a2326Sweiding liu    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
61126af847eSgood-circle    out.uop           := src.uop
61226af847eSgood-circle    out.try_l2l       := false.B
61326af847eSgood-circle    out.has_rob_entry := true.B
61426af847eSgood-circle    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
61526af847eSgood-circle    out.mshrid        := 0.U
61641d8d239Shappy-lx    out.frm_mabuf     := false.B
61726af847eSgood-circle    out.isFirstIssue  := true.B
61826af847eSgood-circle    out.fast_rep      := false.B
61926af847eSgood-circle    out.ld_rep        := false.B
62026af847eSgood-circle    out.l2l_fwd       := false.B
62126af847eSgood-circle    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
62226af847eSgood-circle    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
62326af847eSgood-circle    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
624ac17908cSHuijin Li    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
62526af847eSgood-circle    out.sched_idx     := 0.U
62626af847eSgood-circle    out.vecActive     := true.B // true for scala load
62771489510SXuan Hu    out
62814a67055Ssfencevma  }
62914a67055Ssfencevma
630375ed6a9Sweiding liu  // TODO: implement vector l2l
631cd2ff98bShappy-lx  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
632cd2ff98bShappy-lx    val out = WireInit(0.U.asTypeOf(new FlowSource))
633cd2ff98bShappy-lx    out.mask               := genVWmask(0.U, LSUOpType.ld)
63414a67055Ssfencevma    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
63514a67055Ssfencevma    // Assume the pointer chasing is always ld.
6368241cb85SXuan Hu    out.uop.fuOpType       := LSUOpType.ld
637cd2ff98bShappy-lx    out.try_l2l            := true.B
638596af5d2SHaojin Tang    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
63914a67055Ssfencevma    // because these signals will be updated in S1
640cd2ff98bShappy-lx    out.has_rob_entry      := false.B
641cd2ff98bShappy-lx    out.mshrid             := 0.U
64241d8d239Shappy-lx    out.frm_mabuf          := false.B
64363101478SHaojin Tang    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
644cd2ff98bShappy-lx    out.isFirstIssue       := true.B
645cd2ff98bShappy-lx    out.fast_rep           := false.B
646cd2ff98bShappy-lx    out.ld_rep             := false.B
647cd2ff98bShappy-lx    out.l2l_fwd            := true.B
648cd2ff98bShappy-lx    out.prf                := false.B
649cd2ff98bShappy-lx    out.prf_rd             := false.B
650cd2ff98bShappy-lx    out.prf_wr             := false.B
651ac17908cSHuijin Li    out.prf_i              := false.B
652cd2ff98bShappy-lx    out.sched_idx          := 0.U
653cd2ff98bShappy-lx    out
65414a67055Ssfencevma  }
65514a67055Ssfencevma
65614a67055Ssfencevma  // set default
657753d2ed8SYanqin Li  val s0_src_selector = WireInit(s0_src_valid_vec)
658753d2ed8SYanqin Li  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
659cd2ff98bShappy-lx  val s0_src_format = Seq(
66041d8d239Shappy-lx    fromMisAlignBufferSource(io.misalign_ldin.bits),
661cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
662cd2ff98bShappy-lx    fromFastReplaySource(io.fast_rep_in.bits),
66363101478SHaojin Tang    fromMmioSource(io.lsq.uncache.bits),
664c7353d05SYanqin Li    fromNcSource(io.lsq.nc_ldin.bits),
665cd2ff98bShappy-lx    fromNormalReplaySource(io.replay.bits),
666cd2ff98bShappy-lx    fromPrefetchSource(io.prefetch_req.bits),
6678241cb85SXuan Hu    fromVecIssueSource(io.vecldin.bits),
66826af847eSgood-circle    fromIntIssueSource(io.ldin.bits),
669149a2326Sweiding liu    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
670149a2326Sweiding liu    fromPrefetchSource(io.prefetch_req.bits)
671cd2ff98bShappy-lx  )
672cd2ff98bShappy-lx  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
67314a67055Ssfencevma
67408b0bc30Shappy-lx  // fast replay and hardware prefetch don't need to query tlb
67508b0bc30Shappy-lx  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
676db6cfb5aSHaoyuan Feng  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr)
67708b0bc30Shappy-lx  s0_tlb_vaddr := Mux(
678753d2ed8SYanqin Li    s0_src_valid_vec(mab_idx),
67941d8d239Shappy-lx    io.misalign_ldin.bits.vaddr,
68008b0bc30Shappy-lx    Mux(
68108b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
682149a2326Sweiding liu      io.replay.bits.vaddr,
68308b0bc30Shappy-lx      int_vec_vaddr
684149a2326Sweiding liu    )
68508b0bc30Shappy-lx  )
686db6cfb5aSHaoyuan Feng
687db6cfb5aSHaoyuan Feng  // only first issue of int / vec load intructions need to check full vaddr
6889abad712SHaoyuan Feng  s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx),
6899abad712SHaoyuan Feng    io.misalign_ldin.bits.fullva,
6909abad712SHaoyuan Feng    Mux(s0_src_select_vec(vec_iss_idx),
691db6cfb5aSHaoyuan Feng      io.vecldin.bits.vaddr,
692db6cfb5aSHaoyuan Feng      Mux(
693db6cfb5aSHaoyuan Feng        s0_src_select_vec(int_iss_idx),
694db6cfb5aSHaoyuan Feng        io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN),
695db6cfb5aSHaoyuan Feng        s0_dcache_vaddr
696db6cfb5aSHaoyuan Feng      )
697db6cfb5aSHaoyuan Feng    )
6989abad712SHaoyuan Feng  )
699db6cfb5aSHaoyuan Feng
700bb76fc1bSYanqin Li  s0_dcache_vaddr :=
701bb76fc1bSYanqin Li    Mux(s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr,
702bb76fc1bSYanqin Li    Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(),
703bb76fc1bSYanqin Li    Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check
704bb76fc1bSYanqin Li    s0_tlb_vaddr)))
70508b0bc30Shappy-lx
70608b0bc30Shappy-lx  s0_tlb_hlv := Mux(
70708b0bc30Shappy-lx    s0_src_valid_vec(mab_idx),
70808b0bc30Shappy-lx    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
70908b0bc30Shappy-lx    Mux(
71008b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
71108b0bc30Shappy-lx      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
71208b0bc30Shappy-lx      Mux(
71308b0bc30Shappy-lx        s0_src_valid_vec(int_iss_idx),
71408b0bc30Shappy-lx        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
71508b0bc30Shappy-lx        false.B
71608b0bc30Shappy-lx      )
71708b0bc30Shappy-lx    )
71808b0bc30Shappy-lx  )
71908b0bc30Shappy-lx  s0_tlb_hlvx := Mux(
72008b0bc30Shappy-lx    s0_src_valid_vec(mab_idx),
72108b0bc30Shappy-lx    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
72208b0bc30Shappy-lx    Mux(
72308b0bc30Shappy-lx      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
72408b0bc30Shappy-lx      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
72508b0bc30Shappy-lx      Mux(
72608b0bc30Shappy-lx        s0_src_valid_vec(int_iss_idx),
72708b0bc30Shappy-lx        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
72808b0bc30Shappy-lx        false.B
72908b0bc30Shappy-lx      )
73008b0bc30Shappy-lx    )
73108b0bc30Shappy-lx  )
732149a2326Sweiding liu
73314a67055Ssfencevma  // address align check
734b3f349ecSgood-circle  val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List(
73514a67055Ssfencevma    "b00".U   -> true.B,                   //b
736149a2326Sweiding liu    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
737149a2326Sweiding liu    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
738149a2326Sweiding liu    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
73914a67055Ssfencevma  ))
740149a2326Sweiding liu  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
741c7353d05SYanqin Li  XSError(s0_sel_src.isnc && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "nc element is not aligned!")
74214a67055Ssfencevma
74314a67055Ssfencevma  // accept load flow if dcache ready (tlb is always ready)
74414a67055Ssfencevma  // TODO: prefetch need writeback to loadQueueFlag
74514a67055Ssfencevma  s0_out               := DontCare
746c7353d05SYanqin Li  s0_out.vaddr         := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr)
747db6cfb5aSHaoyuan Feng  s0_out.fullva        := s0_tlb_fullva
748cd2ff98bShappy-lx  s0_out.mask          := s0_sel_src.mask
749cd2ff98bShappy-lx  s0_out.uop           := s0_sel_src.uop
750cd2ff98bShappy-lx  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
751cd2ff98bShappy-lx  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
752cd2ff98bShappy-lx  s0_out.isPrefetch    := s0_sel_src.prf
753cd2ff98bShappy-lx  s0_out.isHWPrefetch  := s0_hw_prf_select
754cd2ff98bShappy-lx  s0_out.isFastReplay  := s0_sel_src.fast_rep
755cd2ff98bShappy-lx  s0_out.isLoadReplay  := s0_sel_src.ld_rep
756cd2ff98bShappy-lx  s0_out.isFastPath    := s0_sel_src.l2l_fwd
757cd2ff98bShappy-lx  s0_out.mshrid        := s0_sel_src.mshrid
75871489510SXuan Hu  s0_out.isvec           := s0_sel_src.isvec
75971489510SXuan Hu  s0_out.is128bit        := s0_sel_src.is128bit
76041d8d239Shappy-lx  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
76171489510SXuan Hu  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
762c7353d05SYanqin Li  s0_out.paddr         :=
763c7353d05SYanqin Li    Mux(s0_src_valid_vec(nc_idx), io.lsq.nc_ldin.bits.paddr,
764c7353d05SYanqin Li    Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
765c7353d05SYanqin Li    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U,
766c7353d05SYanqin Li    io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch
76708b0bc30Shappy-lx  s0_out.tlbNoQuery    := s0_tlb_no_query
76820a5248fSzhanglinjuan  // s0_out.rob_idx_valid   := s0_rob_idx_valid
76920a5248fSzhanglinjuan  // s0_out.inner_idx       := s0_inner_idx
77020a5248fSzhanglinjuan  // s0_out.rob_idx         := s0_rob_idx
77171489510SXuan Hu  s0_out.reg_offset      := s0_sel_src.reg_offset
77220a5248fSzhanglinjuan  // s0_out.offset          := s0_offset
773e20747afSXuan Hu  s0_out.vecActive             := s0_sel_src.vecActive
77426af847eSgood-circle  s0_out.usSecondInv    := s0_sel_src.usSecondInv
77571489510SXuan Hu  s0_out.is_first_ele   := s0_sel_src.is_first_ele
7765281d28fSweiding liu  s0_out.elemIdx        := s0_sel_src.elemIdx
77755178b77Sweiding liu  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
7785281d28fSweiding liu  s0_out.alignedType    := s0_sel_src.alignedType
7795281d28fSweiding liu  s0_out.mbIndex        := s0_sel_src.mbIndex
780c0355297SAnzooooo  s0_out.vecBaseVaddr   := s0_sel_src.vecBaseVaddr
7813952421bSweiding liu  // s0_out.flowPtr         := s0_sel_src.flowPtr
7824a84d160SAnzo  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
783753d2ed8SYanqin Li  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
784cd2ff98bShappy-lx  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
78514a67055Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
78614a67055Ssfencevma  }.otherwise{
787cd2ff98bShappy-lx    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
78814a67055Ssfencevma  }
789cd2ff98bShappy-lx  s0_out.schedIndex     := s0_sel_src.sched_idx
790c7353d05SYanqin Li  //for Svpbmt Nc
791c7353d05SYanqin Li  s0_out.nc := s0_sel_src.isnc
792c7353d05SYanqin Li  s0_out.data := s0_sel_src.data
79314a67055Ssfencevma
79414a67055Ssfencevma  // load fast replay
795753d2ed8SYanqin Li  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
79614a67055Ssfencevma
79763101478SHaojin Tang  // mmio
79863101478SHaojin Tang  io.lsq.uncache.ready := s0_mmio_fire
799bb76fc1bSYanqin Li  io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go
80063101478SHaojin Tang
80114a67055Ssfencevma  // load flow source ready
80276e71c02Shappy-lx  // cache missed load has highest priority
80376e71c02Shappy-lx  // always accept cache missed load flow from load replay queue
804753d2ed8SYanqin Li  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
80514a67055Ssfencevma
80614a67055Ssfencevma  // accept load flow from rs when:
80714a67055Ssfencevma  // 1) there is no lsq-replayed load
80876e71c02Shappy-lx  // 2) there is no fast replayed load
80976e71c02Shappy-lx  // 3) there is no high confidence prefetch request
810753d2ed8SYanqin Li  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
811753d2ed8SYanqin Li  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
812753d2ed8SYanqin Li  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
81314a67055Ssfencevma
81414a67055Ssfencevma  // for hw prefetch load flow feedback, to be added later
81514a67055Ssfencevma  // io.prefetch_in.ready := s0_hw_prf_select
81614a67055Ssfencevma
81714a67055Ssfencevma  // dcache replacement extra info
81814a67055Ssfencevma  // TODO: should prefetch load update replacement?
819753d2ed8SYanqin Li  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
82014a67055Ssfencevma
821596af5d2SHaojin Tang  // load wakeup
822bb76fc1bSYanqin Li  // TODO: vector load wakeup? frm_mabuf wakeup?
82321f0aff0Sweiding liu  val s0_wakeup_selector = Seq(
824753d2ed8SYanqin Li    s0_src_valid_vec(super_rep_idx),
825753d2ed8SYanqin Li    s0_src_valid_vec(fast_rep_idx),
82621f0aff0Sweiding liu    s0_mmio_fire,
827bb76fc1bSYanqin Li    s0_nc_fire,
828753d2ed8SYanqin Li    s0_src_valid_vec(lsq_rep_idx),
829753d2ed8SYanqin Li    s0_src_valid_vec(int_iss_idx)
83021f0aff0Sweiding liu  )
83121f0aff0Sweiding liu  val s0_wakeup_format = Seq(
83221f0aff0Sweiding liu    io.replay.bits.uop,
83321f0aff0Sweiding liu    io.fast_rep_in.bits.uop,
83421f0aff0Sweiding liu    io.lsq.uncache.bits.uop,
835bb76fc1bSYanqin Li    io.lsq.nc_ldin.bits.uop,
83621f0aff0Sweiding liu    io.replay.bits.uop,
83721f0aff0Sweiding liu    io.ldin.bits.uop,
83821f0aff0Sweiding liu  )
83921f0aff0Sweiding liu  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
840bb76fc1bSYanqin Li  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && (
841c7353d05SYanqin Li    s0_src_valid_vec(super_rep_idx) ||
842c7353d05SYanqin Li    s0_src_valid_vec(fast_rep_idx) ||
843c7353d05SYanqin Li    s0_src_valid_vec(lsq_rep_idx) ||
844c7353d05SYanqin Li    (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf &&
845c7353d05SYanqin Li    !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))
846bb76fc1bSYanqin Li  ) || s0_mmio_fire || s0_nc_fire
84721f0aff0Sweiding liu  io.wakeup.bits := s0_wakeup_uop
848596af5d2SHaojin Tang
849ac17908cSHuijin Li  // prefetch.i(Zicbop)
850753d2ed8SYanqin Li  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
851753d2ed8SYanqin Li  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
852ac17908cSHuijin Li
85314a67055Ssfencevma  XSDebug(io.dcache.req.fire,
854149a2326Sweiding liu    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
85514a67055Ssfencevma  )
85614a67055Ssfencevma  XSDebug(s0_valid,
857870f462dSXuan Hu    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
85814a67055Ssfencevma    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
85914a67055Ssfencevma
86014a67055Ssfencevma  // Pipeline
86114a67055Ssfencevma  // --------------------------------------------------------------------------------
86214a67055Ssfencevma  // stage 1
86314a67055Ssfencevma  // --------------------------------------------------------------------------------
86414a67055Ssfencevma  // TLB resp (send paddr to dcache)
86514a67055Ssfencevma  val s1_valid      = RegInit(false.B)
86614a67055Ssfencevma  val s1_in         = Wire(new LqWriteBundle)
86714a67055Ssfencevma  val s1_out        = Wire(new LqWriteBundle)
86814a67055Ssfencevma  val s1_kill       = Wire(Bool())
86914a67055Ssfencevma  val s1_can_go     = s2_ready
87014a67055Ssfencevma  val s1_fire       = s1_valid && !s1_kill && s1_can_go
871e20747afSXuan Hu  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
872c7353d05SYanqin Li  val s1_nc_with_data = RegNext(s0_nc_with_data)
87314a67055Ssfencevma
87414a67055Ssfencevma  s1_ready := !s1_valid || s1_kill || s2_ready
87514a67055Ssfencevma  when (s0_fire) { s1_valid := true.B }
87614a67055Ssfencevma  .elsewhen (s1_fire) { s1_valid := false.B }
87714a67055Ssfencevma  .elsewhen (s1_kill) { s1_valid := false.B }
87814a67055Ssfencevma  s1_in   := RegEnable(s0_out, s0_fire)
87914a67055Ssfencevma
8805adc4829SYanqin Li  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
8815adc4829SYanqin Li  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
8825adc4829SYanqin Li  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
883cd2ff98bShappy-lx  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
88414a67055Ssfencevma  val s1_vaddr_hi         = Wire(UInt())
88514a67055Ssfencevma  val s1_vaddr_lo         = Wire(UInt())
88614a67055Ssfencevma  val s1_vaddr            = Wire(UInt())
88714a67055Ssfencevma  val s1_paddr_dup_lsu    = Wire(UInt())
888cca17e78Speixiaokun  val s1_gpaddr_dup_lsu   = Wire(UInt())
88914a67055Ssfencevma  val s1_paddr_dup_dcache = Wire(UInt())
890870f462dSXuan Hu  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
891c151d553SAnzooooo  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
89208b0bc30Shappy-lx  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
893c7353d05SYanqin Li  val s1_pbmt             = Mux(!s1_tlb_miss, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W))
894c7353d05SYanqin Li  val s1_nc               = s1_in.nc
89514a67055Ssfencevma  val s1_prf              = s1_in.isPrefetch
89614a67055Ssfencevma  val s1_hw_prf           = s1_in.isHWPrefetch
89714a67055Ssfencevma  val s1_sw_prf           = s1_prf && !s1_hw_prf
89814a67055Ssfencevma  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
89914a67055Ssfencevma
90014a67055Ssfencevma  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
90114a67055Ssfencevma  s1_vaddr_lo         := s1_in.vaddr(5, 0)
90214a67055Ssfencevma  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
90308b0bc30Shappy-lx  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
90408b0bc30Shappy-lx  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
90508b0bc30Shappy-lx  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
90614a67055Ssfencevma
90714a67055Ssfencevma  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
90814a67055Ssfencevma    // printf("load idx = %d\n", s1_tlb_memidx.idx)
90914a67055Ssfencevma    s1_out.uop.debugInfo.tlbRespTime := GTimer()
91014a67055Ssfencevma  }
91114a67055Ssfencevma
912cd2ff98bShappy-lx  io.tlb.req_kill   := s1_kill || s1_dly_err
913149a2326Sweiding liu  io.tlb.req.bits.pmp_addr := s1_in.paddr
91414a67055Ssfencevma  io.tlb.resp.ready := true.B
91514a67055Ssfencevma
91614a67055Ssfencevma  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
91714a67055Ssfencevma  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
918cd2ff98bShappy-lx  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
91908b0bc30Shappy-lx  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
92014a67055Ssfencevma
92114a67055Ssfencevma  // store to load forwarding
922cd2ff98bShappy-lx  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
92314a67055Ssfencevma  io.sbuffer.vaddr := s1_vaddr
92414a67055Ssfencevma  io.sbuffer.paddr := s1_paddr_dup_lsu
92514a67055Ssfencevma  io.sbuffer.uop   := s1_in.uop
92614a67055Ssfencevma  io.sbuffer.sqIdx := s1_in.uop.sqIdx
92714a67055Ssfencevma  io.sbuffer.mask  := s1_in.mask
928870f462dSXuan Hu  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
92914a67055Ssfencevma
930*e04c5f64SYanqin Li  io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
931*e04c5f64SYanqin Li  io.ubuffer.vaddr := s1_vaddr
932*e04c5f64SYanqin Li  io.ubuffer.paddr := s1_paddr_dup_lsu
933*e04c5f64SYanqin Li  io.ubuffer.uop   := s1_in.uop
934*e04c5f64SYanqin Li  io.ubuffer.sqIdx := s1_in.uop.sqIdx
935*e04c5f64SYanqin Li  io.ubuffer.mask  := s1_in.mask
936*e04c5f64SYanqin Li  io.ubuffer.pc    := s1_in.uop.pc // FIXME: remove it
937*e04c5f64SYanqin Li
938cd2ff98bShappy-lx  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
93914a67055Ssfencevma  io.lsq.forward.vaddr     := s1_vaddr
94014a67055Ssfencevma  io.lsq.forward.paddr     := s1_paddr_dup_lsu
94114a67055Ssfencevma  io.lsq.forward.uop       := s1_in.uop
94214a67055Ssfencevma  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
943e50f3145Ssfencevma  io.lsq.forward.sqIdxMask := 0.U
94414a67055Ssfencevma  io.lsq.forward.mask      := s1_in.mask
945870f462dSXuan Hu  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
94614a67055Ssfencevma
94714a67055Ssfencevma  // st-ld violation query
948dde74b27SAnzooooo    // if store unit is 128-bits memory access, need match 128-bit
949dde74b27SAnzooooo  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit)))
950dde74b27SAnzooooo  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
95100e6f2e2Sweiding liu    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
952dde74b27SAnzooooo    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
95314a67055Ssfencevma  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
95414a67055Ssfencevma                       io.stld_nuke_query(w).valid && // query valid
95514a67055Ssfencevma                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
95600e6f2e2Sweiding liu                       s1_nuke_paddr_match(w) && // paddr match
95714a67055Ssfencevma                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
95814a67055Ssfencevma                      })).asUInt.orR && !s1_tlb_miss
95914a67055Ssfencevma
96014a67055Ssfencevma  s1_out                   := s1_in
96114a67055Ssfencevma  s1_out.vaddr             := s1_vaddr
96246e9ee74SHaoyuan Feng  s1_out.vaNeedExt         := io.tlb.resp.bits.excp(0).vaNeedExt
96346e9ee74SHaoyuan Feng  s1_out.isHyper           := io.tlb.resp.bits.excp(0).isHyper
96414a67055Ssfencevma  s1_out.paddr             := s1_paddr_dup_lsu
9658ecb4a7dSpeixiaokun  s1_out.gpaddr            := s1_gpaddr_dup_lsu
966ad415ae0SXiaokun-Pei  s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE
96714a67055Ssfencevma  s1_out.tlbMiss           := s1_tlb_miss
96814a67055Ssfencevma  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
96914a67055Ssfencevma  s1_out.rep_info.debug    := s1_in.uop.debugInfo
97014a67055Ssfencevma  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
971cd2ff98bShappy-lx  s1_out.delayedLoadError  := s1_dly_err
972c7353d05SYanqin Li  s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt)
973c7353d05SYanqin Li  s1_out.mmio := Pbmt.isIO(s1_pbmt)
97414a67055Ssfencevma
975cd2ff98bShappy-lx  when (!s1_dly_err) {
97614a67055Ssfencevma    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
97714a67055Ssfencevma    // af & pf exception were modified
97808b0bc30Shappy-lx    // if is tlbNoQuery request, don't trigger exception from tlb resp
97908b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
98008b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
98108b0bc30Shappy-lx    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
98246e9ee74SHaoyuan Feng    when (!s1_out.isvec && RegNext(io.tlb.req.bits.checkfullva) &&
98346e9ee74SHaoyuan Feng      (s1_out.uop.exceptionVec(loadPageFault) ||
98446e9ee74SHaoyuan Feng        s1_out.uop.exceptionVec(loadGuestPageFault) ||
98546e9ee74SHaoyuan Feng        s1_out.uop.exceptionVec(loadAccessFault))) {
986db6cfb5aSHaoyuan Feng      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
987db6cfb5aSHaoyuan Feng    }
98814a67055Ssfencevma  } .otherwise {
98971489510SXuan Hu    s1_out.uop.exceptionVec(loadPageFault)      := false.B
990e25e4d90SXuan Hu    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
99171489510SXuan Hu    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
992e20747afSXuan Hu    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
99314a67055Ssfencevma  }
99414a67055Ssfencevma
99514a67055Ssfencevma  // pointer chasing
9965adc4829SYanqin Li  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
99714a67055Ssfencevma  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
99814a67055Ssfencevma  val s1_fu_op_type_not_ld     = WireInit(false.B)
99914a67055Ssfencevma  val s1_not_fast_match        = WireInit(false.B)
100014a67055Ssfencevma  val s1_addr_mismatch         = WireInit(false.B)
100114a67055Ssfencevma  val s1_addr_misaligned       = WireInit(false.B)
1002cd2ff98bShappy-lx  val s1_fast_mismatch         = WireInit(false.B)
100314a67055Ssfencevma  val s1_ptr_chasing_canceled  = WireInit(false.B)
100414a67055Ssfencevma  val s1_cancel_ptr_chasing    = WireInit(false.B)
100514a67055Ssfencevma
10065adc4829SYanqin Li  val s1_redirect_reg = Wire(Valid(new Redirect))
10075adc4829SYanqin Li  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
10085adc4829SYanqin Li  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
10095adc4829SYanqin Li
1010cd2ff98bShappy-lx  s1_kill := s1_fast_rep_dly_kill ||
1011e50f3145Ssfencevma    s1_cancel_ptr_chasing ||
1012e50f3145Ssfencevma    s1_in.uop.robIdx.needFlush(io.redirect) ||
10135adc4829SYanqin Li    (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
1014c7353d05SYanqin Li    RegEnable(s0_kill, false.B, io.ldin.valid ||
1015c7353d05SYanqin Li      io.vecldin.valid || io.replay.valid ||
1016c7353d05SYanqin Li      io.l2l_fwd_in.valid || io.fast_rep_in.valid ||
1017c7353d05SYanqin Li      io.misalign_ldin.valid || io.lsq.nc_ldin.valid
1018c7353d05SYanqin Li    )
1019e50f3145Ssfencevma
1020c3b763d0SYinan Xu  if (EnableLoadToLoadForward) {
1021c3b763d0SYinan Xu    // Sometimes, we need to cancel the load-load forwarding.
1022c3b763d0SYinan Xu    // These can be put at S0 if timing is bad at S1.
1023c3b763d0SYinan Xu    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
1024cd2ff98bShappy-lx    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
1025cd2ff98bShappy-lx                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
1026cd2ff98bShappy-lx    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
1027cd2ff98bShappy-lx    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
10288241cb85SXuan Hu    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
1029c163075eSsfencevma    // Case 2: this load-load uop is cancelled
103014a67055Ssfencevma    s1_ptr_chasing_canceled := !io.ldin.valid
1031cd2ff98bShappy-lx    // Case 3: fast mismatch
1032cd2ff98bShappy-lx    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
103314a67055Ssfencevma
103414a67055Ssfencevma    when (s1_try_ptr_chasing) {
1035cd2ff98bShappy-lx      s1_cancel_ptr_chasing := s1_addr_mismatch ||
1036cd2ff98bShappy-lx                               s1_addr_misaligned ||
1037cd2ff98bShappy-lx                               s1_fu_op_type_not_ld ||
1038cd2ff98bShappy-lx                               s1_ptr_chasing_canceled ||
1039cd2ff98bShappy-lx                               s1_fast_mismatch
104014a67055Ssfencevma
104114a67055Ssfencevma      s1_in.uop           := io.ldin.bits.uop
1042870f462dSXuan Hu      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
1043c163075eSsfencevma      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
1044e50f3145Ssfencevma      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1045e50f3145Ssfencevma      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
104614a67055Ssfencevma
10478744445eSMaxpicca-Li      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
104814a67055Ssfencevma      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
104914a67055Ssfencevma      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
1050c3b763d0SYinan Xu    }
1051e50f3145Ssfencevma    when (!s1_cancel_ptr_chasing) {
1052c7353d05SYanqin Li      s0_ptr_chasing_canceled := s1_try_ptr_chasing &&
1053c7353d05SYanqin Li        !io.replay.fire && !io.fast_rep_in.fire &&
1054c7353d05SYanqin Li        !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) &&
1055c7353d05SYanqin Li        !io.misalign_ldin.fire &&
1056c7353d05SYanqin Li        !io.lsq.nc_ldin.valid
105714a67055Ssfencevma      when (s1_try_ptr_chasing) {
105814a67055Ssfencevma        io.ldin.ready := true.B
105914a67055Ssfencevma      }
1060c3b763d0SYinan Xu    }
1061c3b763d0SYinan Xu  }
1062c3b763d0SYinan Xu
106314a67055Ssfencevma  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
10645adc4829SYanqin Li  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
106514a67055Ssfencevma  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
106614a67055Ssfencevma  // If the timing here is not OK, load-load forwarding has to be disabled.
106714a67055Ssfencevma  // Or we calculate sqIdxMask at RS??
106814a67055Ssfencevma  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
106914a67055Ssfencevma  if (EnableLoadToLoadForward) {
107014a67055Ssfencevma    when (s1_try_ptr_chasing) {
107114a67055Ssfencevma      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
1072c3b763d0SYinan Xu    }
107314a67055Ssfencevma  }
1074024ee227SWilliam Wang
107514a67055Ssfencevma  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
107614a67055Ssfencevma  io.forward_mshr.mshrid := s1_out.mshrid
107714a67055Ssfencevma  io.forward_mshr.paddr  := s1_out.paddr
10780a47e4a1SWilliam Wang
107994998b06Shappy-lx  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
108094998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
108194998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
108294998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
108394998b06Shappy-lx  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
108494998b06Shappy-lx  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
1085506ca2a3SAnzooooo  loadTrigger.io.fromLoadStore.isVectorUnitStride    := s1_in.isvec && s1_in.is128bit
1086506ca2a3SAnzooooo  loadTrigger.io.fromLoadStore.mask                  := s1_in.mask
108794998b06Shappy-lx
108894998b06Shappy-lx  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
108994998b06Shappy-lx  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
109094998b06Shappy-lx  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
109194998b06Shappy-lx  s1_out.uop.trigger                  := s1_trigger_action
109294998b06Shappy-lx  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
1093c0355297SAnzooooo  s1_out.vecVaddrOffset := Mux(
1094c0355297SAnzooooo    s1_trigger_debug_mode || s1_trigger_breakpoint,
1095c0355297SAnzooooo    loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr,
109641c5202dSAnzooooo    s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr
1097c0355297SAnzooooo  )
1098d0d2c22dSAnzooooo  s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U)
109994998b06Shappy-lx
110014a67055Ssfencevma  XSDebug(s1_valid,
1101870f462dSXuan Hu    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
110214a67055Ssfencevma    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
1103683c1411Shappy-lx
110414a67055Ssfencevma  // Pipeline
110514a67055Ssfencevma  // --------------------------------------------------------------------------------
110614a67055Ssfencevma  // stage 2
110714a67055Ssfencevma  // --------------------------------------------------------------------------------
110814a67055Ssfencevma  // s2: DCache resp
110914a67055Ssfencevma  val s2_valid  = RegInit(false.B)
1110f6490124Ssfencevma  val s2_in     = Wire(new LqWriteBundle)
1111f6490124Ssfencevma  val s2_out    = Wire(new LqWriteBundle)
111214a67055Ssfencevma  val s2_kill   = Wire(Bool())
111314a67055Ssfencevma  val s2_can_go = s3_ready
111414a67055Ssfencevma  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1115e20747afSXuan Hu  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
111620a5248fSzhanglinjuan  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
11173406b3afSweiding liu  val s2_data_select  = genRdataOH(s2_out.uop)
111808b0bc30Shappy-lx  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(2, 0))
111941d8d239Shappy-lx  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1120002c10a4SYanqin Li  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
112194998b06Shappy-lx  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1122c7353d05SYanqin Li  val s2_nc_with_data = RegNext(s1_nc_with_data)
1123e4f69d78Ssfencevma
112414a67055Ssfencevma  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
112514a67055Ssfencevma  s2_ready := !s2_valid || s2_kill || s3_ready
112614a67055Ssfencevma  when (s1_fire) { s2_valid := true.B }
112714a67055Ssfencevma  .elsewhen (s2_fire) { s2_valid := false.B }
112814a67055Ssfencevma  .elsewhen (s2_kill) { s2_valid := false.B }
112914a67055Ssfencevma  s2_in := RegEnable(s1_out, s1_fire)
113014a67055Ssfencevma
113114a67055Ssfencevma  val s2_pmp = WireInit(io.pmp)
1132f9ac118cSHaoyuan Feng
113314a67055Ssfencevma  val s2_prf    = s2_in.isPrefetch
113414a67055Ssfencevma  val s2_hw_prf = s2_in.isHWPrefetch
113514a67055Ssfencevma
113614a67055Ssfencevma  // exception that may cause load addr to be invalid / illegal
113714a67055Ssfencevma  // if such exception happen, that inst and its exception info
113814a67055Ssfencevma  // will be force writebacked to rob
113971489510SXuan Hu  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
1140c7353d05SYanqin Li  val s2_actually_uncache = Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio
1141cd2ff98bShappy-lx  when (!s2_in.delayedLoadError) {
1142c7353d05SYanqin Li    s2_exception_vec(loadAccessFault) := s2_vecActive && (
1143c7353d05SYanqin Li      s2_in.uop.exceptionVec(loadAccessFault) ||
114411d57984Slwd      s2_pmp.ld ||
1145c7353d05SYanqin Li      s2_isvec && s2_actually_uncache && !s2_prf && !s2_in.tlbMiss ||
1146c7353d05SYanqin Li      io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)
1147c7353d05SYanqin Li    )
114814a67055Ssfencevma  }
1149cd2ff98bShappy-lx
1150cd2ff98bShappy-lx  // soft prefetch will not trigger any exception (but ecc error interrupt may
1151cd2ff98bShappy-lx  // be triggered)
1152b2d1865fScz4e  val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) ||
1153b2d1865fScz4e                                s2_in.uop.exceptionVec(breakPoint)
1154b2d1865fScz4e  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) {
1155cd2ff98bShappy-lx    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
115614a67055Ssfencevma  }
115794998b06Shappy-lx  val s2_exception = s2_vecActive &&
115894998b06Shappy-lx                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
115994998b06Shappy-lx  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !s2_in.isvec &&
116094998b06Shappy-lx                     s2_exception_vec(loadAddrMisaligned) && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode
116114a67055Ssfencevma  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
116214a67055Ssfencevma  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
116314a67055Ssfencevma  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
116414a67055Ssfencevma
116514a67055Ssfencevma  // writeback access fault caused by ecc error / bus error
116614a67055Ssfencevma  // * ecc data error is slow to generate, so we will not use it until load stage 3
116714a67055Ssfencevma  // * in load stage 3, an extra signal io.load_error will be used to
1168c7353d05SYanqin Li  // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp
1169e50f3145Ssfencevma  val s2_mmio = !s2_prf &&
1170c7353d05SYanqin Li    !s2_exception && !s2_in.tlbMiss &&
1171c7353d05SYanqin Li    Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_pmp.mmio)
1172c7353d05SYanqin Li  val s2_uncache = !s2_prf && !s2_exception && !s2_in.tlbMiss && s2_actually_uncache
1173e50f3145Ssfencevma
117414a67055Ssfencevma  val s2_full_fwd      = Wire(Bool())
11754b0d80d8SXuan Hu  val s2_mem_amb       = s2_in.uop.storeSetHit &&
11763b9e873dSHaoyuan Feng                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
117714a67055Ssfencevma
1178e50f3145Ssfencevma  val s2_tlb_miss      = s2_in.tlbMiss
11793b9e873dSHaoyuan Feng  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1180e50f3145Ssfencevma  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1181e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1182c7353d05SYanqin Li                         !s2_full_fwd && !s2_in.nc
118314a67055Ssfencevma
1184e50f3145Ssfencevma  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1185e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1186c7353d05SYanqin Li                         !s2_full_fwd && !s2_in.nc
1187e50f3145Ssfencevma
1188e50f3145Ssfencevma  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1189e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
1190c7353d05SYanqin Li                         !s2_full_fwd && !s2_in.nc
1191e50f3145Ssfencevma
1192e50f3145Ssfencevma  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1193e50f3145Ssfencevma                        !s2_fwd_frm_d_chan_or_mshr &&
1194c7353d05SYanqin Li                        !s2_full_fwd && !s2_in.nc
1195e50f3145Ssfencevma
1196e50f3145Ssfencevma  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1197e50f3145Ssfencevma                         !io.lsq.ldld_nuke_query.req.ready
1198e50f3145Ssfencevma
1199e50f3145Ssfencevma  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1200e50f3145Ssfencevma                         !io.lsq.stld_nuke_query.req.ready
120114a67055Ssfencevma  // st-ld violation query
120214a67055Ssfencevma  //  NeedFastRecovery Valid when
120314a67055Ssfencevma  //  1. Fast recovery query request Valid.
120414a67055Ssfencevma  //  2. Load instruction is younger than requestors(store instructions).
120514a67055Ssfencevma  //  3. Physical address match.
120614a67055Ssfencevma  //  4. Data contains.
1207dde74b27SAnzooooo  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit)))
1208dde74b27SAnzooooo  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
120926af847eSgood-circle    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1210dde74b27SAnzooooo    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
121114a67055Ssfencevma  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
121214a67055Ssfencevma                          io.stld_nuke_query(w).valid && // query valid
121314a67055Ssfencevma                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
121426af847eSgood-circle                          s2_nuke_paddr_match(w) && // paddr match
121514a67055Ssfencevma                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1216e50f3145Ssfencevma                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1217e50f3145Ssfencevma
1218e50f3145Ssfencevma  val s2_cache_handled   = io.dcache.resp.bits.handled
1219e50f3145Ssfencevma
1220c7353d05SYanqin Li  //if it is NC with data, it should handle the replayed situation.
1221c7353d05SYanqin Li  //else s2_uncache will enter uncache buffer.
1222e50f3145Ssfencevma  val s2_troublem        = !s2_exception &&
1223c7353d05SYanqin Li                           (!s2_uncache || s2_nc_with_data) &&
1224e50f3145Ssfencevma                           !s2_prf &&
1225cd2ff98bShappy-lx                           !s2_in.delayedLoadError
1226e50f3145Ssfencevma
1227e50f3145Ssfencevma  io.dcache.resp.ready  := true.B
1228c7353d05SYanqin Li  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf)
1229e50f3145Ssfencevma  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
123014a67055Ssfencevma
123114a67055Ssfencevma  // fast replay require
1232e50f3145Ssfencevma  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1233e50f3145Ssfencevma  val s2_nuke_fast_rep   = !s2_mq_nack &&
1234e50f3145Ssfencevma                           !s2_dcache_miss &&
1235e50f3145Ssfencevma                           !s2_bank_conflict &&
1236e50f3145Ssfencevma                           !s2_wpu_pred_fail &&
1237e50f3145Ssfencevma                           !s2_rar_nack &&
1238e50f3145Ssfencevma                           !s2_raw_nack &&
1239e50f3145Ssfencevma                           s2_nuke
124014a67055Ssfencevma
1241e50f3145Ssfencevma  val s2_fast_rep = !s2_mem_amb &&
1242e50f3145Ssfencevma                    !s2_tlb_miss &&
1243e50f3145Ssfencevma                    !s2_fwd_fail &&
1244ec45ae0cSsfencevma                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
124514a67055Ssfencevma                    s2_troublem
124614a67055Ssfencevma
1247e50f3145Ssfencevma  // need allocate new entry
1248e50f3145Ssfencevma  val s2_can_query = !s2_mem_amb &&
1249e50f3145Ssfencevma                     !s2_tlb_miss &&
1250e50f3145Ssfencevma                     !s2_fwd_fail &&
125141d8d239Shappy-lx                     !s2_frm_mabuf &&
1252e50f3145Ssfencevma                     s2_troublem
1253e50f3145Ssfencevma
125492bcee1cScz4e  val s2_data_fwded = s2_dcache_miss && s2_full_fwd
125514a67055Ssfencevma
1256*e04c5f64SYanqin Li  val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid
1257*e04c5f64SYanqin Li  val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem
1258bb76fc1bSYanqin Li  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_exception // don't need to replay and is not a mmio\misalign no data
125908b0bc30Shappy-lx  val s2_safe_writeback = s2_exception || s2_safe_wakeup || s2_vp_match_fail
126008b0bc30Shappy-lx
126114a67055Ssfencevma  // ld-ld violation require
126214a67055Ssfencevma  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
126314a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
126414a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
126514a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1266c7353d05SYanqin Li  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1267c7353d05SYanqin Li  io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data
126814a67055Ssfencevma
126914a67055Ssfencevma  // st-ld violation require
127014a67055Ssfencevma  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
127114a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
127214a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
127314a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1274c7353d05SYanqin Li  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1275c7353d05SYanqin Li  io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data
127614a67055Ssfencevma
127714a67055Ssfencevma  // merge forward result
127814a67055Ssfencevma  // lsq has higher priority than sbuffer
1279cdbff57cSHaoyuan Feng  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1280cdbff57cSHaoyuan Feng  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
128126af847eSgood-circle  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
128214a67055Ssfencevma  // generate XLEN/8 Muxs
1283cdbff57cSHaoyuan Feng  for (i <- 0 until VLEN / 8) {
1284*e04c5f64SYanqin Li    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i)
1285*e04c5f64SYanqin Li    s2_fwd_data(i) :=
1286*e04c5f64SYanqin Li      Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i),
1287*e04c5f64SYanqin Li      Mux(s2_nc_with_data, io.ubuffer.forwardData(i),
1288*e04c5f64SYanqin Li      io.sbuffer.forwardData(i)))
128914a67055Ssfencevma  }
129014a67055Ssfencevma
129114a67055Ssfencevma  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1292870f462dSXuan Hu    s2_in.uop.pc,
129314a67055Ssfencevma    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
129414a67055Ssfencevma    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
129514a67055Ssfencevma  )
129614a67055Ssfencevma
129714a67055Ssfencevma  //
129814a67055Ssfencevma  s2_out                     := s2_in
12999f9e2fe1SAnzo  s2_out.uop.fpWen           := s2_in.uop.fpWen
1300c7353d05SYanqin Li  s2_out.nc                  := s2_in.nc
130114a67055Ssfencevma  s2_out.mmio                := s2_mmio
13024b0d80d8SXuan Hu  s2_out.uop.flushPipe       := false.B
1303870f462dSXuan Hu  s2_out.uop.exceptionVec    := s2_exception_vec
130414a67055Ssfencevma  s2_out.forwardMask         := s2_fwd_mask
130514a67055Ssfencevma  s2_out.forwardData         := s2_fwd_data
130614a67055Ssfencevma  s2_out.handledByMSHR       := s2_cache_handled
1307e50f3145Ssfencevma  s2_out.miss                := s2_dcache_miss && s2_troublem
130814a67055Ssfencevma  s2_out.feedbacked          := io.feedback_fast.valid
130941c5202dSAnzooooo  s2_out.uop.vpu.vstart      := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew)
131014a67055Ssfencevma
131114a67055Ssfencevma  // Generate replay signal caused by:
131214a67055Ssfencevma  // * st-ld violation check
131314a67055Ssfencevma  // * tlb miss
131414a67055Ssfencevma  // * dcache replay
131514a67055Ssfencevma  // * forward data invalid
131614a67055Ssfencevma  // * dcache miss
131714a67055Ssfencevma  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1318e50f3145Ssfencevma  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1319e50f3145Ssfencevma  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1320e50f3145Ssfencevma  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1321e50f3145Ssfencevma  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
132214a67055Ssfencevma  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1323e50f3145Ssfencevma  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
132414a67055Ssfencevma  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
132514a67055Ssfencevma  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1326e50f3145Ssfencevma  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
132714a67055Ssfencevma  s2_out.rep_info.full_fwd        := s2_data_fwded
132826af847eSgood-circle  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
132926af847eSgood-circle  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
133014a67055Ssfencevma  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
133114a67055Ssfencevma  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
133214a67055Ssfencevma  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
133314a67055Ssfencevma  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1334185e6164SHaoyuan Feng  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1335185e6164SHaoyuan Feng  s2_out.rep_info.tlb_full        := io.tlb_hint.full
133614a67055Ssfencevma
133714a67055Ssfencevma  // if forward fail, replay this inst from fetch
1338e50f3145Ssfencevma  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
133914a67055Ssfencevma  // if ld-ld violation is detected, replay from this inst from fetch
134014a67055Ssfencevma  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
134114a67055Ssfencevma
134214a67055Ssfencevma  // to be removed
1343cd2ff98bShappy-lx  io.feedback_fast.valid                 := false.B
134414a67055Ssfencevma  io.feedback_fast.bits.hit              := false.B
134514a67055Ssfencevma  io.feedback_fast.bits.flushState       := s2_in.ptwBack
13467f8f47b4SXuan Hu  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
134738f78b5dSxiaofeibao-xjtu  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
134828ac1c16Sxiaofeibao-xjtu  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
134914a67055Ssfencevma  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
135014a67055Ssfencevma  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
135114a67055Ssfencevma
135263101478SHaojin Tang  io.ldCancel.ld1Cancel := false.B
13532326221cSXuan Hu
135414a67055Ssfencevma  // fast wakeup
13555adc4829SYanqin Li  val s1_fast_uop_valid = WireInit(false.B)
13565adc4829SYanqin Li  s1_fast_uop_valid :=
135714a67055Ssfencevma    !io.dcache.s1_disable_fast_wakeup &&
135814a67055Ssfencevma    s1_valid &&
135914a67055Ssfencevma    !s1_kill &&
1360f9ac118cSHaoyuan Feng    !io.tlb.resp.bits.miss &&
136114a67055Ssfencevma    !io.lsq.forward.dataInvalidFast
1362c7353d05SYanqin Li  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
13635adc4829SYanqin Li  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
136414a67055Ssfencevma
136514a67055Ssfencevma  //
1366495ea2f0Ssfencevma  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
13670d32f713Shappy-lx
1368cd2ff98bShappy-lx  // RegNext prefetch train for better timing
1369cd2ff98bShappy-lx  // ** Now, prefetch train is valid at load s3 **
13704ccb2e8bSYanqin Li  val s2_prefetch_train_valid = WireInit(false.B)
1371c7353d05SYanqin Li  s2_prefetch_train_valid              := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf)
13724ccb2e8bSYanqin Li  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
13735adc4829SYanqin Li  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
13744ccb2e8bSYanqin Li  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
13754ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
13764ccb2e8bSYanqin Li  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
13774ccb2e8bSYanqin Li  io.s1_prefetch_spec := s1_fire
137895e60337SYanqin Li  io.s2_prefetch_spec := s2_prefetch_train_valid
13790d32f713Shappy-lx
13805adc4829SYanqin Li  val s2_prefetch_train_l1_valid = WireInit(false.B)
1381c7353d05SYanqin Li  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_uncache
13825adc4829SYanqin Li  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
13835adc4829SYanqin Li  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
13845adc4829SYanqin Li  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
13855adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
13865adc4829SYanqin Li  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
138704665835SMaxpicca-Li  if (env.FPGAPlatform){
138804665835SMaxpicca-Li    io.dcache.s0_pc := DontCare
138904665835SMaxpicca-Li    io.dcache.s1_pc := DontCare
1390977e92c1SWilliam Wang    io.dcache.s2_pc := DontCare
139104665835SMaxpicca-Li  }else{
1392870f462dSXuan Hu    io.dcache.s0_pc := s0_out.uop.pc
1393870f462dSXuan Hu    io.dcache.s1_pc := s1_out.uop.pc
1394870f462dSXuan Hu    io.dcache.s2_pc := s2_out.uop.pc
139504665835SMaxpicca-Li  }
1396c7353d05SYanqin Li  io.dcache.s2_kill := s2_pmp.ld || s2_actually_uncache || s2_kill
1397e4f69d78Ssfencevma
1398e50f3145Ssfencevma  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
139914a67055Ssfencevma  val s2_ld_valid_dup = RegInit(0.U(6.W))
140014a67055Ssfencevma  s2_ld_valid_dup := 0x0.U(6.W)
140114a67055Ssfencevma  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1402e50f3145Ssfencevma  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
140314a67055Ssfencevma  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1404024ee227SWilliam Wang
140514a67055Ssfencevma  // Pipeline
140614a67055Ssfencevma  // --------------------------------------------------------------------------------
140714a67055Ssfencevma  // stage 3
140814a67055Ssfencevma  // --------------------------------------------------------------------------------
140914a67055Ssfencevma  // writeback and update load queue
14105adc4829SYanqin Li  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
141114a67055Ssfencevma  val s3_in           = RegEnable(s2_out, s2_fire)
1412870f462dSXuan Hu  val s3_out          = Wire(Valid(new MemExuOutput))
1413495ea2f0Ssfencevma  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
141414a67055Ssfencevma  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
141514a67055Ssfencevma  val s3_fast_rep     = Wire(Bool())
1416c7353d05SYanqin Li  val s3_nc_with_data = RegNext(s2_nc_with_data)
14175adc4829SYanqin Li  val s3_troublem     = GatedValidRegNext(s2_troublem)
141814a67055Ssfencevma  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
141920a5248fSzhanglinjuan  val s3_vecout       = Wire(new OnlyVecExuOutput)
1420e20747afSXuan Hu  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
142120a5248fSzhanglinjuan  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
14225281d28fSweiding liu  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
14235281d28fSweiding liu  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
142441d8d239Shappy-lx  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
142515d00511STang Haojin  val s3_mmio         = Wire(Valid(new MemExuOutput))
14263406b3afSweiding liu  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
14273406b3afSweiding liu  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
142808b0bc30Shappy-lx  val s3_dly_ld_err   =
142908b0bc30Shappy-lx      if (EnableAccurateLoadError) {
143008b0bc30Shappy-lx        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
143108b0bc30Shappy-lx      } else {
143208b0bc30Shappy-lx        WireInit(false.B)
143308b0bc30Shappy-lx      }
143408b0bc30Shappy-lx  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
143508b0bc30Shappy-lx  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_dly_ld_err
143608b0bc30Shappy-lx  val s3_exception = RegEnable(s2_exception, s2_fire)
143708b0bc30Shappy-lx  val s3_mis_align = RegEnable(s2_mis_align, s2_fire)
143894998b06Shappy-lx  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
143926af847eSgood-circle  // TODO: Fix vector load merge buffer nack
144026af847eSgood-circle  val s3_vec_mb_nack  = Wire(Bool())
144126af847eSgood-circle  s3_vec_mb_nack     := false.B
144226af847eSgood-circle  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
144326af847eSgood-circle
144414a67055Ssfencevma  s3_ready := !s3_valid || s3_kill || io.ldout.ready
144515d00511STang Haojin  s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B))
144663101478SHaojin Tang  s3_mmio.bits  := RegNextN(io.lsq.uncache.bits, 3)
1447a760aeb0Shappy-lx
1448e50f3145Ssfencevma  // forwrad last beat
144941d8d239Shappy-lx  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1450e50f3145Ssfencevma
145195767918Szhanglinjuan  // s3 load fast replay
145226af847eSgood-circle  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
145395767918Szhanglinjuan  io.fast_rep_out.bits := s3_in
145495767918Szhanglinjuan
1455c7353d05SYanqin Li  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_frm_mabuf && !s3_nc_with_data
145695767918Szhanglinjuan  // TODO: check this --by hx
145795767918Szhanglinjuan  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
145814a67055Ssfencevma  io.lsq.ldin.bits := s3_in
145908b0bc30Shappy-lx  io.lsq.ldin.bits.miss := s3_in.miss
1460594c5198Ssfencevma
146141d8d239Shappy-lx  // connect to misalignBuffer
146208b0bc30Shappy-lx  io.misalign_buf.valid := io.lsq.ldin.valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !io.lsq.ldin.bits.isvec
146341d8d239Shappy-lx  io.misalign_buf.bits  := s3_in
146441d8d239Shappy-lx
1465e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
146614a67055Ssfencevma  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
146714a67055Ssfencevma  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
14685adc4829SYanqin Li  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1469a760aeb0Shappy-lx
147014a67055Ssfencevma  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1471e50f3145Ssfencevma  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1472cd2ff98bShappy-lx  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1473e4f69d78Ssfencevma
1474*e04c5f64SYanqin Li  val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem
14753b1a683bSsfencevma  val s3_rep_frm_fetch = s3_vp_match_fail
147614a67055Ssfencevma  val s3_ldld_rep_inst =
147714a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.valid &&
147814a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
14795adc4829SYanqin Li      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
14803b1a683bSsfencevma  val s3_flushPipe = s3_ldld_rep_inst
148167cddb05SWilliam Wang
1482e50f3145Ssfencevma  val s3_rep_info = WireInit(s3_in.rep_info)
148314a67055Ssfencevma  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1484e4f69d78Ssfencevma
1485b494b97bSsfencevma  when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) {
148614a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1487e4f69d78Ssfencevma  } .otherwise {
148814a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1489e4f69d78Ssfencevma  }
1490024ee227SWilliam Wang
1491e50f3145Ssfencevma  // Int load, if hit, will be writebacked at s3
149208b0bc30Shappy-lx  s3_out.valid                := s3_valid && s3_safe_writeback
149314a67055Ssfencevma  s3_out.bits.uop             := s3_in.uop
1494b1f28039Ssfencevma  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen
1495e20747afSXuan Hu  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive
149671489510SXuan Hu  s3_out.bits.uop.flushPipe   := false.B
14972e5ebf51SAnzo  s3_out.bits.uop.replayInst  := false.B
149814a67055Ssfencevma  s3_out.bits.data            := s3_in.data
1499bd3e32c1Ssinsanction  s3_out.bits.isFromLoadUnit  := true.B
150014a67055Ssfencevma  s3_out.bits.debug.isMMIO    := s3_in.mmio
1501bb76fc1bSYanqin Li  s3_out.bits.debug.isNC      := s3_in.nc
150214a67055Ssfencevma  s3_out.bits.debug.isPerfCnt := false.B
150314a67055Ssfencevma  s3_out.bits.debug.paddr     := s3_in.paddr
150414a67055Ssfencevma  s3_out.bits.debug.vaddr     := s3_in.vaddr
150526af847eSgood-circle
150626af847eSgood-circle  // Vector load, writeback to merge buffer
150726af847eSgood-circle  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
150820a5248fSzhanglinjuan  s3_vecout.isvec             := s3_isvec
150920a5248fSzhanglinjuan  s3_vecout.vecdata           := 0.U // Data will be assigned later
151020a5248fSzhanglinjuan  s3_vecout.mask              := s3_in.mask
151120a5248fSzhanglinjuan  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
151220a5248fSzhanglinjuan  // s3_vecout.inner_idx         := s3_in.inner_idx
151320a5248fSzhanglinjuan  // s3_vecout.rob_idx           := s3_in.rob_idx
151420a5248fSzhanglinjuan  // s3_vecout.offset            := s3_in.offset
151520a5248fSzhanglinjuan  s3_vecout.reg_offset        := s3_in.reg_offset
1516e20747afSXuan Hu  s3_vecout.vecActive         := s3_vecActive
151720a5248fSzhanglinjuan  s3_vecout.is_first_ele      := s3_in.is_first_ele
15183952421bSweiding liu  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
15193952421bSweiding liu  // s3_vecout.flowPtr           := s3_in.flowPtr
15205281d28fSweiding liu  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
152155178b77Sweiding liu  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1522506ca2a3SAnzooooo  s3_vecout.trigger           := s3_in.uop.trigger
152341c5202dSAnzooooo  s3_vecout.vstart            := s3_in.uop.vpu.vstart
1524d0d2c22dSAnzooooo  s3_vecout.vecTriggerMask    := s3_in.vecTriggerMask
1525b7618691Sweiding liu  val s3_usSecondInv          = s3_in.usSecondInv
1526024ee227SWilliam Wang
1527cd2ff98bShappy-lx  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception
15283343d4a5Ssfencevma  io.rollback.bits             := DontCare
152971489510SXuan Hu  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
15303343d4a5Ssfencevma  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
15318241cb85SXuan Hu  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
15328241cb85SXuan Hu  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
15333b1a683bSsfencevma  io.rollback.bits.level       := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter)
15348241cb85SXuan Hu  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
15353343d4a5Ssfencevma  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1536e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1537cb9c18dcSWilliam Wang
153814a67055Ssfencevma  io.lsq.ldin.bits.uop := s3_out.bits.uop
1539e4f69d78Ssfencevma
154014a67055Ssfencevma  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
154114a67055Ssfencevma  io.lsq.ldld_nuke_query.revoke := s3_revoke
154214a67055Ssfencevma  io.lsq.stld_nuke_query.revoke := s3_revoke
1543e4f69d78Ssfencevma
1544e4f69d78Ssfencevma  // feedback slow
154508b0bc30Shappy-lx  s3_fast_rep := RegNext(s2_fast_rep)
1546e50f3145Ssfencevma
1547cd2ff98bShappy-lx  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1548cd2ff98bShappy-lx                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1549cd2ff98bShappy-lx                        !s3_in.feedbacked
1550594c5198Ssfencevma
155126af847eSgood-circle  // feedback: scalar load will send feedback to RS
155226af847eSgood-circle  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
155341d8d239Shappy-lx  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1554cd2ff98bShappy-lx  io.feedback_slow.bits.hit              := !s3_rep_info.need_rep || io.lsq.ldin.ready
155514a67055Ssfencevma  io.feedback_slow.bits.flushState       := s3_in.ptwBack
15565db4956bSzhanglyGit  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
155738f78b5dSxiaofeibao-xjtu  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
155828ac1c16Sxiaofeibao-xjtu  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
155914a67055Ssfencevma  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
156014a67055Ssfencevma  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1561e4f69d78Ssfencevma
156208b0bc30Shappy-lx  // TODO: vector wakeup?
156308b0bc30Shappy-lx  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && !s3_frm_mabuf
156414a67055Ssfencevma
156563101478SHaojin Tang  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits)
1566e4f69d78Ssfencevma
1567cb9c18dcSWilliam Wang  // data from load queue refill
1568c7353d05SYanqin Li  val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3)
1569c7353d05SYanqin Li  val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData()
1570c7353d05SYanqin Li  val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List(
1571c7353d05SYanqin Li    "b000".U -> s3_merged_data_frm_mmio(63,  0),
1572c7353d05SYanqin Li    "b001".U -> s3_merged_data_frm_mmio(63,  8),
1573c7353d05SYanqin Li    "b010".U -> s3_merged_data_frm_mmio(63, 16),
1574c7353d05SYanqin Li    "b011".U -> s3_merged_data_frm_mmio(63, 24),
1575c7353d05SYanqin Li    "b100".U -> s3_merged_data_frm_mmio(63, 32),
1576c7353d05SYanqin Li    "b101".U -> s3_merged_data_frm_mmio(63, 40),
1577c7353d05SYanqin Li    "b110".U -> s3_merged_data_frm_mmio(63, 48),
1578c7353d05SYanqin Li    "b111".U -> s3_merged_data_frm_mmio(63, 56)
1579cb9c18dcSWilliam Wang  ))
1580c7353d05SYanqin Li  val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio)
1581cb9c18dcSWilliam Wang
1582bb76fc1bSYanqin Li  /* data from pipe, which forward from respectively
1583bb76fc1bSYanqin Li   *  dcache hit: [D channel, mshr, sbuffer, sq]
1584bb76fc1bSYanqin Li   *  nc_with_data: [sq]
1585bb76fc1bSYanqin Li   */
1586bb76fc1bSYanqin Li  // bug lyq: why not s3_fwd_frm_d_chan?
158708b0bc30Shappy-lx
1588bb76fc1bSYanqin Li  // it's ugly, but useful
1589bb76fc1bSYanqin Li  val s2_ld_data_frm_nc = Mux(s2_out.paddr(3), s2_out.data << 64, s2_out.data)
159014a67055Ssfencevma
1591bb76fc1bSYanqin Li  val s3_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle)
1592bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.respDcacheData       := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data)
1593bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.forward_D            := s2_fwd_frm_d_chan && !s2_nc_with_data
1594bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.forwardData_D        := s2_fwd_data_frm_d_chan
1595bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.forward_mshr         := s2_fwd_frm_mshr && !s2_nc_with_data
1596bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.forwardData_mshr     := s2_fwd_data_frm_mshr
1597bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid
1598bb76fc1bSYanqin Li
1599bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
1600bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.forwardData          := RegEnable(s2_fwd_data, s2_valid)
1601bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.uop                  := RegEnable(s2_out.uop, s2_valid)
1602bb76fc1bSYanqin Li  s3_ld_raw_data_frm_pipe.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
1603bb76fc1bSYanqin Li
1604bb76fc1bSYanqin Li  val s3_merged_data_frm_tlD   = RegEnable(s3_ld_raw_data_frm_pipe.mergeTLData(), s2_valid)
1605bb76fc1bSYanqin Li  val s3_merged_data_frm_pipe  = s3_ld_raw_data_frm_pipe.mergeLsqFwdData(s3_merged_data_frm_tlD)
160608b0bc30Shappy-lx
160708b0bc30Shappy-lx  // duplicate reg for ldout and vecldout
160808b0bc30Shappy-lx  private val LdDataDup = 3
160908b0bc30Shappy-lx  require(LdDataDup >= 2)
161008b0bc30Shappy-lx  // truncate forward data and cache data to XLEN width to writeback
161108b0bc30Shappy-lx  val s3_fwd_mask_clip = VecInit(List.fill(LdDataDup)(
161208b0bc30Shappy-lx    RegEnable(Mux(
161308b0bc30Shappy-lx      s2_out.paddr(3),
161408b0bc30Shappy-lx      (s2_fwd_mask.asUInt)(VLEN / 8 - 1, 8),
161508b0bc30Shappy-lx      (s2_fwd_mask.asUInt)(7, 0)
161608b0bc30Shappy-lx    ).asTypeOf(Vec(XLEN / 8, Bool())), s2_valid)
161708b0bc30Shappy-lx  ))
161808b0bc30Shappy-lx  val s3_fwd_data_clip = VecInit(List.fill(LdDataDup)(
161908b0bc30Shappy-lx    RegEnable(Mux(
162008b0bc30Shappy-lx      s2_out.paddr(3),
162108b0bc30Shappy-lx      (s2_fwd_data.asUInt)(VLEN - 1, 64),
162208b0bc30Shappy-lx      (s2_fwd_data.asUInt)(63, 0)
162308b0bc30Shappy-lx    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
162408b0bc30Shappy-lx  ))
162508b0bc30Shappy-lx  val s3_merged_data_frm_tld_clip = VecInit(List.fill(LdDataDup)(
162608b0bc30Shappy-lx    RegEnable(Mux(
162708b0bc30Shappy-lx      s2_out.paddr(3),
1628bb76fc1bSYanqin Li      s3_ld_raw_data_frm_pipe.mergeTLData()(VLEN - 1, 64),
1629bb76fc1bSYanqin Li      s3_ld_raw_data_frm_pipe.mergeTLData()(63, 0)
163008b0bc30Shappy-lx    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
163108b0bc30Shappy-lx  ))
1632bb76fc1bSYanqin Li  val s3_merged_data_frm_pipe_clip = VecInit((0 until LdDataDup).map(i => {
163308b0bc30Shappy-lx    VecInit((0 until XLEN / 8).map(j =>
163408b0bc30Shappy-lx      Mux(s3_fwd_mask_clip(i)(j), s3_fwd_data_clip(i)(j), s3_merged_data_frm_tld_clip(i)(j))
163508b0bc30Shappy-lx    )).asUInt
163608b0bc30Shappy-lx  }))
163708b0bc30Shappy-lx
1638bb76fc1bSYanqin Li  val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
163908b0bc30Shappy-lx    VecInit(Seq(
1640bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,    0),
1641bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,    8),
1642bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,   16),
1643bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,   24),
1644bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,   32),
1645bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,   40),
1646bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,   48),
1647bb76fc1bSYanqin Li      s3_merged_data_frm_pipe_clip(i)(63,   56),
164808b0bc30Shappy-lx    ))
164908b0bc30Shappy-lx  }))
1650bb76fc1bSYanqin Li  val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1651bb76fc1bSYanqin Li    Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i))
165208b0bc30Shappy-lx  }))
1653bb76fc1bSYanqin Li  val s3_ld_data_frm_pipe = newRdataHelper(s3_data_select, s3_picked_data_frm_pipe(0))
1654cb9c18dcSWilliam Wang
1655e4f69d78Ssfencevma  // FIXME: add 1 cycle delay ?
165663101478SHaojin Tang  // io.lsq.uncache.ready := !s3_valid
165723761fd6SHaoyuan Feng  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
165814a67055Ssfencevma  io.ldout.bits        := s3_ld_wb_meta
1659bb76fc1bSYanqin Li  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio)
1660bb76fc1bSYanqin Li
166108b0bc30Shappy-lx  io.ldout.valid       := (s3_mmio.valid ||
166208b0bc30Shappy-lx                          (s3_out.valid && !s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf))
1663102b377bSweiding liu  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1664bd3e32c1Ssinsanction  io.ldout.bits.isFromLoadUnit := true.B
1665e7ab4635SHuijin Li  io.ldout.bits.uop.fuType := Mux(
1666e7ab4635SHuijin Li                                  s3_valid && s3_isvec,
1667e7ab4635SHuijin Li                                  FuType.vldu.U,
1668e7ab4635SHuijin Li                                  FuType.ldu.U
1669e7ab4635SHuijin Li  )
1670c837faaaSWilliam Wang
167195767918Szhanglinjuan  // TODO: check this --hx
167295767918Szhanglinjuan  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
167395767918Szhanglinjuan  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1674bb76fc1bSYanqin Li  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio)
167563101478SHaojin Tang  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
167663101478SHaojin Tang  //                         s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
167795767918Szhanglinjuan
16783b1a683bSsfencevma  // s3 load fast replay
167926af847eSgood-circle  io.fast_rep_out.valid := s3_valid && s3_fast_rep
16803b1a683bSsfencevma  io.fast_rep_out.bits := s3_in
16813b1a683bSsfencevma  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1682c837faaaSWilliam Wang
168326af847eSgood-circle  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
168426af847eSgood-circle
168520a5248fSzhanglinjuan  // vector output
168655178b77Sweiding liu  io.vecldout.bits.alignedType := s3_vec_alignedType
168726af847eSgood-circle  // vec feedback
168826af847eSgood-circle  io.vecldout.bits.vecFeedback := vecFeedback
168920a5248fSzhanglinjuan  // TODO: VLSU, uncache data logic
1690bb76fc1bSYanqin Li  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1))
1691bb76fc1bSYanqin Li  io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_pipe, vecdata)
1692b7618691Sweiding liu  io.vecldout.bits.isvec := s3_vecout.isvec
169355178b77Sweiding liu  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1694b7618691Sweiding liu  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
169555178b77Sweiding liu  io.vecldout.bits.mask := s3_vecout.mask
1696b7618691Sweiding liu  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1697b7618691Sweiding liu  io.vecldout.bits.usSecondInv := s3_usSecondInv
1698b7618691Sweiding liu  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1699b7618691Sweiding liu  io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready
1700b7618691Sweiding liu  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1701506ca2a3SAnzooooo  io.vecldout.bits.trigger := s3_vecout.trigger
1702ebb914e7Sweiding liu  io.vecldout.bits.flushState := DontCare
1703102b377bSweiding liu  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1704db6cfb5aSHaoyuan Feng  io.vecldout.bits.vaddr := s3_in.fullva
170546e9ee74SHaoyuan Feng  io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt
1706a53daa0fSHaoyuan Feng  io.vecldout.bits.gpaddr := s3_in.gpaddr
1707ad415ae0SXiaokun-Pei  io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE
1708b7618691Sweiding liu  io.vecldout.bits.mmio := DontCare
170941c5202dSAnzooooo  io.vecldout.bits.vstart := s3_vecout.vstart
1710d0d2c22dSAnzooooo  io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask
1711780e55f4SYanqin Li  io.vecldout.bits.nc := DontCare
1712b7618691Sweiding liu
1713e7ab4635SHuijin Li  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec //||
171426af847eSgood-circle  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1715e7ab4635SHuijin Li  // Now vector instruction don't support mmio.
1716e7ab4635SHuijin Li    // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
171726af847eSgood-circle    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1718c837faaaSWilliam Wang
171941d8d239Shappy-lx  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf
172041d8d239Shappy-lx  io.misalign_ldout.bits      := io.lsq.ldin.bits
1721bb76fc1bSYanqin Li  io.misalign_ldout.bits.data := Mux(s3_in.is128bit, s3_merged_data_frm_pipe, s3_picked_data_frm_pipe(2))
172241d8d239Shappy-lx
1723a19ae480SWilliam Wang  // fast load to load forward
1724cd2ff98bShappy-lx  if (EnableLoadToLoadForward) {
1725bb76fc1bSYanqin Li    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_rep_info.need_rep
1726bb76fc1bSYanqin Li    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0))
1727cd2ff98bShappy-lx    io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error
1728cd2ff98bShappy-lx                                 s3_ldld_rep_inst ||
1729cd2ff98bShappy-lx                                 s3_rep_frm_fetch
1730cd2ff98bShappy-lx  } else {
1731cd2ff98bShappy-lx    io.l2l_fwd_out.valid := false.B
1732cd2ff98bShappy-lx    io.l2l_fwd_out.data := DontCare
1733cd2ff98bShappy-lx    io.l2l_fwd_out.dly_ld_err := DontCare
1734cd2ff98bShappy-lx  }
1735a19ae480SWilliam Wang
17364d931b73SYanqin Li  // s1
17374d931b73SYanqin Li  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
17384d931b73SYanqin Li  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
17394d931b73SYanqin Li  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
17404d931b73SYanqin Li  // s2
17414d931b73SYanqin Li  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
17424d931b73SYanqin Li  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
17434d931b73SYanqin Li  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
17444d931b73SYanqin Li  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
17454d931b73SYanqin Li  // s3
17464d931b73SYanqin Li  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
17474d931b73SYanqin Li  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
17484d931b73SYanqin Li  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
17494d931b73SYanqin Li  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
17504d931b73SYanqin Li  io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay
17514d931b73SYanqin Li  io.debug_ls.replayCause := s3_rep_info.cause
17524d931b73SYanqin Li  io.debug_ls.replayCnt := 1.U
17538744445eSMaxpicca-Li
175414a67055Ssfencevma  // Topdown
175514a67055Ssfencevma  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
175614a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
175714a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
175814a67055Ssfencevma  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
175914a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
176014a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
17610d32f713Shappy-lx  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
17620d32f713Shappy-lx  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
176314a67055Ssfencevma
176414a67055Ssfencevma  // perf cnt
17651b027d07Ssfencevma  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
17661b027d07Ssfencevma  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1767b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1768b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1769cd2ff98bShappy-lx  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1770b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1771b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1772cd2ff98bShappy-lx  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
17731b027d07Ssfencevma  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1774b2d6d8e7Sgood-circle  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
177514a67055Ssfencevma  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
177614a67055Ssfencevma  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1777149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1778149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1779149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1780149a2326Sweiding liu  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1781149a2326Sweiding liu  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1782149a2326Sweiding liu  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
17831b027d07Ssfencevma  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
17841b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1785753d2ed8SYanqin Li  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
17861b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
17871b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
178814a67055Ssfencevma
17891b027d07Ssfencevma  XSPerfAccumulate("s1_in_valid",                  s1_valid)
17901b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire",                   s1_fire)
17911b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
17921b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
17931b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
179414a67055Ssfencevma  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1795cd2ff98bShappy-lx  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
179614a67055Ssfencevma
17971b027d07Ssfencevma  XSPerfAccumulate("s2_in_valid",                  s2_valid)
17981b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire",                   s2_fire)
17991b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1800e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1801e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1802257f9711Shappy-lx  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
18031b027d07Ssfencevma  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1804e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1805e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1806e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
180714a67055Ssfencevma  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
18081b027d07Ssfencevma  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
180920e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1810e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1811e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
181220e09ab1Shappy-lx  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1813a11e9ab9Shappy-lx  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1814a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1815a11e9ab9Shappy-lx  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
181614a67055Ssfencevma
181714a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
181814a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
181914a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
182014a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
182114a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
182214a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
182314a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
182414a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1825d2b20d1aSTang Haojin
1826c7353d05SYanqin Li  XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data)
1827c7353d05SYanqin Li  XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _))
1828c7353d05SYanqin Li  XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst)
1829c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke)
1830c7353d05SYanqin Li  XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack)
1831c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack)
1832c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd))
1833c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail))
1834c7353d05SYanqin Li  XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail)
1835c7353d05SYanqin Li
18368744445eSMaxpicca-Li  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1837b52348aeSWilliam Wang  // hardware performance counter
1838cd365d4cSrvcoresjw  val perfEvents = Seq(
183914a67055Ssfencevma    ("load_s0_in_fire         ", s0_fire                                                        ),
184014a67055Ssfencevma    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
184114a67055Ssfencevma    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
184214a67055Ssfencevma    ("load_s1_in_fire         ", s0_fire                                                        ),
184314a67055Ssfencevma    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
184414a67055Ssfencevma    ("load_s2_in_fire         ", s1_fire                                                        ),
184514a67055Ssfencevma    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1846cd365d4cSrvcoresjw  )
18471ca0e4f3SYinan Xu  generatePerfEvent()
1848cd365d4cSrvcoresjw
184914a67055Ssfencevma  when(io.ldout.fire){
1850870f462dSXuan Hu    XSDebug("ldout %x\n", io.ldout.bits.uop.pc)
1851c5c06e78SWilliam Wang  }
185214a67055Ssfencevma  // end
1853024ee227SWilliam Wang}
1854