xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision e50f31458a5b9cce916a8939b150ff9f2a78885f)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
233c02ee8fSwakafaimport utility._
246ab6918fSYinan Xuimport xiangshan.ExceptionNO._
25024ee227SWilliam Wangimport xiangshan._
26b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle
27d2b20d1aSTang Haojinimport xiangshan.backend.rob.{DebugLsInfoBundle, LsTopdownInfo, RobPtr}
281279060fSWilliam Wangimport xiangshan.cache._
2904665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry
306ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
31e4f69d78Ssfencevmaimport xiangshan.mem.mdp._
32024ee227SWilliam Wang
33e4f69d78Ssfencevmaclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
34e4f69d78Ssfencevma  // mshr refill index
3514a67055Ssfencevma  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
36e4f69d78Ssfencevma  // get full data from store queue and sbuffer
3714a67055Ssfencevma  val full_fwd        = Bool()
38e4f69d78Ssfencevma  // wait for data from store inst's store queue index
3914a67055Ssfencevma  val data_inv_sq_idx = new SqPtr
40e4f69d78Ssfencevma  // wait for address from store queue index
4114a67055Ssfencevma  val addr_inv_sq_idx = new SqPtr
42e4f69d78Ssfencevma  // replay carry
4304665835SMaxpicca-Li  val rep_carry       = new ReplayCarry(nWays)
44e4f69d78Ssfencevma  // data in last beat
4514a67055Ssfencevma  val last_beat       = Bool()
46e4f69d78Ssfencevma  // replay cause
47e4f69d78Ssfencevma  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
48e4f69d78Ssfencevma  // performance debug information
49e4f69d78Ssfencevma  val debug           = new PerfDebugInfo
508744445eSMaxpicca-Li
5114a67055Ssfencevma  // alias
5214a67055Ssfencevma  def mem_amb       = cause(LoadReplayCauses.C_MA)
53*e50f3145Ssfencevma  def tlb_miss      = cause(LoadReplayCauses.C_TM)
5414a67055Ssfencevma  def fwd_fail      = cause(LoadReplayCauses.C_FF)
5514a67055Ssfencevma  def dcache_rep    = cause(LoadReplayCauses.C_DR)
56*e50f3145Ssfencevma  def dcache_miss   = cause(LoadReplayCauses.C_DM)
57*e50f3145Ssfencevma  def wpu_fail      = cause(LoadReplayCauses.C_WF)
58*e50f3145Ssfencevma  def bank_conflict = cause(LoadReplayCauses.C_BC)
5914a67055Ssfencevma  def rar_nack      = cause(LoadReplayCauses.C_RAR)
6014a67055Ssfencevma  def raw_nack      = cause(LoadReplayCauses.C_RAW)
61*e50f3145Ssfencevma  def nuke          = cause(LoadReplayCauses.C_NK)
6214a67055Ssfencevma  def need_rep      = cause.asUInt.orR
63a760aeb0Shappy-lx}
64a760aeb0Shappy-lx
65a760aeb0Shappy-lx
662225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle {
6714a67055Ssfencevma  val ldin            = DecoupledIO(new LqWriteBundle)
6814a67055Ssfencevma  val uncache         = Flipped(DecoupledIO(new ExuOutput))
6914a67055Ssfencevma  val ld_raw_data     = Input(new LoadDataFromLQBundle)
701b7adedcSWilliam Wang  val forward         = new PipeLoadForwardQueryIO
7114a67055Ssfencevma  val stld_nuke_query = new LoadNukeQueryIO
7214a67055Ssfencevma  val ldld_nuke_query = new LoadNukeQueryIO
73b978565cSWilliam Wang  val trigger         = Flipped(new LqTriggerIO)
74024ee227SWilliam Wang}
75024ee227SWilliam Wang
76e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle {
77e3f759aeSWilliam Wang  val valid      = Bool()
7814a67055Ssfencevma  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
7914a67055Ssfencevma  val dly_ld_err = Bool()
80e3f759aeSWilliam Wang}
81e3f759aeSWilliam Wang
82b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
83b978565cSWilliam Wang  val tdata2      = Input(UInt(64.W))
84b978565cSWilliam Wang  val matchType   = Input(UInt(2.W))
8584e47f35SLi Qianruo  val tEnable     = Input(Bool()) // timing is calculated before this
86b978565cSWilliam Wang  val addrHit     = Output(Bool())
87b978565cSWilliam Wang  val lastDataHit = Output(Bool())
88b978565cSWilliam Wang}
89b978565cSWilliam Wang
9009203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule
9109203307SWilliam Wang  with HasLoadHelper
9209203307SWilliam Wang  with HasPerfEvents
9309203307SWilliam Wang  with HasDCacheParameters
94e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
9509203307SWilliam Wang{
96024ee227SWilliam Wang  val io = IO(new Bundle() {
9714a67055Ssfencevma    // control
98024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
9914a67055Ssfencevma    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
10014a67055Ssfencevma
10114a67055Ssfencevma    // int issue path
10214a67055Ssfencevma    val ldin          = Flipped(Decoupled(new ExuInput))
10314a67055Ssfencevma    val ldout         = Decoupled(new ExuOutput)
10414a67055Ssfencevma    val rsIdx         = Input(UInt())
105ee46cd6eSLemover    val isFirstIssue  = Input(Bool())
10614a67055Ssfencevma
10714a67055Ssfencevma    // data path
10814a67055Ssfencevma    val tlb           = new TlbRequestIO(2)
10914a67055Ssfencevma    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
1101279060fSWilliam Wang    val dcache        = new DCacheLoadIO
111024ee227SWilliam Wang    val sbuffer       = new LoadForwardQueryIO
1120bd67ba5SYinan Xu    val lsq           = new LoadToLsqIO
11314a67055Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
114683c1411Shappy-lx    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
11509203307SWilliam Wang    val refill        = Flipped(ValidIO(new Refill))
11614a67055Ssfencevma    val l2_hint       = Input(Valid(new L2ToL1Hint))
11714a67055Ssfencevma
11814a67055Ssfencevma    // fast wakeup
11914a67055Ssfencevma    val fast_uop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2
12014a67055Ssfencevma
12114a67055Ssfencevma    // trigger
122b978565cSWilliam Wang    val trigger = Vec(3, new LoadUnitTriggerIO)
123a0301c0dSLemover
12414a67055Ssfencevma    // prefetch
12514a67055Ssfencevma    val prefetch_train = ValidIO(new LdPrefetchTrainBundle())  // provide prefetch info
12614a67055Ssfencevma    val prefetch_req   = Flipped(ValidIO(new L1PrefetchReq))  // hardware prefetch to l1 cache req
127b52348aeSWilliam Wang
128b52348aeSWilliam Wang    // load to load fast path
12914a67055Ssfencevma    val l2l_fwd_in    = Input(new LoadToLoadIO)
13014a67055Ssfencevma    val l2l_fwd_out   = Output(new LoadToLoadIO)
13114a67055Ssfencevma    val ld_fast_match = Input(Bool())
13214a67055Ssfencevma    val ld_fast_imm   = Input(UInt(12.W))
13367682d05SWilliam Wang
134e4f69d78Ssfencevma    // rs feedback
13514a67055Ssfencevma    val feedback_fast = ValidIO(new RSFeedback) // stage 2
13614a67055Ssfencevma    val feedback_slow = ValidIO(new RSFeedback) // stage 3
137e4f69d78Ssfencevma
13814a67055Ssfencevma    // load ecc error
13914a67055Ssfencevma    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
1406786cfb7SWilliam Wang
14114a67055Ssfencevma    // schedule error query
14214a67055Ssfencevma    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
1430ce3de17SYinan Xu
14414a67055Ssfencevma    // queue-based replay
145e4f69d78Ssfencevma    val replay       = Flipped(Decoupled(new LsPipelineBundle))
14614a67055Ssfencevma    val lq_rep_full  = Input(Bool())
14714a67055Ssfencevma
14814a67055Ssfencevma    // misc
14914a67055Ssfencevma    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
150594c5198Ssfencevma
151594c5198Ssfencevma    // Load fast replay path
15214a67055Ssfencevma    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
15314a67055Ssfencevma    val fast_rep_out = Decoupled(new LqWriteBundle)
154b9e121dfShappy-lx
15514a67055Ssfencevma    // perf
15614a67055Ssfencevma    val debug_ls      = Output(new DebugLsInfoBundle)
15714a67055Ssfencevma    val lsTopdownInfo = Output(new LsTopdownInfo)
158024ee227SWilliam Wang  })
159024ee227SWilliam Wang
16014a67055Ssfencevma  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
161024ee227SWilliam Wang
16214a67055Ssfencevma  // Pipeline
16314a67055Ssfencevma  // --------------------------------------------------------------------------------
16414a67055Ssfencevma  // stage 0
16514a67055Ssfencevma  // --------------------------------------------------------------------------------
16614a67055Ssfencevma  // generate addr, use addr to query DCache and DTLB
16714a67055Ssfencevma  val s0_valid         = Wire(Bool())
16814a67055Ssfencevma  val s0_kill          = Wire(Bool())
16914a67055Ssfencevma  val s0_vaddr         = Wire(UInt(VAddrBits.W))
170cdbff57cSHaoyuan Feng  val s0_mask          = Wire(UInt((VLEN/8).W))
17114a67055Ssfencevma  val s0_uop           = Wire(new MicroOp)
17214a67055Ssfencevma  val s0_has_rob_entry = Wire(Bool())
17314a67055Ssfencevma  val s0_rsIdx         = Wire(UInt(log2Up(IssQueSize).W))
17414a67055Ssfencevma  val s0_mshrid        = Wire(UInt())
17514a67055Ssfencevma  val s0_try_l2l       = Wire(Bool())
17604665835SMaxpicca-Li  val s0_rep_carry     = Wire(new ReplayCarry(nWays))
17714a67055Ssfencevma  val s0_isFirstIssue  = Wire(Bool())
17814a67055Ssfencevma  val s0_fast_rep      = Wire(Bool())
17914a67055Ssfencevma  val s0_ld_rep        = Wire(Bool())
18014a67055Ssfencevma  val s0_l2l_fwd       = Wire(Bool())
18114a67055Ssfencevma  val s0_sched_idx     = Wire(UInt())
18214a67055Ssfencevma  val s0_can_go        = s1_ready
18314a67055Ssfencevma  val s0_fire          = s0_valid && s0_can_go
18414a67055Ssfencevma  val s0_out           = Wire(new LqWriteBundle)
185dcd58560SWilliam Wang
18614a67055Ssfencevma  // load flow select/gen
18776e71c02Shappy-lx  // src0: super load replayed by LSQ (cache miss replay) (io.replay)
18876e71c02Shappy-lx  // src1: fast load replay (io.fast_rep_in)
18976e71c02Shappy-lx  // src2: load replayed by LSQ (io.replay)
19076e71c02Shappy-lx  // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch)
19176e71c02Shappy-lx  // src4: int read / software prefetch first issue from RS (io.in)
19276e71c02Shappy-lx  // src5: vec read first issue from RS (TODO)
19376e71c02Shappy-lx  // src6: load try pointchaising when no issued or replayed load (io.fastpath)
19476e71c02Shappy-lx  // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch)
19514a67055Ssfencevma  // priority: high to low
19614a67055Ssfencevma  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
19776e71c02Shappy-lx  val s0_super_ld_rep_valid  = io.replay.valid && io.replay.bits.forward_tlDchannel
19814a67055Ssfencevma  val s0_ld_fast_rep_valid   = io.fast_rep_in.valid
19976e71c02Shappy-lx  val s0_ld_rep_valid        = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall
20014a67055Ssfencevma  val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U
20114a67055Ssfencevma  val s0_int_iss_valid       = io.ldin.valid // int flow first issue or software prefetch
20214a67055Ssfencevma  val s0_vec_iss_valid       = WireInit(false.B) // TODO
20314a67055Ssfencevma  val s0_l2l_fwd_valid       = io.l2l_fwd_in.valid
20414a67055Ssfencevma  val s0_low_conf_prf_valid  = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U
20576e71c02Shappy-lx  dontTouch(s0_super_ld_rep_valid)
20614a67055Ssfencevma  dontTouch(s0_ld_fast_rep_valid)
20714a67055Ssfencevma  dontTouch(s0_ld_rep_valid)
20814a67055Ssfencevma  dontTouch(s0_high_conf_prf_valid)
20914a67055Ssfencevma  dontTouch(s0_int_iss_valid)
21014a67055Ssfencevma  dontTouch(s0_vec_iss_valid)
21114a67055Ssfencevma  dontTouch(s0_l2l_fwd_valid)
21214a67055Ssfencevma  dontTouch(s0_low_conf_prf_valid)
213024ee227SWilliam Wang
21414a67055Ssfencevma  // load flow source ready
21576e71c02Shappy-lx  val s0_super_ld_rep_ready  = WireInit(true.B)
21676e71c02Shappy-lx  val s0_ld_fast_rep_ready   = !s0_super_ld_rep_valid
21776e71c02Shappy-lx  val s0_ld_rep_ready        = !s0_super_ld_rep_valid &&
21876e71c02Shappy-lx                               !s0_ld_fast_rep_valid
21976e71c02Shappy-lx  val s0_high_conf_prf_ready = !s0_super_ld_rep_valid &&
22076e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
22114a67055Ssfencevma                               !s0_ld_rep_valid
222024ee227SWilliam Wang
22376e71c02Shappy-lx  val s0_int_iss_ready       = !s0_super_ld_rep_valid &&
22476e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
22514a67055Ssfencevma                               !s0_ld_rep_valid &&
22614a67055Ssfencevma                               !s0_high_conf_prf_valid
227a760aeb0Shappy-lx
22876e71c02Shappy-lx  val s0_vec_iss_ready       = !s0_super_ld_rep_valid &&
22976e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
23014a67055Ssfencevma                               !s0_ld_rep_valid &&
23114a67055Ssfencevma                               !s0_high_conf_prf_valid &&
23214a67055Ssfencevma                               !s0_int_iss_valid
23314a67055Ssfencevma
23476e71c02Shappy-lx  val s0_l2l_fwd_ready       = !s0_super_ld_rep_valid &&
23576e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
23614a67055Ssfencevma                               !s0_ld_rep_valid &&
23714a67055Ssfencevma                               !s0_high_conf_prf_valid &&
23814a67055Ssfencevma                               !s0_int_iss_valid &&
23914a67055Ssfencevma                               !s0_vec_iss_valid
24014a67055Ssfencevma
24176e71c02Shappy-lx  val s0_low_conf_prf_ready  = !s0_super_ld_rep_valid &&
24276e71c02Shappy-lx                               !s0_ld_fast_rep_valid &&
24314a67055Ssfencevma                               !s0_ld_rep_valid &&
24414a67055Ssfencevma                               !s0_high_conf_prf_valid &&
24514a67055Ssfencevma                               !s0_int_iss_valid &&
24614a67055Ssfencevma                               !s0_vec_iss_valid &&
24714a67055Ssfencevma                               !s0_l2l_fwd_valid
24876e71c02Shappy-lx  dontTouch(s0_super_ld_rep_ready)
24914a67055Ssfencevma  dontTouch(s0_ld_fast_rep_ready)
25014a67055Ssfencevma  dontTouch(s0_ld_rep_ready)
25114a67055Ssfencevma  dontTouch(s0_high_conf_prf_ready)
25214a67055Ssfencevma  dontTouch(s0_int_iss_ready)
25314a67055Ssfencevma  dontTouch(s0_vec_iss_ready)
25414a67055Ssfencevma  dontTouch(s0_l2l_fwd_ready)
25514a67055Ssfencevma  dontTouch(s0_low_conf_prf_ready)
25614a67055Ssfencevma
25714a67055Ssfencevma  // load flow source select (OH)
25876e71c02Shappy-lx  val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready
25914a67055Ssfencevma  val s0_ld_fast_rep_select  = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready
26014a67055Ssfencevma  val s0_ld_rep_select       = s0_ld_rep_valid && s0_ld_rep_ready
26114a67055Ssfencevma  val s0_hw_prf_select       = s0_high_conf_prf_ready && s0_high_conf_prf_valid ||
26214a67055Ssfencevma                               s0_low_conf_prf_ready && s0_low_conf_prf_valid
26314a67055Ssfencevma  val s0_int_iss_select      = s0_int_iss_ready && s0_int_iss_valid
26414a67055Ssfencevma  val s0_vec_iss_select      = s0_vec_iss_ready && s0_vec_iss_valid
26514a67055Ssfencevma  val s0_l2l_fwd_select      = s0_l2l_fwd_ready && s0_l2l_fwd_valid
26614a67055Ssfencevma  assert(!s0_vec_iss_select) // to be added
26776e71c02Shappy-lx  dontTouch(s0_super_ld_rep_select)
26814a67055Ssfencevma  dontTouch(s0_ld_fast_rep_select)
26914a67055Ssfencevma  dontTouch(s0_ld_rep_select)
27014a67055Ssfencevma  dontTouch(s0_hw_prf_select)
27114a67055Ssfencevma  dontTouch(s0_int_iss_select)
27214a67055Ssfencevma  dontTouch(s0_vec_iss_select)
27314a67055Ssfencevma  dontTouch(s0_l2l_fwd_select)
27414a67055Ssfencevma
27576e71c02Shappy-lx  s0_valid := (s0_super_ld_rep_valid ||
27676e71c02Shappy-lx               s0_ld_fast_rep_valid ||
27714a67055Ssfencevma               s0_ld_rep_valid ||
27814a67055Ssfencevma               s0_high_conf_prf_valid ||
27914a67055Ssfencevma               s0_int_iss_valid ||
28014a67055Ssfencevma               s0_vec_iss_valid ||
28114a67055Ssfencevma               s0_l2l_fwd_valid ||
28214a67055Ssfencevma               s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill
28314a67055Ssfencevma
284a760aeb0Shappy-lx  // which is S0's out is ready and dcache is ready
28514a67055Ssfencevma  val s0_try_ptr_chasing      = s0_l2l_fwd_select
28614a67055Ssfencevma  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
28714a67055Ssfencevma  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
28814a67055Ssfencevma  val s0_ptr_chasing_canceled = WireInit(false.B)
28914a67055Ssfencevma  s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing)
29014a67055Ssfencevma
29114a67055Ssfencevma  // prefetch related ctrl signal
29214a67055Ssfencevma  val s0_prf    = Wire(Bool())
29314a67055Ssfencevma  val s0_prf_rd = Wire(Bool())
29414a67055Ssfencevma  val s0_prf_wr = Wire(Bool())
29514a67055Ssfencevma  val s0_hw_prf = s0_hw_prf_select
29614a67055Ssfencevma
29714a67055Ssfencevma  // query DTLB
29814a67055Ssfencevma  io.tlb.req.valid                   := s0_valid
29914a67055Ssfencevma  io.tlb.req.bits.cmd                := Mux(s0_prf,
30014a67055Ssfencevma                                         Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read),
30114a67055Ssfencevma                                         TlbCmd.read
30214a67055Ssfencevma                                       )
30314a67055Ssfencevma  io.tlb.req.bits.vaddr              := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_vaddr)
30414a67055Ssfencevma  io.tlb.req.bits.size               := LSUOpType.size(s0_uop.ctrl.fuOpType)
30514a67055Ssfencevma  io.tlb.req.bits.kill               := s0_kill
30614a67055Ssfencevma  io.tlb.req.bits.memidx.is_ld       := true.B
30714a67055Ssfencevma  io.tlb.req.bits.memidx.is_st       := false.B
30814a67055Ssfencevma  io.tlb.req.bits.memidx.idx         := s0_uop.lqIdx.value
30914a67055Ssfencevma  io.tlb.req.bits.debug.robIdx       := s0_uop.robIdx
31014a67055Ssfencevma  io.tlb.req.bits.no_translate       := s0_hw_prf_select  // hw b.reqetch addr does not need to be translated
31114a67055Ssfencevma  io.tlb.req.bits.debug.pc           := s0_uop.cf.pc
31214a67055Ssfencevma  io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue
31314a67055Ssfencevma
31414a67055Ssfencevma  // query DCache
31514a67055Ssfencevma  io.dcache.req.valid             := s0_valid
31614a67055Ssfencevma  io.dcache.req.bits.cmd          := Mux(s0_prf_rd,
31714a67055Ssfencevma                                      MemoryOpConstants.M_PFR,
31814a67055Ssfencevma                                      Mux(s0_prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
31914a67055Ssfencevma                                    )
32014a67055Ssfencevma  io.dcache.req.bits.vaddr        := s0_vaddr
32114a67055Ssfencevma  io.dcache.req.bits.mask         := s0_mask
32214a67055Ssfencevma  io.dcache.req.bits.data         := DontCare
32314a67055Ssfencevma  io.dcache.req.bits.isFirstIssue := s0_isFirstIssue
32414a67055Ssfencevma  io.dcache.req.bits.instrtype    := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
32514a67055Ssfencevma  io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value
32614a67055Ssfencevma  io.dcache.req.bits.replayCarry  := s0_rep_carry
32714a67055Ssfencevma  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
32814a67055Ssfencevma
32914a67055Ssfencevma  // load flow priority mux
33014a67055Ssfencevma  def fromNullSource() = {
33114a67055Ssfencevma    s0_vaddr         := 0.U
33214a67055Ssfencevma    s0_mask          := 0.U
33314a67055Ssfencevma    s0_uop           := 0.U.asTypeOf(new MicroOp)
33414a67055Ssfencevma    s0_try_l2l       := false.B
33514a67055Ssfencevma    s0_has_rob_entry := false.B
33614a67055Ssfencevma    s0_rsIdx         := 0.U
33714a67055Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
33814a67055Ssfencevma    s0_mshrid        := 0.U
33914a67055Ssfencevma    s0_isFirstIssue  := false.B
34014a67055Ssfencevma    s0_fast_rep      := false.B
34114a67055Ssfencevma    s0_ld_rep        := false.B
34214a67055Ssfencevma    s0_l2l_fwd       := false.B
34314a67055Ssfencevma    s0_prf           := false.B
34414a67055Ssfencevma    s0_prf_rd        := false.B
34514a67055Ssfencevma    s0_prf_wr        := false.B
34614a67055Ssfencevma    s0_sched_idx     := 0.U
34714a67055Ssfencevma  }
34814a67055Ssfencevma
34914a67055Ssfencevma  def fromFastReplaySource(src: LqWriteBundle) = {
35014a67055Ssfencevma    s0_vaddr         := src.vaddr
35114a67055Ssfencevma    s0_mask          := src.mask
35214a67055Ssfencevma    s0_uop           := src.uop
35314a67055Ssfencevma    s0_try_l2l       := false.B
35414a67055Ssfencevma    s0_has_rob_entry := src.hasROBEntry
35514a67055Ssfencevma    s0_rep_carry     := src.rep_info.rep_carry
35614a67055Ssfencevma    s0_mshrid        := src.rep_info.mshr_id
35714a67055Ssfencevma    s0_rsIdx         := src.rsIdx
35814a67055Ssfencevma    s0_isFirstIssue  := false.B
35914a67055Ssfencevma    s0_fast_rep      := true.B
36014a67055Ssfencevma    s0_ld_rep        := src.isLoadReplay
36114a67055Ssfencevma    s0_l2l_fwd       := false.B
36214a67055Ssfencevma    s0_prf           := LSUOpType.isPrefetch(src.uop.ctrl.fuOpType)
36314a67055Ssfencevma    s0_prf_rd        := src.uop.ctrl.fuOpType === LSUOpType.prefetch_r
36414a67055Ssfencevma    s0_prf_wr        := src.uop.ctrl.fuOpType === LSUOpType.prefetch_w
36514a67055Ssfencevma    s0_sched_idx     := src.schedIndex
36614a67055Ssfencevma  }
36714a67055Ssfencevma
36814a67055Ssfencevma  def fromNormalReplaySource(src: LsPipelineBundle) = {
36914a67055Ssfencevma    s0_vaddr         := src.vaddr
370cdbff57cSHaoyuan Feng    s0_mask          := genVWmask(src.vaddr, src.uop.ctrl.fuOpType(1, 0))
37114a67055Ssfencevma    s0_uop           := src.uop
37214a67055Ssfencevma    s0_try_l2l       := false.B
37314a67055Ssfencevma    s0_has_rob_entry := true.B
37414a67055Ssfencevma    s0_rsIdx         := src.rsIdx
37514a67055Ssfencevma    s0_rep_carry     := src.replayCarry
37614a67055Ssfencevma    s0_mshrid        := src.mshrid
377*e50f3145Ssfencevma    s0_isFirstIssue  := false.B
37814a67055Ssfencevma    s0_fast_rep      := false.B
37914a67055Ssfencevma    s0_ld_rep        := true.B
38014a67055Ssfencevma    s0_l2l_fwd       := false.B
38114a67055Ssfencevma    s0_prf           := LSUOpType.isPrefetch(src.uop.ctrl.fuOpType)
38214a67055Ssfencevma    s0_prf_rd        := src.uop.ctrl.fuOpType === LSUOpType.prefetch_r
38314a67055Ssfencevma    s0_prf_wr        := src.uop.ctrl.fuOpType === LSUOpType.prefetch_w
38414a67055Ssfencevma    s0_sched_idx     := src.schedIndex
38514a67055Ssfencevma  }
38614a67055Ssfencevma
38714a67055Ssfencevma  def fromPrefetchSource(src: L1PrefetchReq) = {
38814a67055Ssfencevma    s0_vaddr         := src.getVaddr()
38914a67055Ssfencevma    s0_mask          := 0.U
39014a67055Ssfencevma    s0_uop           := DontCare
39114a67055Ssfencevma    s0_try_l2l       := false.B
39214a67055Ssfencevma    s0_has_rob_entry := false.B
393*e50f3145Ssfencevma    s0_rsIdx         := 0.U
394*e50f3145Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
395*e50f3145Ssfencevma    s0_mshrid        := 0.U
39614a67055Ssfencevma    s0_isFirstIssue  := false.B
39714a67055Ssfencevma    s0_fast_rep      := false.B
39814a67055Ssfencevma    s0_ld_rep        := false.B
39914a67055Ssfencevma    s0_l2l_fwd       := false.B
40014a67055Ssfencevma    s0_prf           := true.B
40114a67055Ssfencevma    s0_prf_rd        := !src.is_store
40214a67055Ssfencevma    s0_prf_wr        := src.is_store
40314a67055Ssfencevma    s0_sched_idx     := 0.U
40414a67055Ssfencevma  }
40514a67055Ssfencevma
40614a67055Ssfencevma  def fromIntIssueSource(src: ExuInput) = {
40714a67055Ssfencevma    s0_vaddr         := src.src(0) + SignExt(src.uop.ctrl.imm(11, 0), VAddrBits)
408cdbff57cSHaoyuan Feng    s0_mask          := genVWmask(s0_vaddr, src.uop.ctrl.fuOpType(1,0))
40914a67055Ssfencevma    s0_uop           := src.uop
41014a67055Ssfencevma    s0_try_l2l       := false.B
41114a67055Ssfencevma    s0_has_rob_entry := true.B
41214a67055Ssfencevma    s0_rsIdx         := io.rsIdx
413*e50f3145Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
414*e50f3145Ssfencevma    s0_mshrid        := 0.U
41514a67055Ssfencevma    s0_isFirstIssue  := true.B
41614a67055Ssfencevma    s0_fast_rep      := false.B
41714a67055Ssfencevma    s0_ld_rep        := false.B
41814a67055Ssfencevma    s0_l2l_fwd       := false.B
41914a67055Ssfencevma    s0_prf           := LSUOpType.isPrefetch(src.uop.ctrl.fuOpType)
42014a67055Ssfencevma    s0_prf_rd        := src.uop.ctrl.fuOpType === LSUOpType.prefetch_r
42114a67055Ssfencevma    s0_prf_wr        := src.uop.ctrl.fuOpType === LSUOpType.prefetch_w
42214a67055Ssfencevma    s0_sched_idx     := 0.U
42314a67055Ssfencevma  }
42414a67055Ssfencevma
42514a67055Ssfencevma  def fromVecIssueSource() = {
42614a67055Ssfencevma    s0_vaddr         := 0.U
42714a67055Ssfencevma    s0_mask          := 0.U
42814a67055Ssfencevma    s0_uop           := 0.U.asTypeOf(new MicroOp)
42914a67055Ssfencevma    s0_try_l2l       := false.B
43014a67055Ssfencevma    s0_has_rob_entry := false.B
43114a67055Ssfencevma    s0_rsIdx         := 0.U
43214a67055Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
43314a67055Ssfencevma    s0_mshrid        := 0.U
43414a67055Ssfencevma    s0_isFirstIssue  := false.B
43514a67055Ssfencevma    s0_fast_rep      := false.B
43614a67055Ssfencevma    s0_ld_rep        := false.B
43714a67055Ssfencevma    s0_l2l_fwd       := false.B
43814a67055Ssfencevma    s0_prf           := false.B
43914a67055Ssfencevma    s0_prf_rd        := false.B
44014a67055Ssfencevma    s0_prf_wr        := false.B
44114a67055Ssfencevma    s0_sched_idx     := 0.U
44214a67055Ssfencevma  }
44314a67055Ssfencevma
44414a67055Ssfencevma  def fromLoadToLoadSource(src: LoadToLoadIO) = {
445*e50f3145Ssfencevma    s0_vaddr              := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0))
446cdbff57cSHaoyuan Feng    s0_mask               := genVWmask(Cat(s0_ptr_chasing_vaddr(3), 0.U(3.W)), LSUOpType.ld)
44714a67055Ssfencevma    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
44814a67055Ssfencevma    // Assume the pointer chasing is always ld.
44914a67055Ssfencevma    s0_uop.ctrl.fuOpType  := LSUOpType.ld
450*e50f3145Ssfencevma    s0_try_l2l            := true.B
45114a67055Ssfencevma    // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing
45214a67055Ssfencevma    // because these signals will be updated in S1
45314a67055Ssfencevma    s0_has_rob_entry      := false.B
454*e50f3145Ssfencevma    s0_rsIdx              := 0.U
455*e50f3145Ssfencevma    s0_mshrid             := 0.U
456*e50f3145Ssfencevma    s0_rep_carry          := 0.U.asTypeOf(s0_rep_carry.cloneType)
45714a67055Ssfencevma    s0_isFirstIssue       := true.B
45814a67055Ssfencevma    s0_fast_rep           := false.B
45914a67055Ssfencevma    s0_ld_rep             := false.B
46014a67055Ssfencevma    s0_l2l_fwd            := true.B
46114a67055Ssfencevma    s0_prf                := false.B
46214a67055Ssfencevma    s0_prf_rd             := false.B
46314a67055Ssfencevma    s0_prf_wr             := false.B
46414a67055Ssfencevma    s0_sched_idx          := 0.U
46514a67055Ssfencevma  }
46614a67055Ssfencevma
46714a67055Ssfencevma  // set default
46814a67055Ssfencevma  s0_uop := DontCare
46976e71c02Shappy-lx  when (s0_super_ld_rep_select)      { fromNormalReplaySource(io.replay.bits)     }
47076e71c02Shappy-lx  .elsewhen (s0_ld_fast_rep_select)  { fromFastReplaySource(io.fast_rep_in.bits)  }
47114a67055Ssfencevma  .elsewhen (s0_ld_rep_select)       { fromNormalReplaySource(io.replay.bits)     }
47214a67055Ssfencevma  .elsewhen (s0_hw_prf_select)       { fromPrefetchSource(io.prefetch_req.bits)   }
47314a67055Ssfencevma  .elsewhen (s0_int_iss_select)      { fromIntIssueSource(io.ldin.bits)           }
47414a67055Ssfencevma  .elsewhen (s0_vec_iss_select)      { fromVecIssueSource()                       }
47514a67055Ssfencevma  .otherwise {
47614a67055Ssfencevma    if (EnableLoadToLoadForward) {
47714a67055Ssfencevma      fromLoadToLoadSource(io.l2l_fwd_in)
47814a67055Ssfencevma    } else {
47914a67055Ssfencevma      fromNullSource()
48014a67055Ssfencevma    }
48114a67055Ssfencevma  }
48214a67055Ssfencevma
48314a67055Ssfencevma  // address align check
48414a67055Ssfencevma  val s0_addr_aligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List(
48514a67055Ssfencevma    "b00".U   -> true.B,                   //b
48614a67055Ssfencevma    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
48714a67055Ssfencevma    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
48814a67055Ssfencevma    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
48914a67055Ssfencevma  ))
49014a67055Ssfencevma
49114a67055Ssfencevma  // accept load flow if dcache ready (tlb is always ready)
49214a67055Ssfencevma  // TODO: prefetch need writeback to loadQueueFlag
49314a67055Ssfencevma  s0_out               := DontCare
49414a67055Ssfencevma  s0_out.rsIdx         := s0_rsIdx
49514a67055Ssfencevma  s0_out.vaddr         := s0_vaddr
49614a67055Ssfencevma  s0_out.mask          := s0_mask
49714a67055Ssfencevma  s0_out.uop           := s0_uop
49814a67055Ssfencevma  s0_out.isFirstIssue  := s0_isFirstIssue
49914a67055Ssfencevma  s0_out.hasROBEntry   := s0_has_rob_entry
50014a67055Ssfencevma  s0_out.isPrefetch    := s0_prf
50114a67055Ssfencevma  s0_out.isHWPrefetch  := s0_hw_prf
50214a67055Ssfencevma  s0_out.isFastReplay  := s0_fast_rep
50314a67055Ssfencevma  s0_out.isLoadReplay  := s0_ld_rep
50414a67055Ssfencevma  s0_out.isFastPath    := s0_l2l_fwd
50514a67055Ssfencevma  s0_out.mshrid        := s0_mshrid
50614a67055Ssfencevma  s0_out.uop.cf.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned
50776e71c02Shappy-lx  s0_out.forward_tlDchannel := s0_super_ld_rep_select
50814a67055Ssfencevma  when(io.tlb.req.valid && s0_isFirstIssue) {
50914a67055Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
51014a67055Ssfencevma  }.otherwise{
51114a67055Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime
51214a67055Ssfencevma  }
51314a67055Ssfencevma  s0_out.schedIndex     := s0_sched_idx
51414a67055Ssfencevma
51514a67055Ssfencevma  // load fast replay
51614a67055Ssfencevma  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready)
51714a67055Ssfencevma
51814a67055Ssfencevma  // load flow source ready
51976e71c02Shappy-lx  // cache missed load has highest priority
52076e71c02Shappy-lx  // always accept cache missed load flow from load replay queue
52176e71c02Shappy-lx  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select))
52214a67055Ssfencevma
52314a67055Ssfencevma  // accept load flow from rs when:
52414a67055Ssfencevma  // 1) there is no lsq-replayed load
52576e71c02Shappy-lx  // 2) there is no fast replayed load
52676e71c02Shappy-lx  // 3) there is no high confidence prefetch request
52714a67055Ssfencevma  io.ldin.ready := (s0_can_go && io.dcache.req.ready && s0_int_iss_ready)
52814a67055Ssfencevma
52914a67055Ssfencevma  // for hw prefetch load flow feedback, to be added later
53014a67055Ssfencevma  // io.prefetch_in.ready := s0_hw_prf_select
53114a67055Ssfencevma
53214a67055Ssfencevma  // dcache replacement extra info
53314a67055Ssfencevma  // TODO: should prefetch load update replacement?
534*e50f3145Ssfencevma  io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B)
53514a67055Ssfencevma
53614a67055Ssfencevma  XSDebug(io.dcache.req.fire,
53714a67055Ssfencevma    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
53814a67055Ssfencevma  )
53914a67055Ssfencevma  XSDebug(s0_valid,
54014a67055Ssfencevma    p"S0: pc ${Hexadecimal(s0_out.uop.cf.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
54114a67055Ssfencevma    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
54214a67055Ssfencevma
54314a67055Ssfencevma  // Pipeline
54414a67055Ssfencevma  // --------------------------------------------------------------------------------
54514a67055Ssfencevma  // stage 1
54614a67055Ssfencevma  // --------------------------------------------------------------------------------
54714a67055Ssfencevma  // TLB resp (send paddr to dcache)
54814a67055Ssfencevma  val s1_valid      = RegInit(false.B)
54914a67055Ssfencevma  val s1_in         = Wire(new LqWriteBundle)
55014a67055Ssfencevma  val s1_out        = Wire(new LqWriteBundle)
55114a67055Ssfencevma  val s1_kill       = Wire(Bool())
55214a67055Ssfencevma  val s1_can_go     = s2_ready
55314a67055Ssfencevma  val s1_fire       = s1_valid && !s1_kill && s1_can_go
55414a67055Ssfencevma
55514a67055Ssfencevma  s1_ready := !s1_valid || s1_kill || s2_ready
55614a67055Ssfencevma  when (s0_fire) { s1_valid := true.B }
55714a67055Ssfencevma  .elsewhen (s1_fire) { s1_valid := false.B }
55814a67055Ssfencevma  .elsewhen (s1_kill) { s1_valid := false.B }
55914a67055Ssfencevma  s1_in   := RegEnable(s0_out, s0_fire)
56014a67055Ssfencevma
561*e50f3145Ssfencevma  val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError)
562*e50f3145Ssfencevma  val s1_fast_rep_kill    = s1_fast_rep_dly_err && s1_in.isFastReplay
563*e50f3145Ssfencevma  val s1_l2l_fwd_dly_err  = RegNext(io.l2l_fwd_in.dly_ld_err)
564*e50f3145Ssfencevma  val s1_l2l_fwd_kill     = s1_l2l_fwd_dly_err && s1_in.isFastPath
565*e50f3145Ssfencevma  val s1_late_kill        = s1_fast_rep_kill || s1_l2l_fwd_kill
56614a67055Ssfencevma  val s1_vaddr_hi         = Wire(UInt())
56714a67055Ssfencevma  val s1_vaddr_lo         = Wire(UInt())
56814a67055Ssfencevma  val s1_vaddr            = Wire(UInt())
56914a67055Ssfencevma  val s1_paddr_dup_lsu    = Wire(UInt())
57014a67055Ssfencevma  val s1_paddr_dup_dcache = Wire(UInt())
57114a67055Ssfencevma  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.cf.exceptionVec, lduCfg).asUInt.orR   // af & pf exception were modified below.
57214a67055Ssfencevma  val s1_tlb_miss         = io.tlb.resp.bits.miss
57314a67055Ssfencevma  val s1_prf              = s1_in.isPrefetch
57414a67055Ssfencevma  val s1_hw_prf           = s1_in.isHWPrefetch
57514a67055Ssfencevma  val s1_sw_prf           = s1_prf && !s1_hw_prf
57614a67055Ssfencevma  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
57714a67055Ssfencevma
57814a67055Ssfencevma  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
57914a67055Ssfencevma  s1_vaddr_lo         := s1_in.vaddr(5, 0)
58014a67055Ssfencevma  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
58114a67055Ssfencevma  s1_paddr_dup_lsu    := io.tlb.resp.bits.paddr(0)
58214a67055Ssfencevma  s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1)
58314a67055Ssfencevma
58414a67055Ssfencevma  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
58514a67055Ssfencevma    // printf("load idx = %d\n", s1_tlb_memidx.idx)
58614a67055Ssfencevma    s1_out.uop.debugInfo.tlbRespTime := GTimer()
58714a67055Ssfencevma  }
58814a67055Ssfencevma
589*e50f3145Ssfencevma  io.tlb.req_kill   := s1_kill
59014a67055Ssfencevma  io.tlb.resp.ready := true.B
59114a67055Ssfencevma
59214a67055Ssfencevma  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
59314a67055Ssfencevma  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
594*e50f3145Ssfencevma  io.dcache.s1_kill             := s1_kill || s1_tlb_miss || s1_exception
59514a67055Ssfencevma
59614a67055Ssfencevma  // store to load forwarding
597*e50f3145Ssfencevma  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf)
59814a67055Ssfencevma  io.sbuffer.vaddr := s1_vaddr
59914a67055Ssfencevma  io.sbuffer.paddr := s1_paddr_dup_lsu
60014a67055Ssfencevma  io.sbuffer.uop   := s1_in.uop
60114a67055Ssfencevma  io.sbuffer.sqIdx := s1_in.uop.sqIdx
60214a67055Ssfencevma  io.sbuffer.mask  := s1_in.mask
60314a67055Ssfencevma  io.sbuffer.pc    := s1_in.uop.cf.pc // FIXME: remove it
60414a67055Ssfencevma
605*e50f3145Ssfencevma  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf)
60614a67055Ssfencevma  io.lsq.forward.vaddr     := s1_vaddr
60714a67055Ssfencevma  io.lsq.forward.paddr     := s1_paddr_dup_lsu
60814a67055Ssfencevma  io.lsq.forward.uop       := s1_in.uop
60914a67055Ssfencevma  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
610*e50f3145Ssfencevma  io.lsq.forward.sqIdxMask := 0.U
61114a67055Ssfencevma  io.lsq.forward.mask      := s1_in.mask
61214a67055Ssfencevma  io.lsq.forward.pc        := s1_in.uop.cf.pc // FIXME: remove it
61314a67055Ssfencevma
61414a67055Ssfencevma  // st-ld violation query
61514a67055Ssfencevma  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
61614a67055Ssfencevma                       io.stld_nuke_query(w).valid && // query valid
61714a67055Ssfencevma                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
618cdbff57cSHaoyuan Feng                       // TODO: Fix me when vector instruction
61914a67055Ssfencevma                       (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match
62014a67055Ssfencevma                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
62114a67055Ssfencevma                      })).asUInt.orR && !s1_tlb_miss
62214a67055Ssfencevma
62314a67055Ssfencevma  s1_out                  := s1_in
62414a67055Ssfencevma  s1_out.vaddr            := s1_vaddr
62514a67055Ssfencevma  s1_out.paddr            := s1_paddr_dup_lsu
62614a67055Ssfencevma  s1_out.tlbMiss          := s1_tlb_miss
62714a67055Ssfencevma  s1_out.ptwBack          := io.tlb.resp.bits.ptwBack
62814a67055Ssfencevma  s1_out.rsIdx            := s1_in.rsIdx
62914a67055Ssfencevma  s1_out.rep_info.debug   := s1_in.uop.debugInfo
63014a67055Ssfencevma  s1_out.rep_info.nuke    := s1_nuke && !s1_sw_prf
631*e50f3145Ssfencevma  s1_out.lateKill         := s1_late_kill
63214a67055Ssfencevma
633*e50f3145Ssfencevma  when (!s1_late_kill) {
63414a67055Ssfencevma    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
63514a67055Ssfencevma    // af & pf exception were modified
63614a67055Ssfencevma    s1_out.uop.cf.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld
63714a67055Ssfencevma    s1_out.uop.cf.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld
63814a67055Ssfencevma  } .otherwise {
63914a67055Ssfencevma    s1_out.uop.cf.exceptionVec(loadAddrMisaligned) := false.B
640*e50f3145Ssfencevma    s1_out.uop.cf.exceptionVec(loadAccessFault)    := s1_late_kill
64114a67055Ssfencevma  }
64214a67055Ssfencevma
64314a67055Ssfencevma  // pointer chasing
64414a67055Ssfencevma  val s1_try_ptr_chasing       = RegNext(s0_do_try_ptr_chasing, false.B)
64514a67055Ssfencevma  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
64614a67055Ssfencevma  val s1_fu_op_type_not_ld     = WireInit(false.B)
64714a67055Ssfencevma  val s1_not_fast_match        = WireInit(false.B)
64814a67055Ssfencevma  val s1_addr_mismatch         = WireInit(false.B)
64914a67055Ssfencevma  val s1_addr_misaligned       = WireInit(false.B)
65014a67055Ssfencevma  val s1_ptr_chasing_canceled  = WireInit(false.B)
65114a67055Ssfencevma  val s1_cancel_ptr_chasing    = WireInit(false.B)
65214a67055Ssfencevma
653*e50f3145Ssfencevma  s1_kill := s1_late_kill ||
654*e50f3145Ssfencevma             s1_cancel_ptr_chasing ||
655*e50f3145Ssfencevma             s1_in.uop.robIdx.needFlush(io.redirect) ||
656*e50f3145Ssfencevma             RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid)
657*e50f3145Ssfencevma
658c3b763d0SYinan Xu  if (EnableLoadToLoadForward) {
659c3b763d0SYinan Xu    // Sometimes, we need to cancel the load-load forwarding.
660c3b763d0SYinan Xu    // These can be put at S0 if timing is bad at S1.
661c3b763d0SYinan Xu    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
66214a67055Ssfencevma    s1_addr_mismatch      := s1_ptr_chasing_vaddr(6) || RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
663c3b763d0SYinan Xu    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
66414a67055Ssfencevma    s1_addr_misaligned    := s1_ptr_chasing_vaddr(2, 0).orR
66514a67055Ssfencevma    s1_fu_op_type_not_ld  := io.ldin.bits.uop.ctrl.fuOpType =/= LSUOpType.ld
666c3b763d0SYinan Xu    // Case 2: this is not a valid load-load pair
66714a67055Ssfencevma    s1_not_fast_match     := RegEnable(!io.ld_fast_match, s0_try_ptr_chasing)
668c3b763d0SYinan Xu    // Case 3: this load-load uop is cancelled
66914a67055Ssfencevma    s1_ptr_chasing_canceled := !io.ldin.valid
67014a67055Ssfencevma
67114a67055Ssfencevma    when (s1_try_ptr_chasing) {
67214a67055Ssfencevma      s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_fu_op_type_not_ld || s1_not_fast_match || s1_ptr_chasing_canceled
67314a67055Ssfencevma
67414a67055Ssfencevma      s1_in.uop           := io.ldin.bits.uop
67514a67055Ssfencevma      s1_in.rsIdx         := io.rsIdx
67614a67055Ssfencevma      s1_in.isFirstIssue  := io.isFirstIssue
67714a67055Ssfencevma      s1_vaddr_lo         := Cat(s1_ptr_chasing_vaddr(5, 3), 0.U(3.W))
678*e50f3145Ssfencevma      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
679*e50f3145Ssfencevma      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
68014a67055Ssfencevma
6818744445eSMaxpicca-Li      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
68214a67055Ssfencevma      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
68314a67055Ssfencevma      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
684c3b763d0SYinan Xu    }
685*e50f3145Ssfencevma    when (!s1_cancel_ptr_chasing) {
68614a67055Ssfencevma      s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire
68714a67055Ssfencevma      when (s1_try_ptr_chasing) {
68814a67055Ssfencevma        io.ldin.ready := true.B
68914a67055Ssfencevma      }
690c3b763d0SYinan Xu    }
691c3b763d0SYinan Xu  }
692c3b763d0SYinan Xu
69314a67055Ssfencevma  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
69414a67055Ssfencevma  val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize))
69514a67055Ssfencevma  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
69614a67055Ssfencevma  // If the timing here is not OK, load-load forwarding has to be disabled.
69714a67055Ssfencevma  // Or we calculate sqIdxMask at RS??
69814a67055Ssfencevma  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
69914a67055Ssfencevma  if (EnableLoadToLoadForward) {
70014a67055Ssfencevma    when (s1_try_ptr_chasing) {
70114a67055Ssfencevma      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
702c3b763d0SYinan Xu    }
70314a67055Ssfencevma  }
704024ee227SWilliam Wang
70514a67055Ssfencevma  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
70614a67055Ssfencevma  io.forward_mshr.mshrid := s1_out.mshrid
70714a67055Ssfencevma  io.forward_mshr.paddr  := s1_out.paddr
7080a47e4a1SWilliam Wang
70914a67055Ssfencevma  XSDebug(s1_valid,
71014a67055Ssfencevma    p"S1: pc ${Hexadecimal(s1_out.uop.cf.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
71114a67055Ssfencevma    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
712683c1411Shappy-lx
71314a67055Ssfencevma  // Pipeline
71414a67055Ssfencevma  // --------------------------------------------------------------------------------
71514a67055Ssfencevma  // stage 2
71614a67055Ssfencevma  // --------------------------------------------------------------------------------
71714a67055Ssfencevma  // s2: DCache resp
71814a67055Ssfencevma  val s2_valid  = RegInit(false.B)
719f6490124Ssfencevma  val s2_in     = Wire(new LqWriteBundle)
720f6490124Ssfencevma  val s2_out    = Wire(new LqWriteBundle)
72114a67055Ssfencevma  val s2_kill   = Wire(Bool())
72214a67055Ssfencevma  val s2_can_go = s3_ready
72314a67055Ssfencevma  val s2_fire   = s2_valid && !s2_kill && s2_can_go
724e4f69d78Ssfencevma
72514a67055Ssfencevma  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
72614a67055Ssfencevma  s2_ready := !s2_valid || s2_kill || s3_ready
72714a67055Ssfencevma  when (s1_fire) { s2_valid := true.B }
72814a67055Ssfencevma  .elsewhen (s2_fire) { s2_valid := false.B }
72914a67055Ssfencevma  .elsewhen (s2_kill) { s2_valid := false.B }
73014a67055Ssfencevma  s2_in := RegEnable(s1_out, s1_fire)
73114a67055Ssfencevma
73214a67055Ssfencevma  val s2_pmp = WireInit(io.pmp)
73314a67055Ssfencevma  val s2_static_pm = RegNext(io.tlb.resp.bits.static_pm)
73414a67055Ssfencevma  when (s2_static_pm.valid) {
73514a67055Ssfencevma    s2_pmp.ld    := false.B
73614a67055Ssfencevma    s2_pmp.st    := false.B
73714a67055Ssfencevma    s2_pmp.instr := false.B
73814a67055Ssfencevma    s2_pmp.mmio  := s2_static_pm.bits
73914a67055Ssfencevma  }
74014a67055Ssfencevma  val s2_prf    = s2_in.isPrefetch
74114a67055Ssfencevma  val s2_hw_prf = s2_in.isHWPrefetch
74214a67055Ssfencevma
74314a67055Ssfencevma  // exception that may cause load addr to be invalid / illegal
74414a67055Ssfencevma  // if such exception happen, that inst and its exception info
74514a67055Ssfencevma  // will be force writebacked to rob
74614a67055Ssfencevma  val s2_exception_vec = WireInit(s2_in.uop.cf.exceptionVec)
74714a67055Ssfencevma  when (!s2_in.lateKill) {
74814a67055Ssfencevma    s2_exception_vec(loadAccessFault) := s2_in.uop.cf.exceptionVec(loadAccessFault) || s2_pmp.ld
74914a67055Ssfencevma    // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
75014a67055Ssfencevma    when (s2_prf || s2_in.tlbMiss) {
75114a67055Ssfencevma      s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
75214a67055Ssfencevma    }
75314a67055Ssfencevma  }
75414a67055Ssfencevma  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR
75514a67055Ssfencevma
75614a67055Ssfencevma  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
75714a67055Ssfencevma  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
75814a67055Ssfencevma  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
75914a67055Ssfencevma
76014a67055Ssfencevma  // writeback access fault caused by ecc error / bus error
76114a67055Ssfencevma  // * ecc data error is slow to generate, so we will not use it until load stage 3
76214a67055Ssfencevma  // * in load stage 3, an extra signal io.load_error will be used to
76314a67055Ssfencevma  val s2_actually_mmio = s2_pmp.mmio
764*e50f3145Ssfencevma  val s2_mmio          = !s2_prf &&
765*e50f3145Ssfencevma                          s2_actually_mmio &&
766*e50f3145Ssfencevma                         !s2_exception &&
767*e50f3145Ssfencevma                         !s2_in.tlbMiss
768*e50f3145Ssfencevma
76914a67055Ssfencevma  val s2_full_fwd      = Wire(Bool())
770*e50f3145Ssfencevma  val s2_mem_amb       = s2_in.uop.cf.storeSetHit &&
771*e50f3145Ssfencevma                         io.lsq.forward.addrInvalid
77214a67055Ssfencevma
773*e50f3145Ssfencevma  val s2_tlb_miss      = s2_in.tlbMiss
774*e50f3145Ssfencevma  val s2_fwd_fail      = io.lsq.forward.dataInvalid
775*e50f3145Ssfencevma  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
776*e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
777*e50f3145Ssfencevma                         !s2_full_fwd
77814a67055Ssfencevma
779*e50f3145Ssfencevma  val s2_mq_nack       = io.dcache.s2_mq_nack &&
780*e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
781*e50f3145Ssfencevma                         !s2_full_fwd
782*e50f3145Ssfencevma
783*e50f3145Ssfencevma  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
784*e50f3145Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
785*e50f3145Ssfencevma                         !s2_full_fwd
786*e50f3145Ssfencevma
787*e50f3145Ssfencevma  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
788*e50f3145Ssfencevma                        !s2_fwd_frm_d_chan_or_mshr &&
789*e50f3145Ssfencevma                        !s2_full_fwd
790*e50f3145Ssfencevma
791*e50f3145Ssfencevma  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
792*e50f3145Ssfencevma                         !io.lsq.ldld_nuke_query.req.ready
793*e50f3145Ssfencevma
794*e50f3145Ssfencevma  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
795*e50f3145Ssfencevma                         !io.lsq.stld_nuke_query.req.ready
79614a67055Ssfencevma  // st-ld violation query
79714a67055Ssfencevma  //  NeedFastRecovery Valid when
79814a67055Ssfencevma  //  1. Fast recovery query request Valid.
79914a67055Ssfencevma  //  2. Load instruction is younger than requestors(store instructions).
80014a67055Ssfencevma  //  3. Physical address match.
80114a67055Ssfencevma  //  4. Data contains.
80214a67055Ssfencevma  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
80314a67055Ssfencevma                          io.stld_nuke_query(w).valid && // query valid
80414a67055Ssfencevma                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
805cdbff57cSHaoyuan Feng                          // TODO: Fix me when vector instruction
80614a67055Ssfencevma                          (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match
80714a67055Ssfencevma                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
808*e50f3145Ssfencevma                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
809*e50f3145Ssfencevma
810*e50f3145Ssfencevma  val s2_cache_handled   = io.dcache.resp.bits.handled
811*e50f3145Ssfencevma  val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) &&
812*e50f3145Ssfencevma                           io.dcache.resp.bits.tag_error
813*e50f3145Ssfencevma
814*e50f3145Ssfencevma  val s2_troublem        = !s2_exception &&
815*e50f3145Ssfencevma                           !s2_mmio &&
816*e50f3145Ssfencevma                           !s2_prf &&
817*e50f3145Ssfencevma                           !s2_in.lateKill
818*e50f3145Ssfencevma
819*e50f3145Ssfencevma  io.dcache.resp.ready  := true.B
820*e50f3145Ssfencevma  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_mmio || s2_prf || s2_in.lateKill)
821*e50f3145Ssfencevma  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
82214a67055Ssfencevma
82314a67055Ssfencevma  // fast replay require
824*e50f3145Ssfencevma  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
825*e50f3145Ssfencevma  val s2_nuke_fast_rep   = !s2_mq_nack &&
826*e50f3145Ssfencevma                           !s2_dcache_miss &&
827*e50f3145Ssfencevma                           !s2_bank_conflict &&
828*e50f3145Ssfencevma                           !s2_wpu_pred_fail &&
829*e50f3145Ssfencevma                           !s2_rar_nack &&
830*e50f3145Ssfencevma                           !s2_raw_nack &&
831*e50f3145Ssfencevma                           s2_nuke
83214a67055Ssfencevma
833*e50f3145Ssfencevma  val s2_hint_fast_rep  = !s2_mq_nack &&
834*e50f3145Ssfencevma                          s2_dcache_miss &&
835*e50f3145Ssfencevma                          s2_cache_handled &&
836*e50f3145Ssfencevma                          io.l2_hint.valid &&
837*e50f3145Ssfencevma                          io.l2_hint.bits.sourceId === io.dcache.resp.bits.mshr_id
838*e50f3145Ssfencevma
839*e50f3145Ssfencevma
840*e50f3145Ssfencevma  val s2_fast_rep = !s2_mem_amb &&
841*e50f3145Ssfencevma                    !s2_tlb_miss &&
842*e50f3145Ssfencevma                    !s2_fwd_fail &&
843*e50f3145Ssfencevma                    (s2_dcache_fast_rep || s2_hint_fast_rep || s2_nuke_fast_rep) &&
84414a67055Ssfencevma                    s2_troublem
84514a67055Ssfencevma
846*e50f3145Ssfencevma  // need allocate new entry
847*e50f3145Ssfencevma  val s2_can_query = !s2_mem_amb &&
848*e50f3145Ssfencevma                     !s2_tlb_miss  &&
849*e50f3145Ssfencevma                     !s2_fwd_fail &&
850*e50f3145Ssfencevma                     !s2_dcache_fast_rep &&
851*e50f3145Ssfencevma                     s2_troublem
852*e50f3145Ssfencevma
853*e50f3145Ssfencevma  val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error)
85414a67055Ssfencevma
85514a67055Ssfencevma  // ld-ld violation require
85614a67055Ssfencevma  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
85714a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
85814a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
85914a67055Ssfencevma  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
860*e50f3145Ssfencevma  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
86114a67055Ssfencevma
86214a67055Ssfencevma  // st-ld violation require
86314a67055Ssfencevma  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
86414a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
86514a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
86614a67055Ssfencevma  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
867*e50f3145Ssfencevma  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
86814a67055Ssfencevma
86914a67055Ssfencevma  // merge forward result
87014a67055Ssfencevma  // lsq has higher priority than sbuffer
871cdbff57cSHaoyuan Feng  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
872cdbff57cSHaoyuan Feng  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
87314a67055Ssfencevma  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
87414a67055Ssfencevma  // generate XLEN/8 Muxs
875cdbff57cSHaoyuan Feng  for (i <- 0 until VLEN / 8) {
87614a67055Ssfencevma    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i)
87714a67055Ssfencevma    s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i))
87814a67055Ssfencevma  }
87914a67055Ssfencevma
88014a67055Ssfencevma  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
88114a67055Ssfencevma    s2_in.uop.cf.pc,
88214a67055Ssfencevma    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
88314a67055Ssfencevma    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
88414a67055Ssfencevma  )
88514a67055Ssfencevma
88614a67055Ssfencevma  //
88714a67055Ssfencevma  s2_out                     := s2_in
88814a67055Ssfencevma  s2_out.data                := 0.U // data will be generated in load s3
88914a67055Ssfencevma  s2_out.uop.ctrl.fpWen      := s2_in.uop.ctrl.fpWen && !s2_exception
89014a67055Ssfencevma  s2_out.mmio                := s2_mmio
891*e50f3145Ssfencevma  s2_out.uop.ctrl.flushPipe  := false.B
89214a67055Ssfencevma  s2_out.uop.cf.exceptionVec := s2_exception_vec
89314a67055Ssfencevma  s2_out.forwardMask         := s2_fwd_mask
89414a67055Ssfencevma  s2_out.forwardData         := s2_fwd_data
89514a67055Ssfencevma  s2_out.handledByMSHR       := s2_cache_handled
896*e50f3145Ssfencevma  s2_out.miss                := s2_dcache_miss && s2_troublem
89714a67055Ssfencevma  s2_out.feedbacked          := io.feedback_fast.valid
89814a67055Ssfencevma
89914a67055Ssfencevma  // Generate replay signal caused by:
90014a67055Ssfencevma  // * st-ld violation check
90114a67055Ssfencevma  // * tlb miss
90214a67055Ssfencevma  // * dcache replay
90314a67055Ssfencevma  // * forward data invalid
90414a67055Ssfencevma  // * dcache miss
90514a67055Ssfencevma  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
906*e50f3145Ssfencevma  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
907*e50f3145Ssfencevma  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
908*e50f3145Ssfencevma  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
909*e50f3145Ssfencevma  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
91014a67055Ssfencevma  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
911*e50f3145Ssfencevma  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
91214a67055Ssfencevma  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
91314a67055Ssfencevma  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
914*e50f3145Ssfencevma  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
91514a67055Ssfencevma  s2_out.rep_info.full_fwd        := s2_data_fwded
91614a67055Ssfencevma  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
91714a67055Ssfencevma  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
91814a67055Ssfencevma  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
91914a67055Ssfencevma  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
92014a67055Ssfencevma  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
92114a67055Ssfencevma  s2_out.rep_info.debug           := s2_in.uop.debugInfo
92214a67055Ssfencevma
92314a67055Ssfencevma  // if forward fail, replay this inst from fetch
924*e50f3145Ssfencevma  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
92514a67055Ssfencevma  // if ld-ld violation is detected, replay from this inst from fetch
92614a67055Ssfencevma  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
92714a67055Ssfencevma  // io.out.bits.uop.ctrl.replayInst := false.B
92814a67055Ssfencevma
92914a67055Ssfencevma  // to be removed
930f6490124Ssfencevma  io.feedback_fast.valid                 := s2_valid &&                 // inst is valid
931f6490124Ssfencevma                                            !s2_in.isLoadReplay &&      // already feedbacked
932f6490124Ssfencevma                                            io.lq_rep_full &&           // LoadQueueReplay is full
933f6490124Ssfencevma                                            s2_out.rep_info.need_rep && // need replay
934f6490124Ssfencevma                                            !s2_exception &&            // no exception is triggered
935f6490124Ssfencevma                                            !s2_hw_prf                  // not hardware prefetch
93614a67055Ssfencevma  io.feedback_fast.bits.hit              := false.B
93714a67055Ssfencevma  io.feedback_fast.bits.flushState       := s2_in.ptwBack
93814a67055Ssfencevma  io.feedback_fast.bits.rsIdx            := s2_in.rsIdx
93914a67055Ssfencevma  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
94014a67055Ssfencevma  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
94114a67055Ssfencevma
94214a67055Ssfencevma  // fast wakeup
94314a67055Ssfencevma  io.fast_uop.valid := RegNext(
94414a67055Ssfencevma    !io.dcache.s1_disable_fast_wakeup &&
94514a67055Ssfencevma    s1_valid &&
94614a67055Ssfencevma    !s1_kill &&
94714a67055Ssfencevma    !io.tlb.resp.bits.fast_miss &&
94814a67055Ssfencevma    !io.lsq.forward.dataInvalidFast
949*e50f3145Ssfencevma  ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio)
95014a67055Ssfencevma  io.fast_uop.bits := RegNext(s1_out.uop)
95114a67055Ssfencevma
95214a67055Ssfencevma  //
95314a67055Ssfencevma  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, s1_fire)
95414a67055Ssfencevma  io.prefetch_train.valid              := s2_valid && !s2_in.mmio && !s2_in.tlbMiss
95514a67055Ssfencevma  io.prefetch_train.bits.fromLsPipelineBundle(s2_in)
956f21b441aSLinJiawei  io.prefetch_train.bits.miss          := io.dcache.resp.bits.miss
9573af6aa6eSWilliam Wang  io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
9583af6aa6eSWilliam Wang  io.prefetch_train.bits.meta_access   := io.dcache.resp.bits.meta_access
95904665835SMaxpicca-Li  if (env.FPGAPlatform){
96004665835SMaxpicca-Li    io.dcache.s0_pc := DontCare
96104665835SMaxpicca-Li    io.dcache.s1_pc := DontCare
962977e92c1SWilliam Wang    io.dcache.s2_pc := DontCare
96304665835SMaxpicca-Li  }else{
96404665835SMaxpicca-Li    io.dcache.s0_pc := s0_out.uop.cf.pc
96504665835SMaxpicca-Li    io.dcache.s1_pc := s1_out.uop.cf.pc
96614a67055Ssfencevma    io.dcache.s2_pc := s2_out.uop.cf.pc
96704665835SMaxpicca-Li  }
96814a67055Ssfencevma  io.dcache.s2_kill := s2_pmp.ld || s2_pmp.mmio || s2_kill
969e4f69d78Ssfencevma
970*e50f3145Ssfencevma  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
97114a67055Ssfencevma  val s2_ld_valid_dup = RegInit(0.U(6.W))
97214a67055Ssfencevma  s2_ld_valid_dup := 0x0.U(6.W)
97314a67055Ssfencevma  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
974*e50f3145Ssfencevma  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
97514a67055Ssfencevma  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
976024ee227SWilliam Wang
97714a67055Ssfencevma  // Pipeline
97814a67055Ssfencevma  // --------------------------------------------------------------------------------
97914a67055Ssfencevma  // stage 3
98014a67055Ssfencevma  // --------------------------------------------------------------------------------
98114a67055Ssfencevma  // writeback and update load queue
982f6490124Ssfencevma  val s3_valid        = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
98314a67055Ssfencevma  val s3_in           = RegEnable(s2_out, s2_fire)
98414a67055Ssfencevma  val s3_out          = Wire(Valid(new ExuOutput))
985*e50f3145Ssfencevma  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, s2_fire)
98614a67055Ssfencevma  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
98714a67055Ssfencevma  val s3_fast_rep     = Wire(Bool())
988*e50f3145Ssfencevma  val s3_troublem     = RegNext(s2_troublem)
98914a67055Ssfencevma  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
99014a67055Ssfencevma  s3_ready := !s3_valid || s3_kill || io.ldout.ready
991a760aeb0Shappy-lx
992*e50f3145Ssfencevma  // forwrad last beat
993*e50f3145Ssfencevma  val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr)
994*e50f3145Ssfencevma  val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, s2_valid)
995*e50f3145Ssfencevma  val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid)
996*e50f3145Ssfencevma  val s3_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
997*e50f3145Ssfencevma                          io.stld_nuke_query(w).valid && // query valid
998*e50f3145Ssfencevma                          isAfter(s3_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
999*e50f3145Ssfencevma                          // TODO: Fix me when vector instruction
1000*e50f3145Ssfencevma                          (s3_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match
1001*e50f3145Ssfencevma                          (s3_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1002*e50f3145Ssfencevma                        })).asUInt.orR && !s3_in.tlbMiss || s3_in.rep_info.nuke
1003*e50f3145Ssfencevma
1004*e50f3145Ssfencevma
1005594c5198Ssfencevma  // s3 load fast replay
100614a67055Ssfencevma  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
100714a67055Ssfencevma  io.fast_rep_out.bits := s3_in
1008594c5198Ssfencevma
100914a67055Ssfencevma  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
101014a67055Ssfencevma  io.lsq.ldin.bits := s3_in
1011*e50f3145Ssfencevma  io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid
1012594c5198Ssfencevma
1013e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
101414a67055Ssfencevma  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
101514a67055Ssfencevma  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1016a760aeb0Shappy-lx
101714a67055Ssfencevma  val s3_dly_ld_err =
1018e4f69d78Ssfencevma    if (EnableAccurateLoadError) {
1019*e50f3145Ssfencevma      (s3_in.lateKill || io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable)
1020e4f69d78Ssfencevma    } else {
1021e4f69d78Ssfencevma      WireInit(false.B)
1022e4f69d78Ssfencevma    }
102314a67055Ssfencevma  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
102414a67055Ssfencevma  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1025*e50f3145Ssfencevma  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1026e4f69d78Ssfencevma
1027*e50f3145Ssfencevma  val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem
102814a67055Ssfencevma  val s3_ldld_rep_inst =
102914a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.valid &&
103014a67055Ssfencevma      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
1031e4f69d78Ssfencevma      RegNext(io.csrCtrl.ldld_vio_check_enable)
103267cddb05SWilliam Wang
1033*e50f3145Ssfencevma  val s3_rep_info = WireInit(s3_in.rep_info)
1034*e50f3145Ssfencevma  s3_rep_info.wpu_fail      := s3_in.rep_info.wpu_fail && !s3_fwd_frm_d_chan_valid && s3_troublem
1035*e50f3145Ssfencevma  s3_rep_info.bank_conflict := s3_in.rep_info.bank_conflict && !s3_fwd_frm_d_chan_valid && s3_troublem
1036*e50f3145Ssfencevma  s3_rep_info.dcache_miss   := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid && s3_troublem
1037*e50f3145Ssfencevma  s3_rep_info.nuke          := s3_nuke && s3_troublem
103814a67055Ssfencevma  val s3_rep_frm_fetch = s3_vp_match_fail || s3_ldld_rep_inst
103914a67055Ssfencevma  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1040*e50f3145Ssfencevma  val s3_force_rep     = s3_sel_rep_cause(LoadReplayCauses.C_TM) &&
1041*e50f3145Ssfencevma                         !s3_in.uop.cf.exceptionVec(loadAddrMisaligned) &&
1042*e50f3145Ssfencevma                         s3_troublem
1043e4f69d78Ssfencevma
104414a67055Ssfencevma  val s3_exception = ExceptionNO.selectByFu(s3_in.uop.cf.exceptionVec, lduCfg).asUInt.orR
104514a67055Ssfencevma  when ((s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) {
104614a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1047e4f69d78Ssfencevma  } .otherwise {
104814a67055Ssfencevma    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1049e4f69d78Ssfencevma  }
1050024ee227SWilliam Wang
1051*e50f3145Ssfencevma  // Int load, if hit, will be writebacked at s3
1052*e50f3145Ssfencevma  s3_out.valid                := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio
105314a67055Ssfencevma  s3_out.bits.uop             := s3_in.uop
105414a67055Ssfencevma  s3_out.bits.uop.cf.exceptionVec(loadAccessFault) := s3_dly_ld_err  || s3_in.uop.cf.exceptionVec(loadAccessFault)
105514a67055Ssfencevma  s3_out.bits.uop.ctrl.replayInst := s3_rep_frm_fetch
105614a67055Ssfencevma  s3_out.bits.data            := s3_in.data
105714a67055Ssfencevma  s3_out.bits.redirectValid   := false.B
105814a67055Ssfencevma  s3_out.bits.redirect        := DontCare
105914a67055Ssfencevma  s3_out.bits.debug.isMMIO    := s3_in.mmio
106014a67055Ssfencevma  s3_out.bits.debug.isPerfCnt := false.B
106114a67055Ssfencevma  s3_out.bits.debug.paddr     := s3_in.paddr
106214a67055Ssfencevma  s3_out.bits.debug.vaddr     := s3_in.vaddr
106314a67055Ssfencevma  s3_out.bits.fflags          := DontCare
1064024ee227SWilliam Wang
106514a67055Ssfencevma  when (s3_force_rep) {
106614a67055Ssfencevma    s3_out.bits.uop.cf.exceptionVec := 0.U.asTypeOf(s3_in.uop.cf.exceptionVec.cloneType)
1067e4f69d78Ssfencevma  }
1068c5c06e78SWilliam Wang
1069e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1070cb9c18dcSWilliam Wang
107114a67055Ssfencevma  io.lsq.ldin.bits.uop := s3_out.bits.uop
1072e4f69d78Ssfencevma
107314a67055Ssfencevma  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
107414a67055Ssfencevma  io.lsq.ldld_nuke_query.revoke := s3_revoke
107514a67055Ssfencevma  io.lsq.stld_nuke_query.revoke := s3_revoke
1076e4f69d78Ssfencevma
1077e4f69d78Ssfencevma  // feedback slow
1078*e50f3145Ssfencevma  s3_fast_rep := RegNext(s2_fast_rep) &&
107914a67055Ssfencevma                 !s3_in.feedbacked &&
108014a67055Ssfencevma                 !s3_in.lateKill &&
108114a67055Ssfencevma                 !s3_rep_frm_fetch &&
1082b9e121dfShappy-lx                 !s3_exception
1083*e50f3145Ssfencevma
108414a67055Ssfencevma  val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.fast_rep_out.ready) && !s3_in.feedbacked
1085594c5198Ssfencevma
1086594c5198Ssfencevma  //
108714a67055Ssfencevma  io.feedback_slow.valid                 := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting
108814a67055Ssfencevma  io.feedback_slow.bits.hit              := !io.lsq.ldin.bits.rep_info.need_rep || io.lsq.ldin.ready
108914a67055Ssfencevma  io.feedback_slow.bits.flushState       := s3_in.ptwBack
109014a67055Ssfencevma  io.feedback_slow.bits.rsIdx            := s3_in.rsIdx
109114a67055Ssfencevma  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
109214a67055Ssfencevma  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1093e4f69d78Ssfencevma
109414a67055Ssfencevma  val s3_ld_wb_meta = Mux(s3_out.valid, s3_out.bits, io.lsq.uncache.bits)
109514a67055Ssfencevma
1096cb9c18dcSWilliam Wang  // data from load queue refill
109714a67055Ssfencevma  val s3_ld_raw_data_frm_uncache = io.lsq.ld_raw_data
109814a67055Ssfencevma  val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData()
109914a67055Ssfencevma  val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List(
110014a67055Ssfencevma    "b000".U -> s3_merged_data_frm_uncache(63,  0),
110114a67055Ssfencevma    "b001".U -> s3_merged_data_frm_uncache(63,  8),
110214a67055Ssfencevma    "b010".U -> s3_merged_data_frm_uncache(63, 16),
110314a67055Ssfencevma    "b011".U -> s3_merged_data_frm_uncache(63, 24),
110414a67055Ssfencevma    "b100".U -> s3_merged_data_frm_uncache(63, 32),
110514a67055Ssfencevma    "b101".U -> s3_merged_data_frm_uncache(63, 40),
110614a67055Ssfencevma    "b110".U -> s3_merged_data_frm_uncache(63, 48),
110714a67055Ssfencevma    "b111".U -> s3_merged_data_frm_uncache(63, 56)
1108cb9c18dcSWilliam Wang  ))
110914a67055Ssfencevma  val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache)
1110cb9c18dcSWilliam Wang
1111cb9c18dcSWilliam Wang  // data from dcache hit
111214a67055Ssfencevma  val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle)
111314a67055Ssfencevma  s3_ld_raw_data_frm_cache.respDcacheData       := io.dcache.resp.bits.data_delayed
111414a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
111514a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardData          := RegEnable(s2_fwd_data, s2_valid)
111614a67055Ssfencevma  s3_ld_raw_data_frm_cache.uop                  := RegEnable(s2_out.uop, s2_valid)
1117cdbff57cSHaoyuan Feng  s3_ld_raw_data_frm_cache.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
1118*e50f3145Ssfencevma  s3_ld_raw_data_frm_cache.forward_D            := RegEnable(s2_fwd_frm_d_chan, s2_valid) || s3_fwd_frm_d_chan_valid
1119*e50f3145Ssfencevma  s3_ld_raw_data_frm_cache.forwardData_D        := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid))
112014a67055Ssfencevma  s3_ld_raw_data_frm_cache.forward_mshr         := RegEnable(s2_fwd_frm_mshr, s2_valid)
112114a67055Ssfencevma  s3_ld_raw_data_frm_cache.forwardData_mshr     := RegEnable(s2_fwd_data_frm_mshr, s2_valid)
112214a67055Ssfencevma  s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, s2_valid)
112314a67055Ssfencevma
112414a67055Ssfencevma  val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData()
112514a67055Ssfencevma  val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List(
1126cdbff57cSHaoyuan Feng    "b0000".U -> s3_merged_data_frm_cache(63,    0),
1127cdbff57cSHaoyuan Feng    "b0001".U -> s3_merged_data_frm_cache(63,    8),
1128cdbff57cSHaoyuan Feng    "b0010".U -> s3_merged_data_frm_cache(63,   16),
1129cdbff57cSHaoyuan Feng    "b0011".U -> s3_merged_data_frm_cache(63,   24),
1130cdbff57cSHaoyuan Feng    "b0100".U -> s3_merged_data_frm_cache(63,   32),
1131cdbff57cSHaoyuan Feng    "b0101".U -> s3_merged_data_frm_cache(63,   40),
1132cdbff57cSHaoyuan Feng    "b0110".U -> s3_merged_data_frm_cache(63,   48),
1133cdbff57cSHaoyuan Feng    "b0111".U -> s3_merged_data_frm_cache(63,   56),
1134cdbff57cSHaoyuan Feng    "b1000".U -> s3_merged_data_frm_cache(127,  64),
1135cdbff57cSHaoyuan Feng    "b1001".U -> s3_merged_data_frm_cache(127,  72),
1136cdbff57cSHaoyuan Feng    "b1010".U -> s3_merged_data_frm_cache(127,  80),
1137cdbff57cSHaoyuan Feng    "b1011".U -> s3_merged_data_frm_cache(127,  88),
1138cdbff57cSHaoyuan Feng    "b1100".U -> s3_merged_data_frm_cache(127,  96),
1139cdbff57cSHaoyuan Feng    "b1101".U -> s3_merged_data_frm_cache(127, 104),
1140cdbff57cSHaoyuan Feng    "b1110".U -> s3_merged_data_frm_cache(127, 112),
1141cdbff57cSHaoyuan Feng    "b1111".U -> s3_merged_data_frm_cache(127, 120)
1142cb9c18dcSWilliam Wang  ))
114314a67055Ssfencevma  val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache)
1144cb9c18dcSWilliam Wang
1145e4f69d78Ssfencevma  // FIXME: add 1 cycle delay ?
114614a67055Ssfencevma  io.lsq.uncache.ready := !s3_out.valid
114714a67055Ssfencevma  io.ldout.bits        := s3_ld_wb_meta
114814a67055Ssfencevma  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
114914a67055Ssfencevma  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
115014a67055Ssfencevma                         io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
1151c837faaaSWilliam Wang
1152c837faaaSWilliam Wang
1153a19ae480SWilliam Wang  // fast load to load forward
1154*e50f3145Ssfencevma  io.l2l_fwd_out.valid      := s3_out.valid && !s3_in.lateKill
1155cdbff57cSHaoyuan Feng  io.l2l_fwd_out.data       := Mux(s3_ld_raw_data_frm_cache.addrOffset(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) // load to load is for ld only
115614a67055Ssfencevma  io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error
1157a19ae480SWilliam Wang
1158b52348aeSWilliam Wang   // trigger
115914a67055Ssfencevma  val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire))
116014a67055Ssfencevma  val hit_ld_addr_trig_hit_vec = Wire(Vec(3, Bool()))
116114a67055Ssfencevma  val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1162b978565cSWilliam Wang  (0 until 3).map{i => {
1163e4f69d78Ssfencevma    val tdata2    = RegNext(io.trigger(i).tdata2)
1164e4f69d78Ssfencevma    val matchType = RegNext(io.trigger(i).matchType)
1165e4f69d78Ssfencevma    val tEnable   = RegNext(io.trigger(i).tEnable)
11660277f8caSLi Qianruo
116714a67055Ssfencevma    hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable)
116814a67055Ssfencevma    io.trigger(i).addrHit       := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i))
116914a67055Ssfencevma    io.trigger(i).lastDataHit   := TriggerCmp(last_valid_data, tdata2, matchType, tEnable)
1170b978565cSWilliam Wang  }}
117114a67055Ssfencevma  io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec
1172b978565cSWilliam Wang
1173e4f69d78Ssfencevma  // FIXME: please move this part to LoadQueueReplay
1174e4f69d78Ssfencevma  io.debug_ls := DontCare
11758744445eSMaxpicca-Li
117614a67055Ssfencevma  // Topdown
117714a67055Ssfencevma  io.lsTopdownInfo.s1.robIdx      := s1_in.uop.robIdx.value
117814a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry
117914a67055Ssfencevma  io.lsTopdownInfo.s1.vaddr_bits  := s1_vaddr
118014a67055Ssfencevma  io.lsTopdownInfo.s2.robIdx      := s2_in.uop.robIdx.value
118114a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
118214a67055Ssfencevma  io.lsTopdownInfo.s2.paddr_bits  := s2_in.paddr
118314a67055Ssfencevma
118414a67055Ssfencevma  // perf cnt
11851b027d07Ssfencevma  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
11861b027d07Ssfencevma  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
11871b027d07Ssfencevma  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_isFirstIssue)
11881b027d07Ssfencevma  XSPerfAccumulate("s0_lsq_fire_first_issue",      io.replay.fire)
11891b027d07Ssfencevma  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_isFirstIssue)
11901b027d07Ssfencevma  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
119114a67055Ssfencevma  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
119214a67055Ssfencevma  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
11931b027d07Ssfencevma  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
11941b027d07Ssfencevma  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
11951b027d07Ssfencevma  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue)
11961b027d07Ssfencevma  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue)
11971b027d07Ssfencevma  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
11981b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
11991b027d07Ssfencevma  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_prf && s0_int_iss_select)
12001b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
12011b027d07Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
120214a67055Ssfencevma
12031b027d07Ssfencevma  XSPerfAccumulate("s1_in_valid",                  s1_valid)
12041b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire",                   s1_fire)
12051b027d07Ssfencevma  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
12061b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
12071b027d07Ssfencevma  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
120814a67055Ssfencevma  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1209*e50f3145Ssfencevma  XSPerfAccumulate("s1_late_kill",                 s1_valid && s1_fast_rep_kill)
121014a67055Ssfencevma
12111b027d07Ssfencevma  XSPerfAccumulate("s2_in_valid",                  s2_valid)
12121b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire",                   s2_fire)
12131b027d07Ssfencevma  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1214*e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1215*e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1216257f9711Shappy-lx  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
12171b027d07Ssfencevma  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1218*e50f3145Ssfencevma  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1219*e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1220*e50f3145Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
122114a67055Ssfencevma  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
12221b027d07Ssfencevma  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
1223*e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1224*e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1225*e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
1226*e50f3145Ssfencevma  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
12271b027d07Ssfencevma  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fwd_frm_d_chan && s2_fwd_data_valid)
12281b027d07Ssfencevma  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fwd_frm_mshr && s2_fwd_data_valid)
122914a67055Ssfencevma
1230*e50f3145Ssfencevma  XSPerfAccumulate("s3_fwd_frm_d_chan",            s3_valid && s3_fwd_frm_d_chan_valid)
1231*e50f3145Ssfencevma
123214a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
123314a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
123414a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
123514a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
123614a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
123714a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
123814a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
123914a67055Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1240d2b20d1aSTang Haojin
12418744445eSMaxpicca-Li  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1242b52348aeSWilliam Wang  // hardware performance counter
1243cd365d4cSrvcoresjw  val perfEvents = Seq(
124414a67055Ssfencevma    ("load_s0_in_fire         ", s0_fire                                                        ),
124514a67055Ssfencevma    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
124614a67055Ssfencevma    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
124714a67055Ssfencevma    ("load_s1_in_fire         ", s0_fire                                                        ),
124814a67055Ssfencevma    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
124914a67055Ssfencevma    ("load_s2_in_fire         ", s1_fire                                                        ),
125014a67055Ssfencevma    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1251cd365d4cSrvcoresjw  )
12521ca0e4f3SYinan Xu  generatePerfEvent()
1253cd365d4cSrvcoresjw
125414a67055Ssfencevma  when(io.ldout.fire){
125514a67055Ssfencevma    XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc)
1256c5c06e78SWilliam Wang  }
125714a67055Ssfencevma  // end
1258024ee227SWilliam Wang}