1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 246ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 25024ee227SWilliam Wangimport xiangshan._ 26b6982e83SLemoverimport xiangshan.backend.fu.PMPRespBundle 27d2b20d1aSTang Haojinimport xiangshan.backend.rob.{DebugLsInfoBundle, LsTopdownInfo, RobPtr} 281279060fSWilliam Wangimport xiangshan.cache._ 2904665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 306ab6918fSYinan Xuimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 31e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 32024ee227SWilliam Wang 33e4f69d78Ssfencevmaclass LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 34e4f69d78Ssfencevma // mshr refill index 3514a67055Ssfencevma val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 36e4f69d78Ssfencevma // get full data from store queue and sbuffer 3714a67055Ssfencevma val full_fwd = Bool() 38e4f69d78Ssfencevma // wait for data from store inst's store queue index 3914a67055Ssfencevma val data_inv_sq_idx = new SqPtr 40e4f69d78Ssfencevma // wait for address from store queue index 4114a67055Ssfencevma val addr_inv_sq_idx = new SqPtr 42e4f69d78Ssfencevma // replay carry 4304665835SMaxpicca-Li val rep_carry = new ReplayCarry(nWays) 44e4f69d78Ssfencevma // data in last beat 4514a67055Ssfencevma val last_beat = Bool() 46e4f69d78Ssfencevma // replay cause 47e4f69d78Ssfencevma val cause = Vec(LoadReplayCauses.allCauses, Bool()) 48e4f69d78Ssfencevma // performance debug information 49e4f69d78Ssfencevma val debug = new PerfDebugInfo 508744445eSMaxpicca-Li 5114a67055Ssfencevma // alias 5214a67055Ssfencevma def mem_amb = cause(LoadReplayCauses.C_MA) 53e50f3145Ssfencevma def tlb_miss = cause(LoadReplayCauses.C_TM) 5414a67055Ssfencevma def fwd_fail = cause(LoadReplayCauses.C_FF) 5514a67055Ssfencevma def dcache_rep = cause(LoadReplayCauses.C_DR) 56e50f3145Ssfencevma def dcache_miss = cause(LoadReplayCauses.C_DM) 57e50f3145Ssfencevma def wpu_fail = cause(LoadReplayCauses.C_WF) 58e50f3145Ssfencevma def bank_conflict = cause(LoadReplayCauses.C_BC) 5914a67055Ssfencevma def rar_nack = cause(LoadReplayCauses.C_RAR) 6014a67055Ssfencevma def raw_nack = cause(LoadReplayCauses.C_RAW) 61e50f3145Ssfencevma def nuke = cause(LoadReplayCauses.C_NK) 6214a67055Ssfencevma def need_rep = cause.asUInt.orR 63a760aeb0Shappy-lx} 64a760aeb0Shappy-lx 65a760aeb0Shappy-lx 662225d46eSJiawei Linclass LoadToLsqIO(implicit p: Parameters) extends XSBundle { 6714a67055Ssfencevma val ldin = DecoupledIO(new LqWriteBundle) 6814a67055Ssfencevma val uncache = Flipped(DecoupledIO(new ExuOutput)) 6914a67055Ssfencevma val ld_raw_data = Input(new LoadDataFromLQBundle) 701b7adedcSWilliam Wang val forward = new PipeLoadForwardQueryIO 7114a67055Ssfencevma val stld_nuke_query = new LoadNukeQueryIO 7214a67055Ssfencevma val ldld_nuke_query = new LoadNukeQueryIO 73b978565cSWilliam Wang val trigger = Flipped(new LqTriggerIO) 74024ee227SWilliam Wang} 75024ee227SWilliam Wang 76e3f759aeSWilliam Wangclass LoadToLoadIO(implicit p: Parameters) extends XSBundle { 77e3f759aeSWilliam Wang val valid = Bool() 7814a67055Ssfencevma val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 7914a67055Ssfencevma val dly_ld_err = Bool() 80e3f759aeSWilliam Wang} 81e3f759aeSWilliam Wang 82b978565cSWilliam Wangclass LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 83b978565cSWilliam Wang val tdata2 = Input(UInt(64.W)) 84b978565cSWilliam Wang val matchType = Input(UInt(2.W)) 8584e47f35SLi Qianruo val tEnable = Input(Bool()) // timing is calculated before this 86b978565cSWilliam Wang val addrHit = Output(Bool()) 87b978565cSWilliam Wang val lastDataHit = Output(Bool()) 88b978565cSWilliam Wang} 89b978565cSWilliam Wang 9009203307SWilliam Wangclass LoadUnit(implicit p: Parameters) extends XSModule 9109203307SWilliam Wang with HasLoadHelper 9209203307SWilliam Wang with HasPerfEvents 9309203307SWilliam Wang with HasDCacheParameters 94e4f69d78Ssfencevma with HasCircularQueuePtrHelper 9509203307SWilliam Wang{ 96024ee227SWilliam Wang val io = IO(new Bundle() { 9714a67055Ssfencevma // control 98024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 9914a67055Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 10014a67055Ssfencevma 10114a67055Ssfencevma // int issue path 10214a67055Ssfencevma val ldin = Flipped(Decoupled(new ExuInput)) 10314a67055Ssfencevma val ldout = Decoupled(new ExuOutput) 10414a67055Ssfencevma val rsIdx = Input(UInt()) 105ee46cd6eSLemover val isFirstIssue = Input(Bool()) 10614a67055Ssfencevma 10714a67055Ssfencevma // data path 10814a67055Ssfencevma val tlb = new TlbRequestIO(2) 10914a67055Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 1101279060fSWilliam Wang val dcache = new DCacheLoadIO 111024ee227SWilliam Wang val sbuffer = new LoadForwardQueryIO 1120bd67ba5SYinan Xu val lsq = new LoadToLsqIO 11314a67055Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 114683c1411Shappy-lx val forward_mshr = Flipped(new LduToMissqueueForwardIO) 11509203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 11614a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 11714a67055Ssfencevma 11814a67055Ssfencevma // fast wakeup 11914a67055Ssfencevma val fast_uop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2 12014a67055Ssfencevma 12114a67055Ssfencevma // trigger 122b978565cSWilliam Wang val trigger = Vec(3, new LoadUnitTriggerIO) 123a0301c0dSLemover 12414a67055Ssfencevma // prefetch 1250d32f713Shappy-lx val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 1260d32f713Shappy-lx val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 12714a67055Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 1280d32f713Shappy-lx val canAcceptLowConfPrefetch = Output(Bool()) 1290d32f713Shappy-lx val canAcceptHighConfPrefetch = Output(Bool()) 130b52348aeSWilliam Wang 131b52348aeSWilliam Wang // load to load fast path 13214a67055Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 13314a67055Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 134c163075eSsfencevma 13514a67055Ssfencevma val ld_fast_match = Input(Bool()) 136c163075eSsfencevma val ld_fast_fuOpType = Input(UInt()) 13714a67055Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 13867682d05SWilliam Wang 139e4f69d78Ssfencevma // rs feedback 14014a67055Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 14114a67055Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 142e4f69d78Ssfencevma 14314a67055Ssfencevma // load ecc error 14414a67055Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 1456786cfb7SWilliam Wang 14614a67055Ssfencevma // schedule error query 14714a67055Ssfencevma val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 1480ce3de17SYinan Xu 14914a67055Ssfencevma // queue-based replay 150e4f69d78Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 15114a67055Ssfencevma val lq_rep_full = Input(Bool()) 15214a67055Ssfencevma 15314a67055Ssfencevma // misc 15414a67055Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 155594c5198Ssfencevma 156594c5198Ssfencevma // Load fast replay path 15714a67055Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 15814a67055Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 159b9e121dfShappy-lx 16014a67055Ssfencevma // perf 16114a67055Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 16214a67055Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 1630d32f713Shappy-lx val correctMissTrain = Input(Bool()) 164024ee227SWilliam Wang }) 165024ee227SWilliam Wang 16614a67055Ssfencevma val s1_ready, s2_ready, s3_ready = WireInit(false.B) 167024ee227SWilliam Wang 16814a67055Ssfencevma // Pipeline 16914a67055Ssfencevma // -------------------------------------------------------------------------------- 17014a67055Ssfencevma // stage 0 17114a67055Ssfencevma // -------------------------------------------------------------------------------- 17214a67055Ssfencevma // generate addr, use addr to query DCache and DTLB 17314a67055Ssfencevma val s0_valid = Wire(Bool()) 17414a67055Ssfencevma val s0_kill = Wire(Bool()) 17514a67055Ssfencevma val s0_vaddr = Wire(UInt(VAddrBits.W)) 176cdbff57cSHaoyuan Feng val s0_mask = Wire(UInt((VLEN/8).W)) 17714a67055Ssfencevma val s0_uop = Wire(new MicroOp) 17814a67055Ssfencevma val s0_has_rob_entry = Wire(Bool()) 17914a67055Ssfencevma val s0_rsIdx = Wire(UInt(log2Up(IssQueSize).W)) 18014a67055Ssfencevma val s0_mshrid = Wire(UInt()) 18114a67055Ssfencevma val s0_try_l2l = Wire(Bool()) 18204665835SMaxpicca-Li val s0_rep_carry = Wire(new ReplayCarry(nWays)) 18314a67055Ssfencevma val s0_isFirstIssue = Wire(Bool()) 18414a67055Ssfencevma val s0_fast_rep = Wire(Bool()) 18514a67055Ssfencevma val s0_ld_rep = Wire(Bool()) 18614a67055Ssfencevma val s0_l2l_fwd = Wire(Bool()) 18714a67055Ssfencevma val s0_sched_idx = Wire(UInt()) 18814a67055Ssfencevma val s0_can_go = s1_ready 18914a67055Ssfencevma val s0_fire = s0_valid && s0_can_go 19014a67055Ssfencevma val s0_out = Wire(new LqWriteBundle) 191dcd58560SWilliam Wang 19214a67055Ssfencevma // load flow select/gen 19376e71c02Shappy-lx // src0: super load replayed by LSQ (cache miss replay) (io.replay) 19476e71c02Shappy-lx // src1: fast load replay (io.fast_rep_in) 19576e71c02Shappy-lx // src2: load replayed by LSQ (io.replay) 19676e71c02Shappy-lx // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch) 19776e71c02Shappy-lx // src4: int read / software prefetch first issue from RS (io.in) 19876e71c02Shappy-lx // src5: vec read first issue from RS (TODO) 19976e71c02Shappy-lx // src6: load try pointchaising when no issued or replayed load (io.fastpath) 20076e71c02Shappy-lx // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch) 20114a67055Ssfencevma // priority: high to low 20214a67055Ssfencevma val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 20376e71c02Shappy-lx val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 20414a67055Ssfencevma val s0_ld_fast_rep_valid = io.fast_rep_in.valid 20576e71c02Shappy-lx val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 20614a67055Ssfencevma val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 20714a67055Ssfencevma val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 20814a67055Ssfencevma val s0_vec_iss_valid = WireInit(false.B) // TODO 209c163075eSsfencevma val s0_l2l_fwd_valid = io.l2l_fwd_in.valid && io.ld_fast_match 21014a67055Ssfencevma val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 21176e71c02Shappy-lx dontTouch(s0_super_ld_rep_valid) 21214a67055Ssfencevma dontTouch(s0_ld_fast_rep_valid) 21314a67055Ssfencevma dontTouch(s0_ld_rep_valid) 21414a67055Ssfencevma dontTouch(s0_high_conf_prf_valid) 21514a67055Ssfencevma dontTouch(s0_int_iss_valid) 21614a67055Ssfencevma dontTouch(s0_vec_iss_valid) 21714a67055Ssfencevma dontTouch(s0_l2l_fwd_valid) 21814a67055Ssfencevma dontTouch(s0_low_conf_prf_valid) 219024ee227SWilliam Wang 22014a67055Ssfencevma // load flow source ready 22176e71c02Shappy-lx val s0_super_ld_rep_ready = WireInit(true.B) 22276e71c02Shappy-lx val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 22376e71c02Shappy-lx val s0_ld_rep_ready = !s0_super_ld_rep_valid && 22476e71c02Shappy-lx !s0_ld_fast_rep_valid 22576e71c02Shappy-lx val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 22676e71c02Shappy-lx !s0_ld_fast_rep_valid && 22714a67055Ssfencevma !s0_ld_rep_valid 228024ee227SWilliam Wang 22976e71c02Shappy-lx val s0_int_iss_ready = !s0_super_ld_rep_valid && 23076e71c02Shappy-lx !s0_ld_fast_rep_valid && 23114a67055Ssfencevma !s0_ld_rep_valid && 23214a67055Ssfencevma !s0_high_conf_prf_valid 233a760aeb0Shappy-lx 23476e71c02Shappy-lx val s0_vec_iss_ready = !s0_super_ld_rep_valid && 23576e71c02Shappy-lx !s0_ld_fast_rep_valid && 23614a67055Ssfencevma !s0_ld_rep_valid && 23714a67055Ssfencevma !s0_high_conf_prf_valid && 23814a67055Ssfencevma !s0_int_iss_valid 23914a67055Ssfencevma 24076e71c02Shappy-lx val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 24176e71c02Shappy-lx !s0_ld_fast_rep_valid && 24214a67055Ssfencevma !s0_ld_rep_valid && 24314a67055Ssfencevma !s0_high_conf_prf_valid && 24414a67055Ssfencevma !s0_int_iss_valid && 24514a67055Ssfencevma !s0_vec_iss_valid 24614a67055Ssfencevma 24776e71c02Shappy-lx val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 24876e71c02Shappy-lx !s0_ld_fast_rep_valid && 24914a67055Ssfencevma !s0_ld_rep_valid && 25014a67055Ssfencevma !s0_high_conf_prf_valid && 25114a67055Ssfencevma !s0_int_iss_valid && 25214a67055Ssfencevma !s0_vec_iss_valid && 25314a67055Ssfencevma !s0_l2l_fwd_valid 25476e71c02Shappy-lx dontTouch(s0_super_ld_rep_ready) 25514a67055Ssfencevma dontTouch(s0_ld_fast_rep_ready) 25614a67055Ssfencevma dontTouch(s0_ld_rep_ready) 25714a67055Ssfencevma dontTouch(s0_high_conf_prf_ready) 25814a67055Ssfencevma dontTouch(s0_int_iss_ready) 25914a67055Ssfencevma dontTouch(s0_vec_iss_ready) 26014a67055Ssfencevma dontTouch(s0_l2l_fwd_ready) 26114a67055Ssfencevma dontTouch(s0_low_conf_prf_ready) 26214a67055Ssfencevma 26314a67055Ssfencevma // load flow source select (OH) 26476e71c02Shappy-lx val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 26514a67055Ssfencevma val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 26614a67055Ssfencevma val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 26714a67055Ssfencevma val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 26814a67055Ssfencevma s0_low_conf_prf_ready && s0_low_conf_prf_valid 26914a67055Ssfencevma val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 27014a67055Ssfencevma val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 27114a67055Ssfencevma val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 27214a67055Ssfencevma assert(!s0_vec_iss_select) // to be added 27376e71c02Shappy-lx dontTouch(s0_super_ld_rep_select) 27414a67055Ssfencevma dontTouch(s0_ld_fast_rep_select) 27514a67055Ssfencevma dontTouch(s0_ld_rep_select) 27614a67055Ssfencevma dontTouch(s0_hw_prf_select) 27714a67055Ssfencevma dontTouch(s0_int_iss_select) 27814a67055Ssfencevma dontTouch(s0_vec_iss_select) 27914a67055Ssfencevma dontTouch(s0_l2l_fwd_select) 28014a67055Ssfencevma 28176e71c02Shappy-lx s0_valid := (s0_super_ld_rep_valid || 28276e71c02Shappy-lx s0_ld_fast_rep_valid || 28314a67055Ssfencevma s0_ld_rep_valid || 28414a67055Ssfencevma s0_high_conf_prf_valid || 28514a67055Ssfencevma s0_int_iss_valid || 28614a67055Ssfencevma s0_vec_iss_valid || 28714a67055Ssfencevma s0_l2l_fwd_valid || 28814a67055Ssfencevma s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill 28914a67055Ssfencevma 290a760aeb0Shappy-lx // which is S0's out is ready and dcache is ready 29114a67055Ssfencevma val s0_try_ptr_chasing = s0_l2l_fwd_select 29214a67055Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 29314a67055Ssfencevma val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 29414a67055Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 29514a67055Ssfencevma s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing) 29614a67055Ssfencevma 29714a67055Ssfencevma // prefetch related ctrl signal 29814a67055Ssfencevma val s0_prf = Wire(Bool()) 29914a67055Ssfencevma val s0_prf_rd = Wire(Bool()) 30014a67055Ssfencevma val s0_prf_wr = Wire(Bool()) 30114a67055Ssfencevma val s0_hw_prf = s0_hw_prf_select 30214a67055Ssfencevma 3030d32f713Shappy-lx io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready 3040d32f713Shappy-lx io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready 3050d32f713Shappy-lx 30614a67055Ssfencevma // query DTLB 30714a67055Ssfencevma io.tlb.req.valid := s0_valid 30814a67055Ssfencevma io.tlb.req.bits.cmd := Mux(s0_prf, 30914a67055Ssfencevma Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read), 31014a67055Ssfencevma TlbCmd.read 31114a67055Ssfencevma ) 31214a67055Ssfencevma io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_vaddr) 31314a67055Ssfencevma io.tlb.req.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType) 31414a67055Ssfencevma io.tlb.req.bits.kill := s0_kill 31514a67055Ssfencevma io.tlb.req.bits.memidx.is_ld := true.B 31614a67055Ssfencevma io.tlb.req.bits.memidx.is_st := false.B 31714a67055Ssfencevma io.tlb.req.bits.memidx.idx := s0_uop.lqIdx.value 31814a67055Ssfencevma io.tlb.req.bits.debug.robIdx := s0_uop.robIdx 31914a67055Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 32014a67055Ssfencevma io.tlb.req.bits.debug.pc := s0_uop.cf.pc 32114a67055Ssfencevma io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue 32214a67055Ssfencevma 32314a67055Ssfencevma // query DCache 32414a67055Ssfencevma io.dcache.req.valid := s0_valid 32514a67055Ssfencevma io.dcache.req.bits.cmd := Mux(s0_prf_rd, 32614a67055Ssfencevma MemoryOpConstants.M_PFR, 32714a67055Ssfencevma Mux(s0_prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 32814a67055Ssfencevma ) 32914a67055Ssfencevma io.dcache.req.bits.vaddr := s0_vaddr 33014a67055Ssfencevma io.dcache.req.bits.mask := s0_mask 33114a67055Ssfencevma io.dcache.req.bits.data := DontCare 33214a67055Ssfencevma io.dcache.req.bits.isFirstIssue := s0_isFirstIssue 33314a67055Ssfencevma io.dcache.req.bits.instrtype := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 33414a67055Ssfencevma io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value 33514a67055Ssfencevma io.dcache.req.bits.replayCarry := s0_rep_carry 33614a67055Ssfencevma io.dcache.req.bits.id := DontCare // TODO: update cache meta 3370d32f713Shappy-lx io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 33814a67055Ssfencevma 33914a67055Ssfencevma // load flow priority mux 34014a67055Ssfencevma def fromNullSource() = { 34114a67055Ssfencevma s0_vaddr := 0.U 34214a67055Ssfencevma s0_mask := 0.U 34314a67055Ssfencevma s0_uop := 0.U.asTypeOf(new MicroOp) 34414a67055Ssfencevma s0_try_l2l := false.B 34514a67055Ssfencevma s0_has_rob_entry := false.B 34614a67055Ssfencevma s0_rsIdx := 0.U 34714a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 34814a67055Ssfencevma s0_mshrid := 0.U 34914a67055Ssfencevma s0_isFirstIssue := false.B 35014a67055Ssfencevma s0_fast_rep := false.B 35114a67055Ssfencevma s0_ld_rep := false.B 35214a67055Ssfencevma s0_l2l_fwd := false.B 35314a67055Ssfencevma s0_prf := false.B 35414a67055Ssfencevma s0_prf_rd := false.B 35514a67055Ssfencevma s0_prf_wr := false.B 35614a67055Ssfencevma s0_sched_idx := 0.U 35714a67055Ssfencevma } 35814a67055Ssfencevma 35914a67055Ssfencevma def fromFastReplaySource(src: LqWriteBundle) = { 36014a67055Ssfencevma s0_vaddr := src.vaddr 36114a67055Ssfencevma s0_mask := src.mask 36214a67055Ssfencevma s0_uop := src.uop 36314a67055Ssfencevma s0_try_l2l := false.B 36414a67055Ssfencevma s0_has_rob_entry := src.hasROBEntry 36514a67055Ssfencevma s0_rep_carry := src.rep_info.rep_carry 36614a67055Ssfencevma s0_mshrid := src.rep_info.mshr_id 36714a67055Ssfencevma s0_rsIdx := src.rsIdx 36814a67055Ssfencevma s0_isFirstIssue := false.B 36914a67055Ssfencevma s0_fast_rep := true.B 37014a67055Ssfencevma s0_ld_rep := src.isLoadReplay 37114a67055Ssfencevma s0_l2l_fwd := false.B 37214a67055Ssfencevma s0_prf := LSUOpType.isPrefetch(src.uop.ctrl.fuOpType) 37314a67055Ssfencevma s0_prf_rd := src.uop.ctrl.fuOpType === LSUOpType.prefetch_r 37414a67055Ssfencevma s0_prf_wr := src.uop.ctrl.fuOpType === LSUOpType.prefetch_w 37514a67055Ssfencevma s0_sched_idx := src.schedIndex 37614a67055Ssfencevma } 37714a67055Ssfencevma 37814a67055Ssfencevma def fromNormalReplaySource(src: LsPipelineBundle) = { 37914a67055Ssfencevma s0_vaddr := src.vaddr 380cdbff57cSHaoyuan Feng s0_mask := genVWmask(src.vaddr, src.uop.ctrl.fuOpType(1, 0)) 38114a67055Ssfencevma s0_uop := src.uop 38214a67055Ssfencevma s0_try_l2l := false.B 38314a67055Ssfencevma s0_has_rob_entry := true.B 38414a67055Ssfencevma s0_rsIdx := src.rsIdx 38514a67055Ssfencevma s0_rep_carry := src.replayCarry 38614a67055Ssfencevma s0_mshrid := src.mshrid 387e50f3145Ssfencevma s0_isFirstIssue := false.B 38814a67055Ssfencevma s0_fast_rep := false.B 38914a67055Ssfencevma s0_ld_rep := true.B 39014a67055Ssfencevma s0_l2l_fwd := false.B 39114a67055Ssfencevma s0_prf := LSUOpType.isPrefetch(src.uop.ctrl.fuOpType) 39214a67055Ssfencevma s0_prf_rd := src.uop.ctrl.fuOpType === LSUOpType.prefetch_r 39314a67055Ssfencevma s0_prf_wr := src.uop.ctrl.fuOpType === LSUOpType.prefetch_w 39414a67055Ssfencevma s0_sched_idx := src.schedIndex 39514a67055Ssfencevma } 39614a67055Ssfencevma 39714a67055Ssfencevma def fromPrefetchSource(src: L1PrefetchReq) = { 39814a67055Ssfencevma s0_vaddr := src.getVaddr() 39914a67055Ssfencevma s0_mask := 0.U 40014a67055Ssfencevma s0_uop := DontCare 40114a67055Ssfencevma s0_try_l2l := false.B 40214a67055Ssfencevma s0_has_rob_entry := false.B 403e50f3145Ssfencevma s0_rsIdx := 0.U 404e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 405e50f3145Ssfencevma s0_mshrid := 0.U 40614a67055Ssfencevma s0_isFirstIssue := false.B 40714a67055Ssfencevma s0_fast_rep := false.B 40814a67055Ssfencevma s0_ld_rep := false.B 40914a67055Ssfencevma s0_l2l_fwd := false.B 41014a67055Ssfencevma s0_prf := true.B 41114a67055Ssfencevma s0_prf_rd := !src.is_store 41214a67055Ssfencevma s0_prf_wr := src.is_store 41314a67055Ssfencevma s0_sched_idx := 0.U 41414a67055Ssfencevma } 41514a67055Ssfencevma 41614a67055Ssfencevma def fromIntIssueSource(src: ExuInput) = { 41714a67055Ssfencevma s0_vaddr := src.src(0) + SignExt(src.uop.ctrl.imm(11, 0), VAddrBits) 418cdbff57cSHaoyuan Feng s0_mask := genVWmask(s0_vaddr, src.uop.ctrl.fuOpType(1,0)) 41914a67055Ssfencevma s0_uop := src.uop 42014a67055Ssfencevma s0_try_l2l := false.B 42114a67055Ssfencevma s0_has_rob_entry := true.B 42214a67055Ssfencevma s0_rsIdx := io.rsIdx 423e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 424e50f3145Ssfencevma s0_mshrid := 0.U 42514a67055Ssfencevma s0_isFirstIssue := true.B 42614a67055Ssfencevma s0_fast_rep := false.B 42714a67055Ssfencevma s0_ld_rep := false.B 42814a67055Ssfencevma s0_l2l_fwd := false.B 42914a67055Ssfencevma s0_prf := LSUOpType.isPrefetch(src.uop.ctrl.fuOpType) 43014a67055Ssfencevma s0_prf_rd := src.uop.ctrl.fuOpType === LSUOpType.prefetch_r 43114a67055Ssfencevma s0_prf_wr := src.uop.ctrl.fuOpType === LSUOpType.prefetch_w 43214a67055Ssfencevma s0_sched_idx := 0.U 43314a67055Ssfencevma } 43414a67055Ssfencevma 43514a67055Ssfencevma def fromVecIssueSource() = { 43614a67055Ssfencevma s0_vaddr := 0.U 43714a67055Ssfencevma s0_mask := 0.U 43814a67055Ssfencevma s0_uop := 0.U.asTypeOf(new MicroOp) 43914a67055Ssfencevma s0_try_l2l := false.B 44014a67055Ssfencevma s0_has_rob_entry := false.B 44114a67055Ssfencevma s0_rsIdx := 0.U 44214a67055Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 44314a67055Ssfencevma s0_mshrid := 0.U 44414a67055Ssfencevma s0_isFirstIssue := false.B 44514a67055Ssfencevma s0_fast_rep := false.B 44614a67055Ssfencevma s0_ld_rep := false.B 44714a67055Ssfencevma s0_l2l_fwd := false.B 44814a67055Ssfencevma s0_prf := false.B 44914a67055Ssfencevma s0_prf_rd := false.B 45014a67055Ssfencevma s0_prf_wr := false.B 45114a67055Ssfencevma s0_sched_idx := 0.U 45214a67055Ssfencevma } 45314a67055Ssfencevma 45414a67055Ssfencevma def fromLoadToLoadSource(src: LoadToLoadIO) = { 455e50f3145Ssfencevma s0_vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 456c163075eSsfencevma s0_mask := genVWmask(s0_vaddr, io.ld_fast_fuOpType(1, 0)) 45714a67055Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 45814a67055Ssfencevma // Assume the pointer chasing is always ld. 459c163075eSsfencevma s0_uop.ctrl.fuOpType := io.ld_fast_fuOpType 460e50f3145Ssfencevma s0_try_l2l := true.B 46114a67055Ssfencevma // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing 46214a67055Ssfencevma // because these signals will be updated in S1 46314a67055Ssfencevma s0_has_rob_entry := false.B 464e50f3145Ssfencevma s0_rsIdx := 0.U 465e50f3145Ssfencevma s0_mshrid := 0.U 466e50f3145Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 46714a67055Ssfencevma s0_isFirstIssue := true.B 46814a67055Ssfencevma s0_fast_rep := false.B 46914a67055Ssfencevma s0_ld_rep := false.B 47014a67055Ssfencevma s0_l2l_fwd := true.B 47114a67055Ssfencevma s0_prf := false.B 47214a67055Ssfencevma s0_prf_rd := false.B 47314a67055Ssfencevma s0_prf_wr := false.B 47414a67055Ssfencevma s0_sched_idx := 0.U 47514a67055Ssfencevma } 47614a67055Ssfencevma 47714a67055Ssfencevma // set default 47814a67055Ssfencevma s0_uop := DontCare 47976e71c02Shappy-lx when (s0_super_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 48076e71c02Shappy-lx .elsewhen (s0_ld_fast_rep_select) { fromFastReplaySource(io.fast_rep_in.bits) } 48114a67055Ssfencevma .elsewhen (s0_ld_rep_select) { fromNormalReplaySource(io.replay.bits) } 48214a67055Ssfencevma .elsewhen (s0_hw_prf_select) { fromPrefetchSource(io.prefetch_req.bits) } 48314a67055Ssfencevma .elsewhen (s0_int_iss_select) { fromIntIssueSource(io.ldin.bits) } 48414a67055Ssfencevma .elsewhen (s0_vec_iss_select) { fromVecIssueSource() } 48514a67055Ssfencevma .otherwise { 48614a67055Ssfencevma if (EnableLoadToLoadForward) { 48714a67055Ssfencevma fromLoadToLoadSource(io.l2l_fwd_in) 48814a67055Ssfencevma } else { 48914a67055Ssfencevma fromNullSource() 49014a67055Ssfencevma } 49114a67055Ssfencevma } 49214a67055Ssfencevma 49314a67055Ssfencevma // address align check 49414a67055Ssfencevma val s0_addr_aligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List( 49514a67055Ssfencevma "b00".U -> true.B, //b 49614a67055Ssfencevma "b01".U -> (s0_vaddr(0) === 0.U), //h 49714a67055Ssfencevma "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 49814a67055Ssfencevma "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 49914a67055Ssfencevma )) 50014a67055Ssfencevma 50114a67055Ssfencevma // accept load flow if dcache ready (tlb is always ready) 50214a67055Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 50314a67055Ssfencevma s0_out := DontCare 50414a67055Ssfencevma s0_out.rsIdx := s0_rsIdx 50514a67055Ssfencevma s0_out.vaddr := s0_vaddr 50614a67055Ssfencevma s0_out.mask := s0_mask 50714a67055Ssfencevma s0_out.uop := s0_uop 50814a67055Ssfencevma s0_out.isFirstIssue := s0_isFirstIssue 50914a67055Ssfencevma s0_out.hasROBEntry := s0_has_rob_entry 51014a67055Ssfencevma s0_out.isPrefetch := s0_prf 51114a67055Ssfencevma s0_out.isHWPrefetch := s0_hw_prf 51214a67055Ssfencevma s0_out.isFastReplay := s0_fast_rep 51314a67055Ssfencevma s0_out.isLoadReplay := s0_ld_rep 51414a67055Ssfencevma s0_out.isFastPath := s0_l2l_fwd 51514a67055Ssfencevma s0_out.mshrid := s0_mshrid 51614a67055Ssfencevma s0_out.uop.cf.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned 51776e71c02Shappy-lx s0_out.forward_tlDchannel := s0_super_ld_rep_select 51814a67055Ssfencevma when(io.tlb.req.valid && s0_isFirstIssue) { 51914a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 52014a67055Ssfencevma }.otherwise{ 52114a67055Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime 52214a67055Ssfencevma } 52314a67055Ssfencevma s0_out.schedIndex := s0_sched_idx 52414a67055Ssfencevma 52514a67055Ssfencevma // load fast replay 52614a67055Ssfencevma io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 52714a67055Ssfencevma 52814a67055Ssfencevma // load flow source ready 52976e71c02Shappy-lx // cache missed load has highest priority 53076e71c02Shappy-lx // always accept cache missed load flow from load replay queue 53176e71c02Shappy-lx io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 53214a67055Ssfencevma 53314a67055Ssfencevma // accept load flow from rs when: 53414a67055Ssfencevma // 1) there is no lsq-replayed load 53576e71c02Shappy-lx // 2) there is no fast replayed load 53676e71c02Shappy-lx // 3) there is no high confidence prefetch request 53714a67055Ssfencevma io.ldin.ready := (s0_can_go && io.dcache.req.ready && s0_int_iss_ready) 53814a67055Ssfencevma 53914a67055Ssfencevma // for hw prefetch load flow feedback, to be added later 54014a67055Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 54114a67055Ssfencevma 54214a67055Ssfencevma // dcache replacement extra info 54314a67055Ssfencevma // TODO: should prefetch load update replacement? 544e50f3145Ssfencevma io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 54514a67055Ssfencevma 54614a67055Ssfencevma XSDebug(io.dcache.req.fire, 54714a67055Ssfencevma p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 54814a67055Ssfencevma ) 54914a67055Ssfencevma XSDebug(s0_valid, 55014a67055Ssfencevma p"S0: pc ${Hexadecimal(s0_out.uop.cf.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 55114a67055Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 55214a67055Ssfencevma 55314a67055Ssfencevma // Pipeline 55414a67055Ssfencevma // -------------------------------------------------------------------------------- 55514a67055Ssfencevma // stage 1 55614a67055Ssfencevma // -------------------------------------------------------------------------------- 55714a67055Ssfencevma // TLB resp (send paddr to dcache) 55814a67055Ssfencevma val s1_valid = RegInit(false.B) 55914a67055Ssfencevma val s1_in = Wire(new LqWriteBundle) 56014a67055Ssfencevma val s1_out = Wire(new LqWriteBundle) 56114a67055Ssfencevma val s1_kill = Wire(Bool()) 56214a67055Ssfencevma val s1_can_go = s2_ready 56314a67055Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 56414a67055Ssfencevma 56514a67055Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 56614a67055Ssfencevma when (s0_fire) { s1_valid := true.B } 56714a67055Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 56814a67055Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 56914a67055Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 57014a67055Ssfencevma 571e50f3145Ssfencevma val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError) 572e50f3145Ssfencevma val s1_fast_rep_kill = s1_fast_rep_dly_err && s1_in.isFastReplay 573e50f3145Ssfencevma val s1_l2l_fwd_dly_err = RegNext(io.l2l_fwd_in.dly_ld_err) 574e50f3145Ssfencevma val s1_l2l_fwd_kill = s1_l2l_fwd_dly_err && s1_in.isFastPath 575e50f3145Ssfencevma val s1_late_kill = s1_fast_rep_kill || s1_l2l_fwd_kill 57614a67055Ssfencevma val s1_vaddr_hi = Wire(UInt()) 57714a67055Ssfencevma val s1_vaddr_lo = Wire(UInt()) 57814a67055Ssfencevma val s1_vaddr = Wire(UInt()) 57914a67055Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 58014a67055Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 58114a67055Ssfencevma val s1_exception = ExceptionNO.selectByFu(s1_out.uop.cf.exceptionVec, lduCfg).asUInt.orR // af & pf exception were modified below. 58214a67055Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 58314a67055Ssfencevma val s1_prf = s1_in.isPrefetch 58414a67055Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 58514a67055Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 58614a67055Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 58714a67055Ssfencevma 58814a67055Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 58914a67055Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 59014a67055Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 59114a67055Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 59214a67055Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 59314a67055Ssfencevma 59414a67055Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 59514a67055Ssfencevma // printf("load idx = %d\n", s1_tlb_memidx.idx) 59614a67055Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 59714a67055Ssfencevma } 59814a67055Ssfencevma 599e50f3145Ssfencevma io.tlb.req_kill := s1_kill 60014a67055Ssfencevma io.tlb.resp.ready := true.B 60114a67055Ssfencevma 60214a67055Ssfencevma io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 60314a67055Ssfencevma io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 604e50f3145Ssfencevma io.dcache.s1_kill := s1_kill || s1_tlb_miss || s1_exception 60514a67055Ssfencevma 60614a67055Ssfencevma // store to load forwarding 607e50f3145Ssfencevma io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 60814a67055Ssfencevma io.sbuffer.vaddr := s1_vaddr 60914a67055Ssfencevma io.sbuffer.paddr := s1_paddr_dup_lsu 61014a67055Ssfencevma io.sbuffer.uop := s1_in.uop 61114a67055Ssfencevma io.sbuffer.sqIdx := s1_in.uop.sqIdx 61214a67055Ssfencevma io.sbuffer.mask := s1_in.mask 61314a67055Ssfencevma io.sbuffer.pc := s1_in.uop.cf.pc // FIXME: remove it 61414a67055Ssfencevma 615e50f3145Ssfencevma io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_prf) 61614a67055Ssfencevma io.lsq.forward.vaddr := s1_vaddr 61714a67055Ssfencevma io.lsq.forward.paddr := s1_paddr_dup_lsu 61814a67055Ssfencevma io.lsq.forward.uop := s1_in.uop 61914a67055Ssfencevma io.lsq.forward.sqIdx := s1_in.uop.sqIdx 620e50f3145Ssfencevma io.lsq.forward.sqIdxMask := 0.U 62114a67055Ssfencevma io.lsq.forward.mask := s1_in.mask 62214a67055Ssfencevma io.lsq.forward.pc := s1_in.uop.cf.pc // FIXME: remove it 62314a67055Ssfencevma 62414a67055Ssfencevma // st-ld violation query 62514a67055Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 62614a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 62714a67055Ssfencevma isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 628cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 62914a67055Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 63014a67055Ssfencevma (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 63114a67055Ssfencevma })).asUInt.orR && !s1_tlb_miss 63214a67055Ssfencevma 63314a67055Ssfencevma s1_out := s1_in 63414a67055Ssfencevma s1_out.vaddr := s1_vaddr 63514a67055Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 63614a67055Ssfencevma s1_out.tlbMiss := s1_tlb_miss 63714a67055Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 63814a67055Ssfencevma s1_out.rsIdx := s1_in.rsIdx 63914a67055Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 64014a67055Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 641e50f3145Ssfencevma s1_out.lateKill := s1_late_kill 64214a67055Ssfencevma 643e50f3145Ssfencevma when (!s1_late_kill) { 64414a67055Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 64514a67055Ssfencevma // af & pf exception were modified 64614a67055Ssfencevma s1_out.uop.cf.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld 64714a67055Ssfencevma s1_out.uop.cf.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld 64814a67055Ssfencevma } .otherwise { 64914a67055Ssfencevma s1_out.uop.cf.exceptionVec(loadAddrMisaligned) := false.B 650e50f3145Ssfencevma s1_out.uop.cf.exceptionVec(loadAccessFault) := s1_late_kill 65114a67055Ssfencevma } 65214a67055Ssfencevma 65314a67055Ssfencevma // pointer chasing 65414a67055Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 65514a67055Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 65614a67055Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 65714a67055Ssfencevma val s1_not_fast_match = WireInit(false.B) 65814a67055Ssfencevma val s1_addr_mismatch = WireInit(false.B) 65914a67055Ssfencevma val s1_addr_misaligned = WireInit(false.B) 66014a67055Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 66114a67055Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 66214a67055Ssfencevma 663e50f3145Ssfencevma s1_kill := s1_late_kill || 664e50f3145Ssfencevma s1_cancel_ptr_chasing || 665e50f3145Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 666e50f3145Ssfencevma RegEnable(s0_kill, false.B, io.ldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid) 667e50f3145Ssfencevma 668c3b763d0SYinan Xu if (EnableLoadToLoadForward) { 669c3b763d0SYinan Xu // Sometimes, we need to cancel the load-load forwarding. 670c3b763d0SYinan Xu // These can be put at S0 if timing is bad at S1. 671c3b763d0SYinan Xu // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 67214a67055Ssfencevma s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 673c163075eSsfencevma // Case 1: the address is misaligned, kill s1 674c163075eSsfencevma s1_addr_misaligned := LookupTree(s1_in.uop.ctrl.fuOpType(1, 0), List( 675c163075eSsfencevma "b00".U -> false.B, //b 676c163075eSsfencevma "b01".U -> (s1_vaddr(0) =/= 0.U), //h 677c163075eSsfencevma "b10".U -> (s1_vaddr(1, 0) =/= 0.U), //w 678c163075eSsfencevma "b11".U -> (s1_vaddr(2, 0) =/= 0.U) //d 679c163075eSsfencevma )) 680c163075eSsfencevma // Case 2: this load-load uop is cancelled 68114a67055Ssfencevma s1_ptr_chasing_canceled := !io.ldin.valid 68214a67055Ssfencevma 68314a67055Ssfencevma when (s1_try_ptr_chasing) { 684c163075eSsfencevma s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_ptr_chasing_canceled 68514a67055Ssfencevma 68614a67055Ssfencevma s1_in.uop := io.ldin.bits.uop 68714a67055Ssfencevma s1_in.rsIdx := io.rsIdx 68814a67055Ssfencevma s1_in.isFirstIssue := io.isFirstIssue 689c163075eSsfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 690e50f3145Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 691e50f3145Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 69214a67055Ssfencevma 6938744445eSMaxpicca-Li // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 69414a67055Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 69514a67055Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 696c3b763d0SYinan Xu } 697e50f3145Ssfencevma when (!s1_cancel_ptr_chasing) { 69814a67055Ssfencevma s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 69914a67055Ssfencevma when (s1_try_ptr_chasing) { 70014a67055Ssfencevma io.ldin.ready := true.B 70114a67055Ssfencevma } 702c3b763d0SYinan Xu } 703c3b763d0SYinan Xu } 704c3b763d0SYinan Xu 70514a67055Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 70614a67055Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 70714a67055Ssfencevma // to enable load-load, sqIdxMask must be calculated based on ldin.uop 70814a67055Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 70914a67055Ssfencevma // Or we calculate sqIdxMask at RS?? 71014a67055Ssfencevma io.lsq.forward.sqIdxMask := s1_sqIdx_mask 71114a67055Ssfencevma if (EnableLoadToLoadForward) { 71214a67055Ssfencevma when (s1_try_ptr_chasing) { 71314a67055Ssfencevma io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 714c3b763d0SYinan Xu } 71514a67055Ssfencevma } 716024ee227SWilliam Wang 71714a67055Ssfencevma io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 71814a67055Ssfencevma io.forward_mshr.mshrid := s1_out.mshrid 71914a67055Ssfencevma io.forward_mshr.paddr := s1_out.paddr 7200a47e4a1SWilliam Wang 72114a67055Ssfencevma XSDebug(s1_valid, 72214a67055Ssfencevma p"S1: pc ${Hexadecimal(s1_out.uop.cf.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 72314a67055Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 724683c1411Shappy-lx 72514a67055Ssfencevma // Pipeline 72614a67055Ssfencevma // -------------------------------------------------------------------------------- 72714a67055Ssfencevma // stage 2 72814a67055Ssfencevma // -------------------------------------------------------------------------------- 72914a67055Ssfencevma // s2: DCache resp 73014a67055Ssfencevma val s2_valid = RegInit(false.B) 731f6490124Ssfencevma val s2_in = Wire(new LqWriteBundle) 732f6490124Ssfencevma val s2_out = Wire(new LqWriteBundle) 73314a67055Ssfencevma val s2_kill = Wire(Bool()) 73414a67055Ssfencevma val s2_can_go = s3_ready 73514a67055Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 736e4f69d78Ssfencevma 73714a67055Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 73814a67055Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 73914a67055Ssfencevma when (s1_fire) { s2_valid := true.B } 74014a67055Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 74114a67055Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 74214a67055Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 74314a67055Ssfencevma 74414a67055Ssfencevma val s2_pmp = WireInit(io.pmp) 745f9ac118cSHaoyuan Feng 74614a67055Ssfencevma val s2_prf = s2_in.isPrefetch 74714a67055Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 74814a67055Ssfencevma 74914a67055Ssfencevma // exception that may cause load addr to be invalid / illegal 75014a67055Ssfencevma // if such exception happen, that inst and its exception info 75114a67055Ssfencevma // will be force writebacked to rob 75214a67055Ssfencevma val s2_exception_vec = WireInit(s2_in.uop.cf.exceptionVec) 75314a67055Ssfencevma when (!s2_in.lateKill) { 75414a67055Ssfencevma s2_exception_vec(loadAccessFault) := s2_in.uop.cf.exceptionVec(loadAccessFault) || s2_pmp.ld 75514a67055Ssfencevma // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 75614a67055Ssfencevma when (s2_prf || s2_in.tlbMiss) { 75714a67055Ssfencevma s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 75814a67055Ssfencevma } 75914a67055Ssfencevma } 76014a67055Ssfencevma val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR 76114a67055Ssfencevma 76214a67055Ssfencevma val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 76314a67055Ssfencevma val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 76414a67055Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 76514a67055Ssfencevma 76614a67055Ssfencevma // writeback access fault caused by ecc error / bus error 76714a67055Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 76814a67055Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 76914a67055Ssfencevma val s2_actually_mmio = s2_pmp.mmio 770e50f3145Ssfencevma val s2_mmio = !s2_prf && 771e50f3145Ssfencevma s2_actually_mmio && 772e50f3145Ssfencevma !s2_exception && 773e50f3145Ssfencevma !s2_in.tlbMiss 774e50f3145Ssfencevma 77514a67055Ssfencevma val s2_full_fwd = Wire(Bool()) 776e50f3145Ssfencevma val s2_mem_amb = s2_in.uop.cf.storeSetHit && 777e50f3145Ssfencevma io.lsq.forward.addrInvalid 77814a67055Ssfencevma 779e50f3145Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 780e50f3145Ssfencevma val s2_fwd_fail = io.lsq.forward.dataInvalid 781e50f3145Ssfencevma val s2_dcache_miss = io.dcache.resp.bits.miss && 782e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 783e50f3145Ssfencevma !s2_full_fwd 78414a67055Ssfencevma 785e50f3145Ssfencevma val s2_mq_nack = io.dcache.s2_mq_nack && 786e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 787e50f3145Ssfencevma !s2_full_fwd 788e50f3145Ssfencevma 789e50f3145Ssfencevma val s2_bank_conflict = io.dcache.s2_bank_conflict && 790e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 791e50f3145Ssfencevma !s2_full_fwd 792e50f3145Ssfencevma 793e50f3145Ssfencevma val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 794e50f3145Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 795e50f3145Ssfencevma !s2_full_fwd 796e50f3145Ssfencevma 797e50f3145Ssfencevma val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 798e50f3145Ssfencevma !io.lsq.ldld_nuke_query.req.ready 799e50f3145Ssfencevma 800e50f3145Ssfencevma val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 801e50f3145Ssfencevma !io.lsq.stld_nuke_query.req.ready 80214a67055Ssfencevma // st-ld violation query 80314a67055Ssfencevma // NeedFastRecovery Valid when 80414a67055Ssfencevma // 1. Fast recovery query request Valid. 80514a67055Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 80614a67055Ssfencevma // 3. Physical address match. 80714a67055Ssfencevma // 4. Data contains. 80814a67055Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 80914a67055Ssfencevma io.stld_nuke_query(w).valid && // query valid 81014a67055Ssfencevma isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 811cdbff57cSHaoyuan Feng // TODO: Fix me when vector instruction 81214a67055Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 81314a67055Ssfencevma (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 814e50f3145Ssfencevma })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 815e50f3145Ssfencevma 816e50f3145Ssfencevma val s2_cache_handled = io.dcache.resp.bits.handled 817e50f3145Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 818e50f3145Ssfencevma io.dcache.resp.bits.tag_error 819e50f3145Ssfencevma 820e50f3145Ssfencevma val s2_troublem = !s2_exception && 821e50f3145Ssfencevma !s2_mmio && 822e50f3145Ssfencevma !s2_prf && 823e50f3145Ssfencevma !s2_in.lateKill 824e50f3145Ssfencevma 825e50f3145Ssfencevma io.dcache.resp.ready := true.B 826e50f3145Ssfencevma val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_mmio || s2_prf || s2_in.lateKill) 827e50f3145Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 82814a67055Ssfencevma 82914a67055Ssfencevma // fast replay require 830e50f3145Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 831e50f3145Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 832e50f3145Ssfencevma !s2_dcache_miss && 833e50f3145Ssfencevma !s2_bank_conflict && 834e50f3145Ssfencevma !s2_wpu_pred_fail && 835e50f3145Ssfencevma !s2_rar_nack && 836e50f3145Ssfencevma !s2_raw_nack && 837e50f3145Ssfencevma s2_nuke 83814a67055Ssfencevma 839e50f3145Ssfencevma val s2_fast_rep = !s2_mem_amb && 840e50f3145Ssfencevma !s2_tlb_miss && 841e50f3145Ssfencevma !s2_fwd_fail && 842*ec45ae0cSsfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 84314a67055Ssfencevma s2_troublem 84414a67055Ssfencevma 845e50f3145Ssfencevma // need allocate new entry 846e50f3145Ssfencevma val s2_can_query = !s2_mem_amb && 847e50f3145Ssfencevma !s2_tlb_miss && 848e50f3145Ssfencevma !s2_fwd_fail && 849e50f3145Ssfencevma !s2_dcache_fast_rep && 850e50f3145Ssfencevma s2_troublem 851e50f3145Ssfencevma 852e50f3145Ssfencevma val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 85314a67055Ssfencevma 85414a67055Ssfencevma // ld-ld violation require 85514a67055Ssfencevma io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 85614a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 85714a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 85814a67055Ssfencevma io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 859e50f3145Ssfencevma io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 86014a67055Ssfencevma 86114a67055Ssfencevma // st-ld violation require 86214a67055Ssfencevma io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 86314a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 86414a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 86514a67055Ssfencevma io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 866e50f3145Ssfencevma io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 86714a67055Ssfencevma 86814a67055Ssfencevma // merge forward result 86914a67055Ssfencevma // lsq has higher priority than sbuffer 870cdbff57cSHaoyuan Feng val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 871cdbff57cSHaoyuan Feng val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 87214a67055Ssfencevma s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 87314a67055Ssfencevma // generate XLEN/8 Muxs 874cdbff57cSHaoyuan Feng for (i <- 0 until VLEN / 8) { 87514a67055Ssfencevma s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) 87614a67055Ssfencevma s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i)) 87714a67055Ssfencevma } 87814a67055Ssfencevma 87914a67055Ssfencevma XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 88014a67055Ssfencevma s2_in.uop.cf.pc, 88114a67055Ssfencevma io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 88214a67055Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 88314a67055Ssfencevma ) 88414a67055Ssfencevma 88514a67055Ssfencevma // 88614a67055Ssfencevma s2_out := s2_in 88714a67055Ssfencevma s2_out.data := 0.U // data will be generated in load s3 88814a67055Ssfencevma s2_out.uop.ctrl.fpWen := s2_in.uop.ctrl.fpWen && !s2_exception 88914a67055Ssfencevma s2_out.mmio := s2_mmio 890e50f3145Ssfencevma s2_out.uop.ctrl.flushPipe := false.B 89114a67055Ssfencevma s2_out.uop.cf.exceptionVec := s2_exception_vec 89214a67055Ssfencevma s2_out.forwardMask := s2_fwd_mask 89314a67055Ssfencevma s2_out.forwardData := s2_fwd_data 89414a67055Ssfencevma s2_out.handledByMSHR := s2_cache_handled 895e50f3145Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 89614a67055Ssfencevma s2_out.feedbacked := io.feedback_fast.valid 89714a67055Ssfencevma 89814a67055Ssfencevma // Generate replay signal caused by: 89914a67055Ssfencevma // * st-ld violation check 90014a67055Ssfencevma // * tlb miss 90114a67055Ssfencevma // * dcache replay 90214a67055Ssfencevma // * forward data invalid 90314a67055Ssfencevma // * dcache miss 90414a67055Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 905e50f3145Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 906e50f3145Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 907e50f3145Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 908e50f3145Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 90914a67055Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 910e50f3145Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 91114a67055Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 91214a67055Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 913e50f3145Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 91414a67055Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 91514a67055Ssfencevma s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 91614a67055Ssfencevma s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 91714a67055Ssfencevma s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 91814a67055Ssfencevma s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 91914a67055Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 92014a67055Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 92114a67055Ssfencevma 92214a67055Ssfencevma // if forward fail, replay this inst from fetch 923e50f3145Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 92414a67055Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 92514a67055Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 92614a67055Ssfencevma // io.out.bits.uop.ctrl.replayInst := false.B 92714a67055Ssfencevma 92814a67055Ssfencevma // to be removed 929f6490124Ssfencevma io.feedback_fast.valid := s2_valid && // inst is valid 930f6490124Ssfencevma !s2_in.isLoadReplay && // already feedbacked 931f6490124Ssfencevma io.lq_rep_full && // LoadQueueReplay is full 932f6490124Ssfencevma s2_out.rep_info.need_rep && // need replay 933f6490124Ssfencevma !s2_exception && // no exception is triggered 934f6490124Ssfencevma !s2_hw_prf // not hardware prefetch 93514a67055Ssfencevma io.feedback_fast.bits.hit := false.B 93614a67055Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 93714a67055Ssfencevma io.feedback_fast.bits.rsIdx := s2_in.rsIdx 93814a67055Ssfencevma io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 93914a67055Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 94014a67055Ssfencevma 94114a67055Ssfencevma // fast wakeup 94214a67055Ssfencevma io.fast_uop.valid := RegNext( 94314a67055Ssfencevma !io.dcache.s1_disable_fast_wakeup && 94414a67055Ssfencevma s1_valid && 94514a67055Ssfencevma !s1_kill && 946f9ac118cSHaoyuan Feng !io.tlb.resp.bits.miss && 94714a67055Ssfencevma !io.lsq.forward.dataInvalidFast 948e50f3145Ssfencevma ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) 94914a67055Ssfencevma io.fast_uop.bits := RegNext(s1_out.uop) 95014a67055Ssfencevma 95114a67055Ssfencevma // 95214a67055Ssfencevma io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, s1_fire) 9530d32f713Shappy-lx 954f6f10bebSsfencevma io.prefetch_train.valid := s2_valid && !s2_actually_mmio && !s2_in.tlbMiss 95514a67055Ssfencevma io.prefetch_train.bits.fromLsPipelineBundle(s2_in) 9560d32f713Shappy-lx io.prefetch_train.bits.miss := io.dcache.resp.bits.miss // TODO: use trace with bank conflict? 9573af6aa6eSWilliam Wang io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 9583af6aa6eSWilliam Wang io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 9590d32f713Shappy-lx 9600d32f713Shappy-lx 9610d32f713Shappy-lx io.prefetch_train_l1.valid := s2_valid && !s2_actually_mmio 9620d32f713Shappy-lx io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in) 9630d32f713Shappy-lx io.prefetch_train_l1.bits.miss := io.dcache.resp.bits.miss 9640d32f713Shappy-lx io.prefetch_train_l1.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 9650d32f713Shappy-lx io.prefetch_train_l1.bits.meta_access := io.dcache.resp.bits.meta_access 96604665835SMaxpicca-Li if (env.FPGAPlatform){ 96704665835SMaxpicca-Li io.dcache.s0_pc := DontCare 96804665835SMaxpicca-Li io.dcache.s1_pc := DontCare 969977e92c1SWilliam Wang io.dcache.s2_pc := DontCare 97004665835SMaxpicca-Li }else{ 97104665835SMaxpicca-Li io.dcache.s0_pc := s0_out.uop.cf.pc 97204665835SMaxpicca-Li io.dcache.s1_pc := s1_out.uop.cf.pc 97314a67055Ssfencevma io.dcache.s2_pc := s2_out.uop.cf.pc 97404665835SMaxpicca-Li } 975f6f10bebSsfencevma io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 976e4f69d78Ssfencevma 977e50f3145Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 97814a67055Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 97914a67055Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 98014a67055Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 981e50f3145Ssfencevma when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 98214a67055Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 983024ee227SWilliam Wang 98414a67055Ssfencevma // Pipeline 98514a67055Ssfencevma // -------------------------------------------------------------------------------- 98614a67055Ssfencevma // stage 3 98714a67055Ssfencevma // -------------------------------------------------------------------------------- 98814a67055Ssfencevma // writeback and update load queue 989f6490124Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 99014a67055Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 99114a67055Ssfencevma val s3_out = Wire(Valid(new ExuOutput)) 992e50f3145Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, s2_fire) 99314a67055Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 99414a67055Ssfencevma val s3_fast_rep = Wire(Bool()) 995e50f3145Ssfencevma val s3_troublem = RegNext(s2_troublem) 99614a67055Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 99714a67055Ssfencevma s3_ready := !s3_valid || s3_kill || io.ldout.ready 998a760aeb0Shappy-lx 999e50f3145Ssfencevma // forwrad last beat 1000e50f3145Ssfencevma val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1001e50f3145Ssfencevma val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, s2_valid) 1002e50f3145Ssfencevma val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid) 1003e50f3145Ssfencevma val s3_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1004e50f3145Ssfencevma io.stld_nuke_query(w).valid && // query valid 1005e50f3145Ssfencevma isAfter(s3_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1006e50f3145Ssfencevma // TODO: Fix me when vector instruction 1007e50f3145Ssfencevma (s3_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 1008e50f3145Ssfencevma (s3_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1009e50f3145Ssfencevma })).asUInt.orR && !s3_in.tlbMiss || s3_in.rep_info.nuke 1010e50f3145Ssfencevma 1011e50f3145Ssfencevma 1012594c5198Ssfencevma // s3 load fast replay 101314a67055Ssfencevma io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 101414a67055Ssfencevma io.fast_rep_out.bits := s3_in 1015594c5198Ssfencevma 101614a67055Ssfencevma io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 101714a67055Ssfencevma io.lsq.ldin.bits := s3_in 1018e50f3145Ssfencevma io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1019594c5198Ssfencevma 1020e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 102114a67055Ssfencevma io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 102214a67055Ssfencevma io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 10230d32f713Shappy-lx io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1024a760aeb0Shappy-lx 102514a67055Ssfencevma val s3_dly_ld_err = 1026e4f69d78Ssfencevma if (EnableAccurateLoadError) { 1027e50f3145Ssfencevma (s3_in.lateKill || io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable) 1028e4f69d78Ssfencevma } else { 1029e4f69d78Ssfencevma WireInit(false.B) 1030e4f69d78Ssfencevma } 103114a67055Ssfencevma io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 103214a67055Ssfencevma io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1033e50f3145Ssfencevma io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1034e4f69d78Ssfencevma 1035e50f3145Ssfencevma val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 103614a67055Ssfencevma val s3_ldld_rep_inst = 103714a67055Ssfencevma io.lsq.ldld_nuke_query.resp.valid && 103814a67055Ssfencevma io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1039e4f69d78Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 104067cddb05SWilliam Wang 1041e50f3145Ssfencevma val s3_rep_info = WireInit(s3_in.rep_info) 1042e50f3145Ssfencevma s3_rep_info.wpu_fail := s3_in.rep_info.wpu_fail && !s3_fwd_frm_d_chan_valid && s3_troublem 1043e50f3145Ssfencevma s3_rep_info.bank_conflict := s3_in.rep_info.bank_conflict && !s3_fwd_frm_d_chan_valid && s3_troublem 1044e50f3145Ssfencevma s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid && s3_troublem 1045e50f3145Ssfencevma s3_rep_info.nuke := s3_nuke && s3_troublem 104614a67055Ssfencevma val s3_rep_frm_fetch = s3_vp_match_fail || s3_ldld_rep_inst 104714a67055Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1048e50f3145Ssfencevma val s3_force_rep = s3_sel_rep_cause(LoadReplayCauses.C_TM) && 1049e50f3145Ssfencevma !s3_in.uop.cf.exceptionVec(loadAddrMisaligned) && 1050e50f3145Ssfencevma s3_troublem 1051e4f69d78Ssfencevma 105214a67055Ssfencevma val s3_exception = ExceptionNO.selectByFu(s3_in.uop.cf.exceptionVec, lduCfg).asUInt.orR 105314a67055Ssfencevma when ((s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) { 105414a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1055e4f69d78Ssfencevma } .otherwise { 105614a67055Ssfencevma io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1057e4f69d78Ssfencevma } 1058024ee227SWilliam Wang 1059e50f3145Ssfencevma // Int load, if hit, will be writebacked at s3 1060e50f3145Ssfencevma s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 106114a67055Ssfencevma s3_out.bits.uop := s3_in.uop 106214a67055Ssfencevma s3_out.bits.uop.cf.exceptionVec(loadAccessFault) := s3_dly_ld_err || s3_in.uop.cf.exceptionVec(loadAccessFault) 106314a67055Ssfencevma s3_out.bits.uop.ctrl.replayInst := s3_rep_frm_fetch 106414a67055Ssfencevma s3_out.bits.data := s3_in.data 106514a67055Ssfencevma s3_out.bits.redirectValid := false.B 106614a67055Ssfencevma s3_out.bits.redirect := DontCare 106714a67055Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 106814a67055Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 106914a67055Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 107014a67055Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 107114a67055Ssfencevma s3_out.bits.fflags := DontCare 1072024ee227SWilliam Wang 107314a67055Ssfencevma when (s3_force_rep) { 107414a67055Ssfencevma s3_out.bits.uop.cf.exceptionVec := 0.U.asTypeOf(s3_in.uop.cf.exceptionVec.cloneType) 1075e4f69d78Ssfencevma } 1076c5c06e78SWilliam Wang 1077e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1078cb9c18dcSWilliam Wang 107914a67055Ssfencevma io.lsq.ldin.bits.uop := s3_out.bits.uop 1080e4f69d78Ssfencevma 108114a67055Ssfencevma val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 108214a67055Ssfencevma io.lsq.ldld_nuke_query.revoke := s3_revoke 108314a67055Ssfencevma io.lsq.stld_nuke_query.revoke := s3_revoke 1084e4f69d78Ssfencevma 1085e4f69d78Ssfencevma // feedback slow 1086e50f3145Ssfencevma s3_fast_rep := RegNext(s2_fast_rep) && 108714a67055Ssfencevma !s3_in.feedbacked && 108814a67055Ssfencevma !s3_in.lateKill && 108914a67055Ssfencevma !s3_rep_frm_fetch && 1090b9e121dfShappy-lx !s3_exception 1091e50f3145Ssfencevma 109214a67055Ssfencevma val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.fast_rep_out.ready) && !s3_in.feedbacked 1093594c5198Ssfencevma 1094594c5198Ssfencevma // 109514a67055Ssfencevma io.feedback_slow.valid := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting 109614a67055Ssfencevma io.feedback_slow.bits.hit := !io.lsq.ldin.bits.rep_info.need_rep || io.lsq.ldin.ready 109714a67055Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 109814a67055Ssfencevma io.feedback_slow.bits.rsIdx := s3_in.rsIdx 109914a67055Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 110014a67055Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1101e4f69d78Ssfencevma 110214a67055Ssfencevma val s3_ld_wb_meta = Mux(s3_out.valid, s3_out.bits, io.lsq.uncache.bits) 110314a67055Ssfencevma 1104cb9c18dcSWilliam Wang // data from load queue refill 110514a67055Ssfencevma val s3_ld_raw_data_frm_uncache = io.lsq.ld_raw_data 110614a67055Ssfencevma val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 110714a67055Ssfencevma val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 110814a67055Ssfencevma "b000".U -> s3_merged_data_frm_uncache(63, 0), 110914a67055Ssfencevma "b001".U -> s3_merged_data_frm_uncache(63, 8), 111014a67055Ssfencevma "b010".U -> s3_merged_data_frm_uncache(63, 16), 111114a67055Ssfencevma "b011".U -> s3_merged_data_frm_uncache(63, 24), 111214a67055Ssfencevma "b100".U -> s3_merged_data_frm_uncache(63, 32), 111314a67055Ssfencevma "b101".U -> s3_merged_data_frm_uncache(63, 40), 111414a67055Ssfencevma "b110".U -> s3_merged_data_frm_uncache(63, 48), 111514a67055Ssfencevma "b111".U -> s3_merged_data_frm_uncache(63, 56) 1116cb9c18dcSWilliam Wang )) 111714a67055Ssfencevma val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1118cb9c18dcSWilliam Wang 1119cb9c18dcSWilliam Wang // data from dcache hit 112014a67055Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 112114a67055Ssfencevma s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 112214a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 112314a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 112414a67055Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1125cdbff57cSHaoyuan Feng s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1126e50f3145Ssfencevma s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, s2_valid) || s3_fwd_frm_d_chan_valid 1127e50f3145Ssfencevma s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 112814a67055Ssfencevma s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, s2_valid) 112914a67055Ssfencevma s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 113014a67055Ssfencevma s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, s2_valid) 113114a67055Ssfencevma 113214a67055Ssfencevma val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 113314a67055Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1134cdbff57cSHaoyuan Feng "b0000".U -> s3_merged_data_frm_cache(63, 0), 1135cdbff57cSHaoyuan Feng "b0001".U -> s3_merged_data_frm_cache(63, 8), 1136cdbff57cSHaoyuan Feng "b0010".U -> s3_merged_data_frm_cache(63, 16), 1137cdbff57cSHaoyuan Feng "b0011".U -> s3_merged_data_frm_cache(63, 24), 1138cdbff57cSHaoyuan Feng "b0100".U -> s3_merged_data_frm_cache(63, 32), 1139cdbff57cSHaoyuan Feng "b0101".U -> s3_merged_data_frm_cache(63, 40), 1140cdbff57cSHaoyuan Feng "b0110".U -> s3_merged_data_frm_cache(63, 48), 1141cdbff57cSHaoyuan Feng "b0111".U -> s3_merged_data_frm_cache(63, 56), 1142cdbff57cSHaoyuan Feng "b1000".U -> s3_merged_data_frm_cache(127, 64), 1143cdbff57cSHaoyuan Feng "b1001".U -> s3_merged_data_frm_cache(127, 72), 1144cdbff57cSHaoyuan Feng "b1010".U -> s3_merged_data_frm_cache(127, 80), 1145cdbff57cSHaoyuan Feng "b1011".U -> s3_merged_data_frm_cache(127, 88), 1146cdbff57cSHaoyuan Feng "b1100".U -> s3_merged_data_frm_cache(127, 96), 1147cdbff57cSHaoyuan Feng "b1101".U -> s3_merged_data_frm_cache(127, 104), 1148cdbff57cSHaoyuan Feng "b1110".U -> s3_merged_data_frm_cache(127, 112), 1149cdbff57cSHaoyuan Feng "b1111".U -> s3_merged_data_frm_cache(127, 120) 1150cb9c18dcSWilliam Wang )) 115114a67055Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1152cb9c18dcSWilliam Wang 1153e4f69d78Ssfencevma // FIXME: add 1 cycle delay ? 115414a67055Ssfencevma io.lsq.uncache.ready := !s3_out.valid 115514a67055Ssfencevma io.ldout.bits := s3_ld_wb_meta 115614a67055Ssfencevma io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 115714a67055Ssfencevma io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 115814a67055Ssfencevma io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1159c837faaaSWilliam Wang 1160c837faaaSWilliam Wang 1161a19ae480SWilliam Wang // fast load to load forward 1162e50f3145Ssfencevma io.l2l_fwd_out.valid := s3_out.valid && !s3_in.lateKill 1163c163075eSsfencevma io.l2l_fwd_out.data := s3_ld_data_frm_cache 116414a67055Ssfencevma io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error 1165a19ae480SWilliam Wang 1166b52348aeSWilliam Wang // trigger 116714a67055Ssfencevma val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 116814a67055Ssfencevma val hit_ld_addr_trig_hit_vec = Wire(Vec(3, Bool())) 116914a67055Ssfencevma val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1170b978565cSWilliam Wang (0 until 3).map{i => { 1171e4f69d78Ssfencevma val tdata2 = RegNext(io.trigger(i).tdata2) 1172e4f69d78Ssfencevma val matchType = RegNext(io.trigger(i).matchType) 1173e4f69d78Ssfencevma val tEnable = RegNext(io.trigger(i).tEnable) 11740277f8caSLi Qianruo 117514a67055Ssfencevma hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 117614a67055Ssfencevma io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 117714a67055Ssfencevma io.trigger(i).lastDataHit := TriggerCmp(last_valid_data, tdata2, matchType, tEnable) 1178b978565cSWilliam Wang }} 117914a67055Ssfencevma io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1180b978565cSWilliam Wang 1181e4f69d78Ssfencevma // FIXME: please move this part to LoadQueueReplay 1182e4f69d78Ssfencevma io.debug_ls := DontCare 11838744445eSMaxpicca-Li 118414a67055Ssfencevma // Topdown 118514a67055Ssfencevma io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 118614a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 118714a67055Ssfencevma io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 118814a67055Ssfencevma io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 118914a67055Ssfencevma io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 119014a67055Ssfencevma io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 11910d32f713Shappy-lx io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 11920d32f713Shappy-lx io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 119314a67055Ssfencevma 119414a67055Ssfencevma // perf cnt 11951b027d07Ssfencevma XSPerfAccumulate("s0_in_valid", io.ldin.valid) 11961b027d07Ssfencevma XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 11971b027d07Ssfencevma XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_isFirstIssue) 11981b027d07Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.replay.fire) 11991b027d07Ssfencevma XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_isFirstIssue) 12001b027d07Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 120114a67055Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 120214a67055Ssfencevma XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 12031b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 12041b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 12051b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 12061b027d07Ssfencevma XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 12071b027d07Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 12081b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 12091b027d07Ssfencevma XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_prf && s0_int_iss_select) 12101b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 12111b027d07Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 121214a67055Ssfencevma 12131b027d07Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 12141b027d07Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 12151b027d07Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 12161b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 12171b027d07Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 121814a67055Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1219e50f3145Ssfencevma XSPerfAccumulate("s1_late_kill", s1_valid && s1_fast_rep_kill) 122014a67055Ssfencevma 12211b027d07Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 12221b027d07Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 12231b027d07Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1224e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1225e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1226257f9711Shappy-lx XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 12271b027d07Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1228e50f3145Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1229e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1230e50f3145Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 123114a67055Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 12321b027d07Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1233e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1234e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1235e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1236e50f3145Ssfencevma XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1237a11e9ab9Shappy-lx XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1238a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1239a11e9ab9Shappy-lx XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 124014a67055Ssfencevma 1241e50f3145Ssfencevma XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 1242e50f3145Ssfencevma 124314a67055Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 124414a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 124514a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 124614a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 124714a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 124814a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 124914a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 125014a67055Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1251d2b20d1aSTang Haojin 12528744445eSMaxpicca-Li // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1253b52348aeSWilliam Wang // hardware performance counter 1254cd365d4cSrvcoresjw val perfEvents = Seq( 125514a67055Ssfencevma ("load_s0_in_fire ", s0_fire ), 125614a67055Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 125714a67055Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 125814a67055Ssfencevma ("load_s1_in_fire ", s0_fire ), 125914a67055Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 126014a67055Ssfencevma ("load_s2_in_fire ", s1_fire ), 126114a67055Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1262cd365d4cSrvcoresjw ) 12631ca0e4f3SYinan Xu generatePerfEvent() 1264cd365d4cSrvcoresjw 126514a67055Ssfencevma when(io.ldout.fire){ 126614a67055Ssfencevma XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc) 1267c5c06e78SWilliam Wang } 126814a67055Ssfencevma // end 1269024ee227SWilliam Wang}