1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27import xiangshan.backend.fu.PMPRespBundle 28import xiangshan.backend.fu.FuConfig._ 29import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30import xiangshan.backend.rob.RobPtr 31import xiangshan.backend.ctrlblock.DebugLsInfoBundle 32import xiangshan.backend.fu.NewCSR._ 33import xiangshan.backend.fu.util.SdtrigExt 34import xiangshan.cache._ 35import xiangshan.cache.wpu.ReplayCarry 36import xiangshan.cache.mmu._ 37import xiangshan.mem.mdp._ 38 39class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 40 with HasDCacheParameters 41 with HasTlbConst 42{ 43 // mshr refill index 44 val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 45 // get full data from store queue and sbuffer 46 val full_fwd = Bool() 47 // wait for data from store inst's store queue index 48 val data_inv_sq_idx = new SqPtr 49 // wait for address from store queue index 50 val addr_inv_sq_idx = new SqPtr 51 // replay carry 52 val rep_carry = new ReplayCarry(nWays) 53 // data in last beat 54 val last_beat = Bool() 55 // replay cause 56 val cause = Vec(LoadReplayCauses.allCauses, Bool()) 57 // performance debug information 58 val debug = new PerfDebugInfo 59 // tlb hint 60 val tlb_id = UInt(log2Up(loadfiltersize).W) 61 val tlb_full = Bool() 62 63 // alias 64 def mem_amb = cause(LoadReplayCauses.C_MA) 65 def tlb_miss = cause(LoadReplayCauses.C_TM) 66 def fwd_fail = cause(LoadReplayCauses.C_FF) 67 def dcache_rep = cause(LoadReplayCauses.C_DR) 68 def dcache_miss = cause(LoadReplayCauses.C_DM) 69 def wpu_fail = cause(LoadReplayCauses.C_WF) 70 def bank_conflict = cause(LoadReplayCauses.C_BC) 71 def rar_nack = cause(LoadReplayCauses.C_RAR) 72 def raw_nack = cause(LoadReplayCauses.C_RAW) 73 def nuke = cause(LoadReplayCauses.C_NK) 74 def need_rep = cause.asUInt.orR 75} 76 77 78class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 79 val ldin = DecoupledIO(new LqWriteBundle) 80 val uncache = Flipped(DecoupledIO(new MemExuOutput)) 81 val ld_raw_data = Input(new LoadDataFromLQBundle) 82 val forward = new PipeLoadForwardQueryIO 83 val stld_nuke_query = new LoadNukeQueryIO 84 val ldld_nuke_query = new LoadNukeQueryIO 85} 86 87class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 88 val valid = Bool() 89 val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 90 val dly_ld_err = Bool() 91} 92 93class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 94 val tdata2 = Input(UInt(64.W)) 95 val matchType = Input(UInt(2.W)) 96 val tEnable = Input(Bool()) // timing is calculated before this 97 val addrHit = Output(Bool()) 98} 99 100class LoadUnit(implicit p: Parameters) extends XSModule 101 with HasLoadHelper 102 with HasPerfEvents 103 with HasDCacheParameters 104 with HasCircularQueuePtrHelper 105 with HasVLSUParameters 106 with SdtrigExt 107{ 108 val io = IO(new Bundle() { 109 // control 110 val redirect = Flipped(ValidIO(new Redirect)) 111 val csrCtrl = Flipped(new CustomCSRCtrlIO) 112 113 // int issue path 114 val ldin = Flipped(Decoupled(new MemExuInput)) 115 val ldout = Decoupled(new MemExuOutput) 116 117 // vec issue path 118 val vecldin = Flipped(Decoupled(new VecPipeBundle)) 119 val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false)) 120 121 // misalignBuffer issue path 122 val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle)) 123 val misalign_ldout = Valid(new LqWriteBundle) 124 125 // data path 126 val tlb = new TlbRequestIO(2) 127 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 128 val dcache = new DCacheLoadIO 129 val sbuffer = new LoadForwardQueryIO 130 val lsq = new LoadToLsqIO 131 val tl_d_channel = Input(new DcacheToLduForwardIO) 132 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 133 // val refill = Flipped(ValidIO(new Refill)) 134 val l2_hint = Input(Valid(new L2ToL1Hint)) 135 val tlb_hint = Flipped(new TlbHintReq) 136 // fast wakeup 137 // TODO: implement vector fast wakeup 138 val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 139 140 // trigger 141 val fromCsrTrigger = Input(new CsrTriggerBundle) 142 143 // prefetch 144 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 145 val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 146 // speculative for gated control 147 val s1_prefetch_spec = Output(Bool()) 148 val s2_prefetch_spec = Output(Bool()) 149 150 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 151 val canAcceptLowConfPrefetch = Output(Bool()) 152 val canAcceptHighConfPrefetch = Output(Bool()) 153 154 // ifetchPrefetch 155 val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle) 156 157 // load to load fast path 158 val l2l_fwd_in = Input(new LoadToLoadIO) 159 val l2l_fwd_out = Output(new LoadToLoadIO) 160 161 val ld_fast_match = Input(Bool()) 162 val ld_fast_fuOpType = Input(UInt()) 163 val ld_fast_imm = Input(UInt(12.W)) 164 165 // rs feedback 166 val wakeup = ValidIO(new DynInst) 167 val feedback_fast = ValidIO(new RSFeedback) // stage 2 168 val feedback_slow = ValidIO(new RSFeedback) // stage 3 169 val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 170 171 // load ecc error 172 val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 173 174 // schedule error query 175 val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 176 177 // queue-based replay 178 val replay = Flipped(Decoupled(new LsPipelineBundle)) 179 val lq_rep_full = Input(Bool()) 180 181 // misc 182 val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 183 184 // Load fast replay path 185 val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 186 val fast_rep_out = Decoupled(new LqWriteBundle) 187 188 // to misalign buffer 189 val misalign_buf = Valid(new LqWriteBundle) 190 191 // Load RAR rollback 192 val rollback = Valid(new Redirect) 193 194 // perf 195 val debug_ls = Output(new DebugLsInfoBundle) 196 val lsTopdownInfo = Output(new LsTopdownInfo) 197 val correctMissTrain = Input(Bool()) 198 }) 199 200 val s1_ready, s2_ready, s3_ready = WireInit(false.B) 201 202 // Pipeline 203 // -------------------------------------------------------------------------------- 204 // stage 0 205 // -------------------------------------------------------------------------------- 206 // generate addr, use addr to query DCache and DTLB 207 val s0_valid = Wire(Bool()) 208 val s0_mmio_select = Wire(Bool()) 209 val s0_kill = Wire(Bool()) 210 val s0_can_go = s1_ready 211 val s0_fire = s0_valid && s0_can_go 212 val s0_mmio_fire = s0_mmio_select && s0_can_go 213 val s0_out = Wire(new LqWriteBundle) 214 val s0_tlb_valid = Wire(Bool()) 215 val s0_tlb_hlv = Wire(Bool()) 216 val s0_tlb_hlvx = Wire(Bool()) 217 val s0_tlb_vaddr = Wire(UInt(VAddrBits.W)) 218 val s0_tlb_fullva = Wire(UInt(XLEN.W)) 219 val s0_dcache_vaddr = Wire(UInt(VAddrBits.W)) 220 221 // flow source bundle 222 class FlowSource extends Bundle { 223 val vaddr = UInt(VAddrBits.W) 224 val mask = UInt((VLEN/8).W) 225 val uop = new DynInst 226 val try_l2l = Bool() 227 val has_rob_entry = Bool() 228 val rep_carry = new ReplayCarry(nWays) 229 val mshrid = UInt(log2Up(cfg.nMissEntries).W) 230 val isFirstIssue = Bool() 231 val fast_rep = Bool() 232 val ld_rep = Bool() 233 val l2l_fwd = Bool() 234 val prf = Bool() 235 val prf_rd = Bool() 236 val prf_wr = Bool() 237 val prf_i = Bool() 238 val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 239 // Record the issue port idx of load issue queue. This signal is used by load cancel. 240 val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 241 val frm_mabuf = Bool() 242 // vec only 243 val isvec = Bool() 244 val is128bit = Bool() 245 val uop_unit_stride_fof = Bool() 246 val reg_offset = UInt(vOffsetBits.W) 247 val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 248 val is_first_ele = Bool() 249 // val flowPtr = new VlflowPtr 250 val usSecondInv = Bool() 251 val mbIndex = UInt(vlmBindexBits.W) 252 val elemIdx = UInt(elemIdxBits.W) 253 val elemIdxInsideVd = UInt(elemIdxBits.W) 254 val alignedType = UInt(alignTypeBits.W) 255 val vecBaseVaddr = UInt(VAddrBits.W) 256 } 257 val s0_sel_src = Wire(new FlowSource) 258 259 // load flow select/gen 260 // src0: misalignBuffer load (io.misalign_ldin) 261 // src1: super load replayed by LSQ (cache miss replay) (io.replay) 262 // src2: fast load replay (io.fast_rep_in) 263 // src3: mmio (io.lsq.uncache) 264 // src4: load replayed by LSQ (io.replay) 265 // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch) 266 // NOTE: Now vec/int loads are sent from same RS 267 // A vec load will be splited into multiple uops, 268 // so as long as one uop is issued, 269 // the other uops should have higher priority 270 // src6: vec read from RS (io.vecldin) 271 // src7: int read / software prefetch first issue from RS (io.in) 272 // src8: load try pointchaising when no issued or replayed load (io.fastpath) 273 // src9: hardware prefetch from prefetchor (high confidence) (io.prefetch) 274 // priority: high to low 275 val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 276 private val SRC_NUM = 10 277 private val Seq( 278 mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, lsq_rep_idx, 279 high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx 280 ) = (0 until SRC_NUM).toSeq 281 // load flow source valid 282 val s0_src_valid_vec = WireInit(VecInit(Seq( 283 io.misalign_ldin.valid, 284 io.replay.valid && io.replay.bits.forward_tlDchannel, 285 io.fast_rep_in.valid, 286 io.lsq.uncache.valid, 287 io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall, 288 io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U, 289 io.vecldin.valid, 290 io.ldin.valid, // int flow first issue or software prefetch 291 io.l2l_fwd_in.valid, 292 io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U, 293 ))) 294 // load flow source ready 295 val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool())) 296 s0_src_ready_vec(0) := true.B 297 for(i <- 1 until SRC_NUM){ 298 s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _) 299 } 300 // load flow source select (OH) 301 val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)})) 302 val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx) 303 304 if (backendParams.debugEn){ 305 dontTouch(s0_src_valid_vec) 306 dontTouch(s0_src_ready_vec) 307 dontTouch(s0_src_select_vec) 308 } 309 310 val s0_tlb_no_query = s0_hw_prf_select || s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) || s0_sel_src.prf_i 311 s0_valid := ( 312 s0_src_valid_vec(mab_idx) || 313 s0_src_valid_vec(super_rep_idx) || 314 s0_src_valid_vec(fast_rep_idx) || 315 s0_src_valid_vec(lsq_rep_idx) || 316 s0_src_valid_vec(high_pf_idx) || 317 s0_src_valid_vec(vec_iss_idx) || 318 s0_src_valid_vec(int_iss_idx) || 319 s0_src_valid_vec(l2l_fwd_idx) || 320 s0_src_valid_vec(low_pf_idx) 321 ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready && !s0_kill 322 323 s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill 324 325 // if is hardware prefetch or fast replay, don't send valid to tlb 326 s0_tlb_valid := ( 327 s0_src_valid_vec(mab_idx) || 328 s0_src_valid_vec(super_rep_idx) || 329 s0_src_valid_vec(lsq_rep_idx) || 330 s0_src_valid_vec(vec_iss_idx) || 331 s0_src_valid_vec(int_iss_idx) || 332 s0_src_valid_vec(l2l_fwd_idx) 333 ) && io.dcache.req.ready 334 335 // which is S0's out is ready and dcache is ready 336 val s0_try_ptr_chasing = s0_src_select_vec(l2l_fwd_idx) 337 val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 338 val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 339 val s0_ptr_chasing_canceled = WireInit(false.B) 340 s0_kill := s0_ptr_chasing_canceled 341 342 // prefetch related ctrl signal 343 io.canAcceptLowConfPrefetch := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready 344 io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready 345 346 // query DTLB 347 io.tlb.req.valid := s0_tlb_valid 348 io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 349 Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 350 TlbCmd.read 351 ) 352 io.tlb.req.bits.isPrefetch := s0_sel_src.prf 353 io.tlb.req.bits.vaddr := s0_tlb_vaddr 354 io.tlb.req.bits.fullva := s0_tlb_fullva 355 io.tlb.req.bits.checkfullva := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx) 356 io.tlb.req.bits.hyperinst := s0_tlb_hlv 357 io.tlb.req.bits.hlvx := s0_tlb_hlvx 358 io.tlb.req.bits.size := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType)) 359 io.tlb.req.bits.kill := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it 360 io.tlb.req.bits.memidx.is_ld := true.B 361 io.tlb.req.bits.memidx.is_st := false.B 362 io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 363 io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 364 io.tlb.req.bits.no_translate := s0_tlb_no_query // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check 365 io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 366 io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 367 368 // query DCache 369 io.dcache.req.valid := s0_valid && !s0_sel_src.prf_i 370 io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 371 MemoryOpConstants.M_PFR, 372 Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 373 ) 374 io.dcache.req.bits.vaddr := s0_dcache_vaddr 375 io.dcache.req.bits.mask := s0_sel_src.mask 376 io.dcache.req.bits.data := DontCare 377 io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 378 io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 379 io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 380 io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 381 io.dcache.req.bits.id := DontCare // TODO: update cache meta 382 io.dcache.req.bits.lqIdx := s0_sel_src.uop.lqIdx 383 io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 384 io.dcache.is128Req := s0_sel_src.is128bit 385 386 // load flow priority mux 387 def fromNullSource(): FlowSource = { 388 val out = WireInit(0.U.asTypeOf(new FlowSource)) 389 out 390 } 391 392 def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = { 393 val out = WireInit(0.U.asTypeOf(new FlowSource)) 394 out.vaddr := src.vaddr 395 out.mask := src.mask 396 out.uop := src.uop 397 out.try_l2l := false.B 398 out.has_rob_entry := false.B 399 out.rep_carry := src.replayCarry 400 out.mshrid := src.mshrid 401 out.frm_mabuf := true.B 402 out.isFirstIssue := false.B 403 out.fast_rep := false.B 404 out.ld_rep := false.B 405 out.l2l_fwd := false.B 406 out.prf := false.B 407 out.prf_rd := false.B 408 out.prf_wr := false.B 409 out.sched_idx := src.schedIndex 410 out.isvec := false.B 411 out.is128bit := src.is128bit 412 out.vecActive := true.B 413 out 414 } 415 416 def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 417 val out = WireInit(0.U.asTypeOf(new FlowSource)) 418 out.mask := src.mask 419 out.uop := src.uop 420 out.try_l2l := false.B 421 out.has_rob_entry := src.hasROBEntry 422 out.rep_carry := src.rep_info.rep_carry 423 out.mshrid := src.rep_info.mshr_id 424 out.frm_mabuf := src.isFrmMisAlignBuf 425 out.isFirstIssue := false.B 426 out.fast_rep := true.B 427 out.ld_rep := src.isLoadReplay 428 out.l2l_fwd := false.B 429 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 430 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 431 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 432 out.prf_i := false.B 433 out.sched_idx := src.schedIndex 434 out.isvec := src.isvec 435 out.is128bit := src.is128bit 436 out.uop_unit_stride_fof := src.uop_unit_stride_fof 437 out.reg_offset := src.reg_offset 438 out.vecActive := src.vecActive 439 out.is_first_ele := src.is_first_ele 440 out.usSecondInv := src.usSecondInv 441 out.mbIndex := src.mbIndex 442 out.elemIdx := src.elemIdx 443 out.elemIdxInsideVd := src.elemIdxInsideVd 444 out.alignedType := src.alignedType 445 out 446 } 447 448 // TODO: implement vector mmio 449 def fromMmioSource(src: MemExuOutput) = { 450 val out = WireInit(0.U.asTypeOf(new FlowSource)) 451 out.mask := 0.U 452 out.uop := src.uop 453 out.try_l2l := false.B 454 out.has_rob_entry := false.B 455 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 456 out.mshrid := 0.U 457 out.frm_mabuf := false.B 458 out.isFirstIssue := false.B 459 out.fast_rep := false.B 460 out.ld_rep := false.B 461 out.l2l_fwd := false.B 462 out.prf := false.B 463 out.prf_rd := false.B 464 out.prf_wr := false.B 465 out.prf_i := false.B 466 out.sched_idx := 0.U 467 out.vecActive := true.B 468 out 469 } 470 471 def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 472 val out = WireInit(0.U.asTypeOf(new FlowSource)) 473 out.mask := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0))) 474 out.uop := src.uop 475 out.try_l2l := false.B 476 out.has_rob_entry := true.B 477 out.rep_carry := src.replayCarry 478 out.mshrid := src.mshrid 479 out.frm_mabuf := false.B 480 out.isFirstIssue := false.B 481 out.fast_rep := false.B 482 out.ld_rep := true.B 483 out.l2l_fwd := false.B 484 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 485 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 486 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 487 out.prf_i := false.B 488 out.sched_idx := src.schedIndex 489 out.isvec := src.isvec 490 out.is128bit := src.is128bit 491 out.uop_unit_stride_fof := src.uop_unit_stride_fof 492 out.reg_offset := src.reg_offset 493 out.vecActive := src.vecActive 494 out.is_first_ele := src.is_first_ele 495 out.usSecondInv := src.usSecondInv 496 out.mbIndex := src.mbIndex 497 out.elemIdx := src.elemIdx 498 out.elemIdxInsideVd := src.elemIdxInsideVd 499 out.alignedType := src.alignedType 500 out 501 } 502 503 // TODO: implement vector prefetch 504 def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 505 val out = WireInit(0.U.asTypeOf(new FlowSource)) 506 out.mask := 0.U 507 out.uop := DontCare 508 out.try_l2l := false.B 509 out.has_rob_entry := false.B 510 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 511 out.mshrid := 0.U 512 out.frm_mabuf := false.B 513 out.isFirstIssue := false.B 514 out.fast_rep := false.B 515 out.ld_rep := false.B 516 out.l2l_fwd := false.B 517 out.prf := true.B 518 out.prf_rd := !src.is_store 519 out.prf_wr := src.is_store 520 out.prf_i := false.B 521 out.sched_idx := 0.U 522 out 523 } 524 525 def fromVecIssueSource(src: VecPipeBundle): FlowSource = { 526 val out = WireInit(0.U.asTypeOf(new FlowSource)) 527 out.mask := src.mask 528 out.uop := src.uop 529 out.try_l2l := false.B 530 out.has_rob_entry := true.B 531 // TODO: VLSU, implement replay carry 532 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 533 out.mshrid := 0.U 534 out.frm_mabuf := false.B 535 // TODO: VLSU, implement first issue 536// out.isFirstIssue := src.isFirstIssue 537 out.fast_rep := false.B 538 out.ld_rep := false.B 539 out.l2l_fwd := false.B 540 out.prf := false.B 541 out.prf_rd := false.B 542 out.prf_wr := false.B 543 out.prf_i := false.B 544 out.sched_idx := 0.U 545 // Vector load interface 546 out.isvec := true.B 547 // vector loads only access a single element at a time, so 128-bit path is not used for now 548 out.is128bit := is128Bit(src.alignedType) 549 out.uop_unit_stride_fof := src.uop_unit_stride_fof 550 // out.rob_idx_valid := src.rob_idx_valid 551 // out.inner_idx := src.inner_idx 552 // out.rob_idx := src.rob_idx 553 out.reg_offset := src.reg_offset 554 // out.offset := src.offset 555 out.vecActive := src.vecActive 556 out.is_first_ele := src.is_first_ele 557 // out.flowPtr := src.flowPtr 558 out.usSecondInv := src.usSecondInv 559 out.mbIndex := src.mBIndex 560 out.elemIdx := src.elemIdx 561 out.elemIdxInsideVd := src.elemIdxInsideVd 562 out.vecBaseVaddr := src.basevaddr 563 out.alignedType := src.alignedType 564 out 565 } 566 567 def fromIntIssueSource(src: MemExuInput): FlowSource = { 568 val out = WireInit(0.U.asTypeOf(new FlowSource)) 569 val addr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 570 out.mask := genVWmask(addr, src.uop.fuOpType(1,0)) 571 out.uop := src.uop 572 out.try_l2l := false.B 573 out.has_rob_entry := true.B 574 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 575 out.mshrid := 0.U 576 out.frm_mabuf := false.B 577 out.isFirstIssue := true.B 578 out.fast_rep := false.B 579 out.ld_rep := false.B 580 out.l2l_fwd := false.B 581 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 582 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 583 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 584 out.prf_i := src.uop.fuOpType === LSUOpType.prefetch_i 585 out.sched_idx := 0.U 586 out.vecActive := true.B // true for scala load 587 out 588 } 589 590 // TODO: implement vector l2l 591 def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 592 val out = WireInit(0.U.asTypeOf(new FlowSource)) 593 out.mask := genVWmask(0.U, LSUOpType.ld) 594 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 595 // Assume the pointer chasing is always ld. 596 out.uop.fuOpType := LSUOpType.ld 597 out.try_l2l := true.B 598 // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 599 // because these signals will be updated in S1 600 out.has_rob_entry := false.B 601 out.mshrid := 0.U 602 out.frm_mabuf := false.B 603 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 604 out.isFirstIssue := true.B 605 out.fast_rep := false.B 606 out.ld_rep := false.B 607 out.l2l_fwd := true.B 608 out.prf := false.B 609 out.prf_rd := false.B 610 out.prf_wr := false.B 611 out.prf_i := false.B 612 out.sched_idx := 0.U 613 out 614 } 615 616 // set default 617 val s0_src_selector = WireInit(s0_src_valid_vec) 618 if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B } 619 val s0_src_format = Seq( 620 fromMisAlignBufferSource(io.misalign_ldin.bits), 621 fromNormalReplaySource(io.replay.bits), 622 fromFastReplaySource(io.fast_rep_in.bits), 623 fromMmioSource(io.lsq.uncache.bits), 624 fromNormalReplaySource(io.replay.bits), 625 fromPrefetchSource(io.prefetch_req.bits), 626 fromVecIssueSource(io.vecldin.bits), 627 fromIntIssueSource(io.ldin.bits), 628 (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()), 629 fromPrefetchSource(io.prefetch_req.bits) 630 ) 631 s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 632 633 // fast replay and hardware prefetch don't need to query tlb 634 val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 635 val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr) 636 s0_tlb_vaddr := Mux( 637 s0_src_valid_vec(mab_idx), 638 io.misalign_ldin.bits.vaddr, 639 Mux( 640 s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 641 io.replay.bits.vaddr, 642 int_vec_vaddr 643 ) 644 ) 645 646 // only first issue of int / vec load intructions need to check full vaddr 647 s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx), 648 io.misalign_ldin.bits.fullva, 649 Mux(s0_src_select_vec(vec_iss_idx), 650 io.vecldin.bits.vaddr, 651 Mux( 652 s0_src_select_vec(int_iss_idx), 653 io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN), 654 s0_dcache_vaddr 655 ) 656 ) 657 ) 658 659 s0_dcache_vaddr := Mux( 660 s0_src_select_vec(fast_rep_idx), 661 io.fast_rep_in.bits.vaddr, 662 Mux( 663 s0_hw_prf_select, 664 io.prefetch_req.bits.getVaddr(), 665 s0_tlb_vaddr 666 ) 667 ) 668 669 s0_tlb_hlv := Mux( 670 s0_src_valid_vec(mab_idx), 671 LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType), 672 Mux( 673 s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 674 LSUOpType.isHlv(io.replay.bits.uop.fuOpType), 675 Mux( 676 s0_src_valid_vec(int_iss_idx), 677 LSUOpType.isHlv(io.ldin.bits.uop.fuOpType), 678 false.B 679 ) 680 ) 681 ) 682 s0_tlb_hlvx := Mux( 683 s0_src_valid_vec(mab_idx), 684 LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType), 685 Mux( 686 s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 687 LSUOpType.isHlvx(io.replay.bits.uop.fuOpType), 688 Mux( 689 s0_src_valid_vec(int_iss_idx), 690 LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType), 691 false.B 692 ) 693 ) 694 ) 695 696 // address align check 697 val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List( 698 "b00".U -> true.B, //b 699 "b01".U -> (s0_dcache_vaddr(0) === 0.U), //h 700 "b10".U -> (s0_dcache_vaddr(1, 0) === 0.U), //w 701 "b11".U -> (s0_dcache_vaddr(2, 0) === 0.U) //d 702 )) 703 XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!") 704 705 // accept load flow if dcache ready (tlb is always ready) 706 // TODO: prefetch need writeback to loadQueueFlag 707 s0_out := DontCare 708 s0_out.vaddr := s0_dcache_vaddr 709 s0_out.fullva := s0_tlb_fullva 710 s0_out.mask := s0_sel_src.mask 711 s0_out.uop := s0_sel_src.uop 712 s0_out.isFirstIssue := s0_sel_src.isFirstIssue 713 s0_out.hasROBEntry := s0_sel_src.has_rob_entry 714 s0_out.isPrefetch := s0_sel_src.prf 715 s0_out.isHWPrefetch := s0_hw_prf_select 716 s0_out.isFastReplay := s0_sel_src.fast_rep 717 s0_out.isLoadReplay := s0_sel_src.ld_rep 718 s0_out.isFastPath := s0_sel_src.l2l_fwd 719 s0_out.mshrid := s0_sel_src.mshrid 720 s0_out.isvec := s0_sel_src.isvec 721 s0_out.is128bit := s0_sel_src.is128bit 722 s0_out.isFrmMisAlignBuf := s0_sel_src.frm_mabuf 723 s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 724 s0_out.paddr := Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr, 725 Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U, io.prefetch_req.bits.paddr)) // only for prefetch and fast_rep 726 s0_out.tlbNoQuery := s0_tlb_no_query 727 // s0_out.rob_idx_valid := s0_rob_idx_valid 728 // s0_out.inner_idx := s0_inner_idx 729 // s0_out.rob_idx := s0_rob_idx 730 s0_out.reg_offset := s0_sel_src.reg_offset 731 // s0_out.offset := s0_offset 732 s0_out.vecActive := s0_sel_src.vecActive 733 s0_out.usSecondInv := s0_sel_src.usSecondInv 734 s0_out.is_first_ele := s0_sel_src.is_first_ele 735 s0_out.elemIdx := s0_sel_src.elemIdx 736 s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd 737 s0_out.alignedType := s0_sel_src.alignedType 738 s0_out.mbIndex := s0_sel_src.mbIndex 739 s0_out.vecBaseVaddr := s0_sel_src.vecBaseVaddr 740 // s0_out.flowPtr := s0_sel_src.flowPtr 741 s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive 742 s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx) 743 when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 744 s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 745 }.otherwise{ 746 s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 747 } 748 s0_out.schedIndex := s0_sel_src.sched_idx 749 750 // load fast replay 751 io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx)) 752 753 // mmio 754 io.lsq.uncache.ready := s0_mmio_fire 755 756 // load flow source ready 757 // cache missed load has highest priority 758 // always accept cache missed load flow from load replay queue 759 io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx))) 760 761 // accept load flow from rs when: 762 // 1) there is no lsq-replayed load 763 // 2) there is no fast replayed load 764 // 3) there is no high confidence prefetch request 765 io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx) 766 io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx) 767 io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx) 768 769 // for hw prefetch load flow feedback, to be added later 770 // io.prefetch_in.ready := s0_hw_prf_select 771 772 // dcache replacement extra info 773 // TODO: should prefetch load update replacement? 774 io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B) 775 776 // load wakeup 777 // TODO: vector load wakeup? 778 val s0_wakeup_selector = Seq( 779 s0_src_valid_vec(super_rep_idx), 780 s0_src_valid_vec(fast_rep_idx), 781 s0_mmio_fire, 782 s0_src_valid_vec(lsq_rep_idx), 783 s0_src_valid_vec(int_iss_idx) 784 ) 785 val s0_wakeup_format = Seq( 786 io.replay.bits.uop, 787 io.fast_rep_in.bits.uop, 788 io.lsq.uncache.bits.uop, 789 io.replay.bits.uop, 790 io.ldin.bits.uop, 791 ) 792 val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format) 793 io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && 794 (s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(fast_rep_idx) || s0_src_valid_vec(lsq_rep_idx) || ((s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf) && !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))) || s0_mmio_fire 795 io.wakeup.bits := s0_wakeup_uop 796 797 // prefetch.i(Zicbop) 798 io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 799 io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 800 801 XSDebug(io.dcache.req.fire, 802 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n" 803 ) 804 XSDebug(s0_valid, 805 p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 806 p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 807 808 // Pipeline 809 // -------------------------------------------------------------------------------- 810 // stage 1 811 // -------------------------------------------------------------------------------- 812 // TLB resp (send paddr to dcache) 813 val s1_valid = RegInit(false.B) 814 val s1_in = Wire(new LqWriteBundle) 815 val s1_out = Wire(new LqWriteBundle) 816 val s1_kill = Wire(Bool()) 817 val s1_can_go = s2_ready 818 val s1_fire = s1_valid && !s1_kill && s1_can_go 819 val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 820 821 s1_ready := !s1_valid || s1_kill || s2_ready 822 when (s0_fire) { s1_valid := true.B } 823 .elsewhen (s1_fire) { s1_valid := false.B } 824 .elsewhen (s1_kill) { s1_valid := false.B } 825 s1_in := RegEnable(s0_out, s0_fire) 826 827 val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay 828 val s1_fast_rep_dly_err = RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay 829 val s1_l2l_fwd_dly_err = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath 830 val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 831 val s1_vaddr_hi = Wire(UInt()) 832 val s1_vaddr_lo = Wire(UInt()) 833 val s1_vaddr = Wire(UInt()) 834 val s1_paddr_dup_lsu = Wire(UInt()) 835 val s1_gpaddr_dup_lsu = Wire(UInt()) 836 val s1_paddr_dup_dcache = Wire(UInt()) 837 val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 838 val s1_tlb_miss = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 839 val s1_tlb_fast_miss = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid 840 val s1_pbmt = Mux(io.tlb.resp.valid, io.tlb.resp.bits.pbmt(0), 0.U(2.W)) 841 val s1_prf = s1_in.isPrefetch 842 val s1_hw_prf = s1_in.isHWPrefetch 843 val s1_sw_prf = s1_prf && !s1_hw_prf 844 val s1_tlb_memidx = io.tlb.resp.bits.memidx 845 846 s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 847 s1_vaddr_lo := s1_in.vaddr(5, 0) 848 s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 849 s1_paddr_dup_lsu := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0)) 850 s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1)) 851 s1_gpaddr_dup_lsu := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0)) 852 853 when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 854 // printf("load idx = %d\n", s1_tlb_memidx.idx) 855 s1_out.uop.debugInfo.tlbRespTime := GTimer() 856 } 857 858 io.tlb.req_kill := s1_kill || s1_dly_err 859 io.tlb.req.bits.pmp_addr := s1_in.paddr 860 io.tlb.resp.ready := true.B 861 862 io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 863 io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 864 io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 865 io.dcache.s1_kill_data_read := s1_kill || s1_dly_err || s1_tlb_fast_miss 866 867 // store to load forwarding 868 io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 869 io.sbuffer.vaddr := s1_vaddr 870 io.sbuffer.paddr := s1_paddr_dup_lsu 871 io.sbuffer.uop := s1_in.uop 872 io.sbuffer.sqIdx := s1_in.uop.sqIdx 873 io.sbuffer.mask := s1_in.mask 874 io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 875 876 io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 877 io.lsq.forward.vaddr := s1_vaddr 878 io.lsq.forward.paddr := s1_paddr_dup_lsu 879 io.lsq.forward.uop := s1_in.uop 880 io.lsq.forward.sqIdx := s1_in.uop.sqIdx 881 io.lsq.forward.sqIdxMask := 0.U 882 io.lsq.forward.mask := s1_in.mask 883 io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 884 885 // st-ld violation query 886 // if store unit is 128-bits memory access, need match 128-bit 887 private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit))) 888 val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s, 889 s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 890 s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 891 val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 892 io.stld_nuke_query(w).valid && // query valid 893 isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 894 s1_nuke_paddr_match(w) && // paddr match 895 (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 896 })).asUInt.orR && !s1_tlb_miss 897 898 s1_out := s1_in 899 s1_out.vaddr := s1_vaddr 900 s1_out.vaNeedExt := io.tlb.resp.bits.excp(0).vaNeedExt 901 s1_out.isHyper := io.tlb.resp.bits.excp(0).isHyper 902 s1_out.paddr := s1_paddr_dup_lsu 903 s1_out.gpaddr := s1_gpaddr_dup_lsu 904 s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE 905 s1_out.tlbMiss := s1_tlb_miss 906 s1_out.ptwBack := io.tlb.resp.bits.ptwBack 907 s1_out.rep_info.debug := s1_in.uop.debugInfo 908 s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 909 s1_out.delayedLoadError := s1_dly_err 910 911 when (!s1_dly_err) { 912 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 913 // af & pf exception were modified 914 // if is tlbNoQuery request, don't trigger exception from tlb resp 915 s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 916 s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery 917 s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 918 when (!s1_out.isvec && RegNext(io.tlb.req.bits.checkfullva) && 919 (s1_out.uop.exceptionVec(loadPageFault) || 920 s1_out.uop.exceptionVec(loadGuestPageFault) || 921 s1_out.uop.exceptionVec(loadAccessFault))) { 922 s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 923 } 924 } .otherwise { 925 s1_out.uop.exceptionVec(loadPageFault) := false.B 926 s1_out.uop.exceptionVec(loadGuestPageFault) := false.B 927 s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 928 s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 929 } 930 931 // pointer chasing 932 val s1_try_ptr_chasing = GatedValidRegNext(s0_do_try_ptr_chasing, false.B) 933 val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 934 val s1_fu_op_type_not_ld = WireInit(false.B) 935 val s1_not_fast_match = WireInit(false.B) 936 val s1_addr_mismatch = WireInit(false.B) 937 val s1_addr_misaligned = WireInit(false.B) 938 val s1_fast_mismatch = WireInit(false.B) 939 val s1_ptr_chasing_canceled = WireInit(false.B) 940 val s1_cancel_ptr_chasing = WireInit(false.B) 941 942 val s1_redirect_reg = Wire(Valid(new Redirect)) 943 s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid) 944 s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid) 945 946 s1_kill := s1_fast_rep_dly_kill || 947 s1_cancel_ptr_chasing || 948 s1_in.uop.robIdx.needFlush(io.redirect) || 949 (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) || 950 RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.misalign_ldin.valid) 951 952 if (EnableLoadToLoadForward) { 953 // Sometimes, we need to cancel the load-load forwarding. 954 // These can be put at S0 if timing is bad at S1. 955 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 956 s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 957 RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 958 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 959 s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 960 s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 961 // Case 2: this load-load uop is cancelled 962 s1_ptr_chasing_canceled := !io.ldin.valid 963 // Case 3: fast mismatch 964 s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 965 966 when (s1_try_ptr_chasing) { 967 s1_cancel_ptr_chasing := s1_addr_mismatch || 968 s1_addr_misaligned || 969 s1_fu_op_type_not_ld || 970 s1_ptr_chasing_canceled || 971 s1_fast_mismatch 972 973 s1_in.uop := io.ldin.bits.uop 974 s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 975 s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 976 s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 977 s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 978 979 // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 980 s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 981 s1_in.uop.debugInfo.tlbRespTime := GTimer() 982 } 983 when (!s1_cancel_ptr_chasing) { 984 s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && !io.misalign_ldin.fire 985 when (s1_try_ptr_chasing) { 986 io.ldin.ready := true.B 987 } 988 } 989 } 990 991 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 992 val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire) 993 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 994 // If the timing here is not OK, load-load forwarding has to be disabled. 995 // Or we calculate sqIdxMask at RS?? 996 io.lsq.forward.sqIdxMask := s1_sqIdx_mask 997 if (EnableLoadToLoadForward) { 998 when (s1_try_ptr_chasing) { 999 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 1000 } 1001 } 1002 1003 io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 1004 io.forward_mshr.mshrid := s1_out.mshrid 1005 io.forward_mshr.paddr := s1_out.paddr 1006 1007 val loadTrigger = Module(new MemTrigger(MemType.LOAD)) 1008 loadTrigger.io.fromCsrTrigger.tdataVec := io.fromCsrTrigger.tdataVec 1009 loadTrigger.io.fromCsrTrigger.tEnableVec := io.fromCsrTrigger.tEnableVec 1010 loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp 1011 loadTrigger.io.fromCsrTrigger.debugMode := io.fromCsrTrigger.debugMode 1012 loadTrigger.io.fromLoadStore.vaddr := s1_vaddr 1013 loadTrigger.io.fromLoadStore.isVectorUnitStride := s1_in.isvec && s1_in.is128bit 1014 loadTrigger.io.fromLoadStore.mask := s1_in.mask 1015 1016 val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction 1017 val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action) 1018 val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action) 1019 s1_out.uop.trigger := s1_trigger_action 1020 s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint 1021 s1_out.vecVaddrOffset := Mux( 1022 s1_trigger_debug_mode || s1_trigger_breakpoint, 1023 loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr, 1024 s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr 1025 ) 1026 s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U) 1027 1028 XSDebug(s1_valid, 1029 p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 1030 p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 1031 1032 // Pipeline 1033 // -------------------------------------------------------------------------------- 1034 // stage 2 1035 // -------------------------------------------------------------------------------- 1036 // s2: DCache resp 1037 val s2_valid = RegInit(false.B) 1038 val s2_in = Wire(new LqWriteBundle) 1039 val s2_out = Wire(new LqWriteBundle) 1040 val s2_kill = Wire(Bool()) 1041 val s2_can_go = s3_ready 1042 val s2_fire = s2_valid && !s2_kill && s2_can_go 1043 val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 1044 val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 1045 val s2_data_select = genRdataOH(s2_out.uop) 1046 val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(2, 0)) 1047 val s2_frm_mabuf = s2_in.isFrmMisAlignBuf 1048 val s2_pbmt = RegEnable(s1_pbmt, s1_fire) 1049 val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire) 1050 1051 s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 1052 s2_ready := !s2_valid || s2_kill || s3_ready 1053 when (s1_fire) { s2_valid := true.B } 1054 .elsewhen (s2_fire) { s2_valid := false.B } 1055 .elsewhen (s2_kill) { s2_valid := false.B } 1056 s2_in := RegEnable(s1_out, s1_fire) 1057 1058 val s2_pmp = WireInit(io.pmp) 1059 1060 val s2_prf = s2_in.isPrefetch 1061 val s2_hw_prf = s2_in.isHWPrefetch 1062 1063 // exception that may cause load addr to be invalid / illegal 1064 // if such exception happen, that inst and its exception info 1065 // will be force writebacked to rob 1066 val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 1067 when (!s2_in.delayedLoadError) { 1068 s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || 1069 s2_pmp.ld || 1070 s2_isvec && s2_pmp.mmio && !s2_prf && !s2_in.tlbMiss || 1071 (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)) 1072 ) && s2_vecActive 1073 } 1074 1075 // soft prefetch will not trigger any exception (but ecc error interrupt may 1076 // be triggered) 1077 val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) || 1078 s2_in.uop.exceptionVec(breakPoint) 1079 when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) { 1080 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 1081 } 1082 val s2_exception = s2_vecActive && 1083 (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR) 1084 val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !s2_in.isvec && 1085 s2_exception_vec(loadAddrMisaligned) && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode 1086 val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 1087 val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 1088 val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 1089 1090 // writeback access fault caused by ecc error / bus error 1091 // * ecc data error is slow to generate, so we will not use it until load stage 3 1092 // * in load stage 3, an extra signal io.load_error will be used to 1093 val s2_actually_mmio = s2_pmp.mmio || Pbmt.isUncache(s2_pbmt) 1094 val s2_mmio = !s2_prf && 1095 s2_actually_mmio && 1096 !s2_exception && 1097 !s2_in.tlbMiss 1098 1099 val s2_full_fwd = Wire(Bool()) 1100 val s2_mem_amb = s2_in.uop.storeSetHit && 1101 io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid) 1102 1103 val s2_tlb_miss = s2_in.tlbMiss 1104 val s2_fwd_fail = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid) 1105 val s2_dcache_miss = io.dcache.resp.bits.miss && 1106 !s2_fwd_frm_d_chan_or_mshr && 1107 !s2_full_fwd 1108 1109 val s2_mq_nack = io.dcache.s2_mq_nack && 1110 !s2_fwd_frm_d_chan_or_mshr && 1111 !s2_full_fwd 1112 1113 val s2_bank_conflict = io.dcache.s2_bank_conflict && 1114 !s2_fwd_frm_d_chan_or_mshr && 1115 !s2_full_fwd 1116 1117 val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 1118 !s2_fwd_frm_d_chan_or_mshr && 1119 !s2_full_fwd 1120 1121 val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 1122 !io.lsq.ldld_nuke_query.req.ready 1123 1124 val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 1125 !io.lsq.stld_nuke_query.req.ready 1126 // st-ld violation query 1127 // NeedFastRecovery Valid when 1128 // 1. Fast recovery query request Valid. 1129 // 2. Load instruction is younger than requestors(store instructions). 1130 // 3. Physical address match. 1131 // 4. Data contains. 1132 private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit))) 1133 val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s, 1134 s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 1135 s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 1136 val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1137 io.stld_nuke_query(w).valid && // query valid 1138 isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1139 s2_nuke_paddr_match(w) && // paddr match 1140 (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1141 })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 1142 1143 val s2_cache_handled = io.dcache.resp.bits.handled 1144 val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) && 1145 io.dcache.resp.bits.tag_error 1146 1147 val s2_troublem = !s2_exception && 1148 !s2_mmio && 1149 !s2_prf && 1150 !s2_in.delayedLoadError 1151 1152 io.dcache.resp.ready := true.B 1153 val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf) 1154 assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 1155 1156 // fast replay require 1157 val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1158 val s2_nuke_fast_rep = !s2_mq_nack && 1159 !s2_dcache_miss && 1160 !s2_bank_conflict && 1161 !s2_wpu_pred_fail && 1162 !s2_rar_nack && 1163 !s2_raw_nack && 1164 s2_nuke 1165 1166 val s2_fast_rep = !s2_mem_amb && 1167 !s2_tlb_miss && 1168 !s2_fwd_fail && 1169 (s2_dcache_fast_rep || s2_nuke_fast_rep) && 1170 s2_troublem 1171 1172 // need allocate new entry 1173 val s2_can_query = !s2_mem_amb && 1174 !s2_tlb_miss && 1175 !s2_fwd_fail && 1176 !s2_frm_mabuf && 1177 s2_troublem 1178 1179 val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 1180 1181 val s2_vp_match_fail = (io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s2_troublem 1182 val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && !s2_mis_align && !s2_exception // don't need to replay and is not a mmio and misalign 1183 val s2_safe_writeback = s2_exception || s2_safe_wakeup || s2_vp_match_fail 1184 1185 // ld-ld violation require 1186 io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 1187 io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 1188 io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 1189 io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1190 io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1191 1192 // st-ld violation require 1193 io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 1194 io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 1195 io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 1196 io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1197 io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1198 1199 // merge forward result 1200 // lsq has higher priority than sbuffer 1201 val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1202 val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 1203 s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 1204 // generate XLEN/8 Muxs 1205 for (i <- 0 until VLEN / 8) { 1206 s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) 1207 s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i)) 1208 } 1209 1210 XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1211 s2_in.uop.pc, 1212 io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 1213 s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 1214 ) 1215 1216 // 1217 s2_out := s2_in 1218 s2_out.data := 0.U // data will be generated in load s3 1219 s2_out.uop.fpWen := s2_in.uop.fpWen 1220 s2_out.mmio := s2_mmio 1221 s2_out.uop.flushPipe := false.B 1222 s2_out.uop.exceptionVec := s2_exception_vec 1223 s2_out.forwardMask := s2_fwd_mask 1224 s2_out.forwardData := s2_fwd_data 1225 s2_out.handledByMSHR := s2_cache_handled 1226 s2_out.miss := s2_dcache_miss && s2_troublem 1227 s2_out.feedbacked := io.feedback_fast.valid 1228 s2_out.uop.vpu.vstart := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew) 1229 1230 // Generate replay signal caused by: 1231 // * st-ld violation check 1232 // * tlb miss 1233 // * dcache replay 1234 // * forward data invalid 1235 // * dcache miss 1236 s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1237 s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1238 s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1239 s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1240 s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 1241 s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1242 s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 1243 s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 1244 s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1245 s2_out.rep_info.nuke := s2_nuke && s2_troublem 1246 s2_out.rep_info.full_fwd := s2_data_fwded 1247 s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 1248 s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 1249 s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 1250 s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 1251 s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 1252 s2_out.rep_info.debug := s2_in.uop.debugInfo 1253 s2_out.rep_info.tlb_id := io.tlb_hint.id 1254 s2_out.rep_info.tlb_full := io.tlb_hint.full 1255 1256 // if forward fail, replay this inst from fetch 1257 val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 1258 // if ld-ld violation is detected, replay from this inst from fetch 1259 val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 1260 1261 // to be removed 1262 io.feedback_fast.valid := false.B 1263 io.feedback_fast.bits.hit := false.B 1264 io.feedback_fast.bits.flushState := s2_in.ptwBack 1265 io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 1266 io.feedback_fast.bits.sqIdx := s2_in.uop.sqIdx 1267 io.feedback_fast.bits.lqIdx := s2_in.uop.lqIdx 1268 io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 1269 io.feedback_fast.bits.dataInvalidSqIdx := DontCare 1270 1271 io.ldCancel.ld1Cancel := false.B 1272 1273 // fast wakeup 1274 val s1_fast_uop_valid = WireInit(false.B) 1275 s1_fast_uop_valid := 1276 !io.dcache.s1_disable_fast_wakeup && 1277 s1_valid && 1278 !s1_kill && 1279 !io.tlb.resp.bits.miss && 1280 !io.lsq.forward.dataInvalidFast 1281 io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf 1282 io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid) 1283 1284 // 1285 io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 1286 1287 // RegNext prefetch train for better timing 1288 // ** Now, prefetch train is valid at load s3 ** 1289 val s2_prefetch_train_valid = WireInit(false.B) 1290 s2_prefetch_train_valid := s2_valid && !s2_actually_mmio && (!s2_in.tlbMiss || s2_hw_prf) 1291 io.prefetch_train.valid := GatedValidRegNext(s2_prefetch_train_valid) 1292 io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid) 1293 io.prefetch_train.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict? 1294 io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid) 1295 io.prefetch_train.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid) 1296 io.s1_prefetch_spec := s1_fire 1297 io.s2_prefetch_spec := s2_prefetch_train_valid 1298 1299 val s2_prefetch_train_l1_valid = WireInit(false.B) 1300 s2_prefetch_train_l1_valid := s2_valid && !s2_actually_mmio 1301 io.prefetch_train_l1.valid := GatedValidRegNext(s2_prefetch_train_l1_valid) 1302 io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid) 1303 io.prefetch_train_l1.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid) 1304 io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid) 1305 io.prefetch_train_l1.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid) 1306 if (env.FPGAPlatform){ 1307 io.dcache.s0_pc := DontCare 1308 io.dcache.s1_pc := DontCare 1309 io.dcache.s2_pc := DontCare 1310 }else{ 1311 io.dcache.s0_pc := s0_out.uop.pc 1312 io.dcache.s1_pc := s1_out.uop.pc 1313 io.dcache.s2_pc := s2_out.uop.pc 1314 } 1315 io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1316 1317 val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 1318 val s2_ld_valid_dup = RegInit(0.U(6.W)) 1319 s2_ld_valid_dup := 0x0.U(6.W) 1320 when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1321 when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 1322 assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1323 1324 // Pipeline 1325 // -------------------------------------------------------------------------------- 1326 // stage 3 1327 // -------------------------------------------------------------------------------- 1328 // writeback and update load queue 1329 val s3_valid = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 1330 val s3_in = RegEnable(s2_out, s2_fire) 1331 val s3_out = Wire(Valid(new MemExuOutput)) 1332 val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 1333 val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 1334 val s3_fast_rep = Wire(Bool()) 1335 val s3_troublem = GatedValidRegNext(s2_troublem) 1336 val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 1337 val s3_vecout = Wire(new OnlyVecExuOutput) 1338 val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 1339 val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 1340 val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire) 1341 val s3_vec_mBIndex = RegEnable(s2_out.mbIndex, s2_fire) 1342 val s3_frm_mabuf = s3_in.isFrmMisAlignBuf 1343 val s3_mmio = Wire(Valid(new MemExuOutput)) 1344 val s3_data_select = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire) 1345 val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire) 1346 val s3_dly_ld_err = 1347 if (EnableAccurateLoadError) { 1348 io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem 1349 } else { 1350 WireInit(false.B) 1351 } 1352 val s3_safe_wakeup = RegEnable(s2_safe_wakeup, s2_fire) 1353 val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_dly_ld_err 1354 val s3_exception = RegEnable(s2_exception, s2_fire) 1355 val s3_mis_align = RegEnable(s2_mis_align, s2_fire) 1356 val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire) 1357 // TODO: Fix vector load merge buffer nack 1358 val s3_vec_mb_nack = Wire(Bool()) 1359 s3_vec_mb_nack := false.B 1360 XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!") 1361 1362 s3_ready := !s3_valid || s3_kill || io.ldout.ready 1363 s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B)) 1364 s3_mmio.bits := RegNextN(io.lsq.uncache.bits, 3) 1365 1366 // forwrad last beat 1367 val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready 1368 1369 // s3 load fast replay 1370 io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 1371 io.fast_rep_out.bits := s3_in 1372 1373 io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_frm_mabuf 1374 // TODO: check this --by hx 1375 // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 1376 io.lsq.ldin.bits := s3_in 1377 io.lsq.ldin.bits.miss := s3_in.miss 1378 1379 // connect to misalignBuffer 1380 io.misalign_buf.valid := io.lsq.ldin.valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !io.lsq.ldin.bits.isvec 1381 io.misalign_buf.bits := s3_in 1382 1383 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1384 io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 1385 io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 1386 io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1387 1388 io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1389 io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1390 io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1391 1392 val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 1393 val s3_rep_frm_fetch = s3_vp_match_fail 1394 val s3_ldld_rep_inst = 1395 io.lsq.ldld_nuke_query.resp.valid && 1396 io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1397 GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable) 1398 val s3_flushPipe = s3_ldld_rep_inst 1399 1400 val s3_rep_info = WireInit(s3_in.rep_info) 1401 val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1402 1403 when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) { 1404 io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1405 } .otherwise { 1406 io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1407 } 1408 1409 // Int load, if hit, will be writebacked at s3 1410 s3_out.valid := s3_valid && s3_safe_writeback 1411 s3_out.bits.uop := s3_in.uop 1412 s3_out.bits.uop.fpWen := s3_in.uop.fpWen && !s3_exception 1413 s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive 1414 s3_out.bits.uop.flushPipe := false.B 1415 s3_out.bits.uop.replayInst := s3_rep_frm_fetch || s3_flushPipe 1416 s3_out.bits.data := s3_in.data 1417 s3_out.bits.isFromLoadUnit := true.B 1418 s3_out.bits.debug.isMMIO := s3_in.mmio 1419 s3_out.bits.debug.isPerfCnt := false.B 1420 s3_out.bits.debug.paddr := s3_in.paddr 1421 s3_out.bits.debug.vaddr := s3_in.vaddr 1422 1423 // Vector load, writeback to merge buffer 1424 // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback 1425 s3_vecout.isvec := s3_isvec 1426 s3_vecout.vecdata := 0.U // Data will be assigned later 1427 s3_vecout.mask := s3_in.mask 1428 // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 1429 // s3_vecout.inner_idx := s3_in.inner_idx 1430 // s3_vecout.rob_idx := s3_in.rob_idx 1431 // s3_vecout.offset := s3_in.offset 1432 s3_vecout.reg_offset := s3_in.reg_offset 1433 s3_vecout.vecActive := s3_vecActive 1434 s3_vecout.is_first_ele := s3_in.is_first_ele 1435 // s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 1436 // s3_vecout.flowPtr := s3_in.flowPtr 1437 s3_vecout.elemIdx := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO: 1438 s3_vecout.elemIdxInsideVd := s3_in.elemIdxInsideVd 1439 s3_vecout.trigger := s3_in.uop.trigger 1440 s3_vecout.vstart := s3_in.uop.vpu.vstart 1441 s3_vecout.vecTriggerMask := s3_in.vecTriggerMask 1442 val s3_usSecondInv = s3_in.usSecondInv 1443 1444 io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception 1445 io.rollback.bits := DontCare 1446 io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 1447 io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 1448 io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 1449 io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1450 io.rollback.bits.level := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter) 1451 io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 1452 io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1453 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1454 1455 io.lsq.ldin.bits.uop := s3_out.bits.uop 1456 1457 val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 1458 io.lsq.ldld_nuke_query.revoke := s3_revoke 1459 io.lsq.stld_nuke_query.revoke := s3_revoke 1460 1461 // feedback slow 1462 s3_fast_rep := RegNext(s2_fast_rep) 1463 1464 val s3_fb_no_waiting = !s3_in.isLoadReplay && 1465 (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1466 !s3_in.feedbacked 1467 1468 // feedback: scalar load will send feedback to RS 1469 // vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops 1470 io.feedback_slow.valid := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf 1471 io.feedback_slow.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1472 io.feedback_slow.bits.flushState := s3_in.ptwBack 1473 io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 1474 io.feedback_slow.bits.sqIdx := s3_in.uop.sqIdx 1475 io.feedback_slow.bits.lqIdx := s3_in.uop.lqIdx 1476 io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 1477 io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1478 1479 // TODO: vector wakeup? 1480 io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && !s3_frm_mabuf 1481 1482 val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits) 1483 1484 // data from load queue refill 1485 val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3) 1486 val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 1487 val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 1488 "b000".U -> s3_merged_data_frm_uncache(63, 0), 1489 "b001".U -> s3_merged_data_frm_uncache(63, 8), 1490 "b010".U -> s3_merged_data_frm_uncache(63, 16), 1491 "b011".U -> s3_merged_data_frm_uncache(63, 24), 1492 "b100".U -> s3_merged_data_frm_uncache(63, 32), 1493 "b101".U -> s3_merged_data_frm_uncache(63, 40), 1494 "b110".U -> s3_merged_data_frm_uncache(63, 48), 1495 "b111".U -> s3_merged_data_frm_uncache(63, 56) 1496 )) 1497 val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1498 1499 // data from dcache hit 1500 val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 1501 s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data 1502 s3_ld_raw_data_frm_cache.forward_D := s2_fwd_frm_d_chan 1503 s3_ld_raw_data_frm_cache.forwardData_D := s2_fwd_data_frm_d_chan 1504 s3_ld_raw_data_frm_cache.forward_mshr := s2_fwd_frm_mshr 1505 s3_ld_raw_data_frm_cache.forwardData_mshr := s2_fwd_data_frm_mshr 1506 s3_ld_raw_data_frm_cache.forward_result_valid := s2_fwd_data_valid 1507 1508 s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 1509 s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 1510 s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1511 s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1512 1513 val s3_merged_data_frm_tlD = RegEnable(s3_ld_raw_data_frm_cache.mergeTLData(), s2_valid) 1514 val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergeLsqFwdData(s3_merged_data_frm_tlD) 1515 1516 // duplicate reg for ldout and vecldout 1517 private val LdDataDup = 3 1518 require(LdDataDup >= 2) 1519 // truncate forward data and cache data to XLEN width to writeback 1520 val s3_fwd_mask_clip = VecInit(List.fill(LdDataDup)( 1521 RegEnable(Mux( 1522 s2_out.paddr(3), 1523 (s2_fwd_mask.asUInt)(VLEN / 8 - 1, 8), 1524 (s2_fwd_mask.asUInt)(7, 0) 1525 ).asTypeOf(Vec(XLEN / 8, Bool())), s2_valid) 1526 )) 1527 val s3_fwd_data_clip = VecInit(List.fill(LdDataDup)( 1528 RegEnable(Mux( 1529 s2_out.paddr(3), 1530 (s2_fwd_data.asUInt)(VLEN - 1, 64), 1531 (s2_fwd_data.asUInt)(63, 0) 1532 ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid) 1533 )) 1534 val s3_merged_data_frm_tld_clip = VecInit(List.fill(LdDataDup)( 1535 RegEnable(Mux( 1536 s2_out.paddr(3), 1537 s3_ld_raw_data_frm_cache.mergeTLData()(VLEN - 1, 64), 1538 s3_ld_raw_data_frm_cache.mergeTLData()(63, 0) 1539 ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid) 1540 )) 1541 val s3_merged_data_frm_cache_clip = VecInit((0 until LdDataDup).map(i => { 1542 VecInit((0 until XLEN / 8).map(j => 1543 Mux(s3_fwd_mask_clip(i)(j), s3_fwd_data_clip(i)(j), s3_merged_data_frm_tld_clip(i)(j)) 1544 )).asUInt 1545 })) 1546 1547 val s3_data_frm_cache = VecInit((0 until LdDataDup).map(i => { 1548 VecInit(Seq( 1549 s3_merged_data_frm_cache_clip(i)(63, 0), 1550 s3_merged_data_frm_cache_clip(i)(63, 8), 1551 s3_merged_data_frm_cache_clip(i)(63, 16), 1552 s3_merged_data_frm_cache_clip(i)(63, 24), 1553 s3_merged_data_frm_cache_clip(i)(63, 32), 1554 s3_merged_data_frm_cache_clip(i)(63, 40), 1555 s3_merged_data_frm_cache_clip(i)(63, 48), 1556 s3_merged_data_frm_cache_clip(i)(63, 56), 1557 )) 1558 })) 1559 val s3_picked_data_frm_cache = VecInit((0 until LdDataDup).map(i => { 1560 Mux1H(s3_data_select_by_offset, s3_data_frm_cache(i)) 1561 })) 1562 val s3_ld_data_frm_cache = newRdataHelper(s3_data_select, s3_picked_data_frm_cache(0)) 1563 1564 // FIXME: add 1 cycle delay ? 1565 // io.lsq.uncache.ready := !s3_valid 1566 val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1567 io.ldout.bits := s3_ld_wb_meta 1568 io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1569 io.ldout.valid := (s3_mmio.valid || 1570 (s3_out.valid && !s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf)) 1571 io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg) 1572 io.ldout.bits.isFromLoadUnit := true.B 1573 1574 // TODO: check this --hx 1575 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 1576 // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1577 // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1578 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1579 // s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1580 1581 // s3 load fast replay 1582 io.fast_rep_out.valid := s3_valid && s3_fast_rep 1583 io.fast_rep_out.bits := s3_in 1584 io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 1585 1586 val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec 1587 1588 // vector output 1589 io.vecldout.bits.alignedType := s3_vec_alignedType 1590 // vec feedback 1591 io.vecldout.bits.vecFeedback := vecFeedback 1592 // TODO: VLSU, uncache data logic 1593 val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache(1)) 1594 io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata) 1595 io.vecldout.bits.isvec := s3_vecout.isvec 1596 io.vecldout.bits.elemIdx := s3_vecout.elemIdx 1597 io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd 1598 io.vecldout.bits.mask := s3_vecout.mask 1599 io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset 1600 io.vecldout.bits.usSecondInv := s3_usSecondInv 1601 io.vecldout.bits.mBIndex := s3_vec_mBIndex 1602 io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1603 io.vecldout.bits.sourceType := RSFeedbackType.lrqFull 1604 io.vecldout.bits.trigger := s3_vecout.trigger 1605 io.vecldout.bits.flushState := DontCare 1606 io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg) 1607 io.vecldout.bits.vaddr := s3_in.fullva 1608 io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt 1609 io.vecldout.bits.gpaddr := s3_in.gpaddr 1610 io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE 1611 io.vecldout.bits.mmio := DontCare 1612 io.vecldout.bits.vstart := s3_vecout.vstart 1613 io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask 1614 1615 io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec || 1616 // TODO: check this, why !io.lsq.uncache.bits.isVls before? 1617 io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls 1618 //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1619 1620 io.misalign_ldout.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf 1621 io.misalign_ldout.bits := io.lsq.ldin.bits 1622 io.misalign_ldout.bits.data := Mux(s3_in.is128bit, s3_merged_data_frm_cache, s3_picked_data_frm_cache(2)) 1623 1624 // fast load to load forward 1625 if (EnableLoadToLoadForward) { 1626 io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep 1627 io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) 1628 io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error 1629 s3_ldld_rep_inst || 1630 s3_rep_frm_fetch 1631 } else { 1632 io.l2l_fwd_out.valid := false.B 1633 io.l2l_fwd_out.data := DontCare 1634 io.l2l_fwd_out.dly_ld_err := DontCare 1635 } 1636 1637 // s1 1638 io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 1639 io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled 1640 io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue 1641 // s2 1642 io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value 1643 io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict) 1644 io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue 1645 io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail 1646 // s3 1647 io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value 1648 io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled 1649 io.debug_ls.s3_isReplayRS := RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit) 1650 io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep 1651 io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay 1652 io.debug_ls.replayCause := s3_rep_info.cause 1653 io.debug_ls.replayCnt := 1.U 1654 1655 // Topdown 1656 io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 1657 io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 1658 io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 1659 io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 1660 io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 1661 io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 1662 io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 1663 io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 1664 1665 // perf cnt 1666 XSPerfAccumulate("s0_in_valid", io.ldin.valid) 1667 XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1668 XSPerfAccumulate("s0_vecin_valid", io.vecldin.valid) 1669 XSPerfAccumulate("s0_vecin_block", io.vecldin.valid && !io.vecldin.fire) 1670 XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 1671 XSPerfAccumulate("s0_lsq_replay_issue", io.replay.fire) 1672 XSPerfAccumulate("s0_lsq_replay_vecissue", io.replay.fire && io.replay.bits.isvec) 1673 XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 1674 XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 1675 XSPerfAccumulate("s0_fast_replay_vecissue", io.fast_rep_in.fire && io.fast_rep_in.bits.isvec) 1676 XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 1677 XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1678 XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1679 XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1680 XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1681 XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1682 XSPerfAccumulate("s0_vec_addr_vlen_aligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U) 1683 XSPerfAccumulate("s0_vec_addr_vlen_unaligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U) 1684 XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 1685 XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1686 XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx)) 1687 XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 1688 XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 1689 1690 XSPerfAccumulate("s1_in_valid", s1_valid) 1691 XSPerfAccumulate("s1_in_fire", s1_fire) 1692 XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 1693 XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 1694 XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 1695 XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1696 XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 1697 1698 XSPerfAccumulate("s2_in_valid", s2_valid) 1699 XSPerfAccumulate("s2_in_fire", s2_fire) 1700 XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1701 XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1702 XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1703 XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1704 XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1705 XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1706 XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1707 XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 1708 XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 1709 XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1710 XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1711 XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1712 XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1713 XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1714 XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1715 XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1716 XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 1717 1718 XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 1719 XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 1720 XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 1721 XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 1722 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 1723 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 1724 XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 1725 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1726 1727 // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1728 // hardware performance counter 1729 val perfEvents = Seq( 1730 ("load_s0_in_fire ", s0_fire ), 1731 ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 1732 ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 1733 ("load_s1_in_fire ", s0_fire ), 1734 ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 1735 ("load_s2_in_fire ", s1_fire ), 1736 ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1737 ) 1738 generatePerfEvent() 1739 1740 when(io.ldout.fire){ 1741 XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1742 } 1743 // end 1744} 1745