xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 33177a7c6ea22740da90c7bdc8eed306ef2cfda3)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import xiangshan._
24import xiangshan.backend.decode.ImmUnion
25import xiangshan.backend.fu.PMPRespBundle
26import xiangshan.cache._
27import xiangshan.cache.mmu.{TLB, TlbCmd, TlbPtwIO, TlbReq, TlbRequestIO, TlbResp}
28
29class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
30  val loadIn = ValidIO(new LsPipelineBundle)
31  val ldout = Flipped(DecoupledIO(new ExuOutput))
32  val loadDataForwarded = Output(Bool())
33  val needReplayFromRS = Output(Bool())
34  val forward = new PipeLoadForwardQueryIO
35}
36
37class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
38  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
39  val data = UInt(XLEN.W)
40  val valid = Bool()
41}
42
43// Load Pipeline Stage 0
44// Generate addr, use addr to query DCache and DTLB
45class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{
46  val io = IO(new Bundle() {
47    val in = Flipped(Decoupled(new ExuInput))
48    val out = Decoupled(new LsPipelineBundle)
49    val fastpath = Input(Vec(LoadPipelineWidth, new LoadToLoadIO))
50    val dtlbReq = DecoupledIO(new TlbReq)
51    val dcacheReq = DecoupledIO(new DCacheWordReq)
52    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
53    val isFirstIssue = Input(Bool())
54    val loadFastMatch = Input(UInt(exuParameters.LduCnt.W))
55  })
56  require(LoadPipelineWidth == exuParameters.LduCnt)
57
58  val s0_uop = io.in.bits.uop
59  val imm12 = WireInit(s0_uop.ctrl.imm(11,0))
60
61  // slow vaddr from non-load insts
62  val slowpath_vaddr = io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits)
63  val slowpath_mask = genWmask(slowpath_vaddr, s0_uop.ctrl.fuOpType(1,0))
64
65  // fast vaddr from load insts
66  val fastpath_vaddrs = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => {
67     io.fastpath(i).data + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits)
68  })))
69  val fastpath_masks = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => {
70     genWmask(fastpath_vaddrs(i), s0_uop.ctrl.fuOpType(1,0))
71  })))
72  val fastpath_vaddr = Mux1H(io.loadFastMatch, fastpath_vaddrs)
73  val fastpath_mask  = Mux1H(io.loadFastMatch, fastpath_masks)
74
75  // select vaddr from 2 alus
76  val s0_vaddr = Mux(io.loadFastMatch.orR, fastpath_vaddr, slowpath_vaddr)
77  val s0_mask  = Mux(io.loadFastMatch.orR, fastpath_mask, slowpath_mask)
78  XSPerfAccumulate("load_to_load_forward", io.loadFastMatch.orR && io.in.fire())
79
80  val isSoftPrefetch = Wire(Bool())
81  isSoftPrefetch := s0_uop.ctrl.isORI //it's a ORI but it exists in ldu, which means it's a softprefecth
82  val isSoftPrefetchRead = Wire(Bool())
83  val isSoftPrefetchWrite = Wire(Bool())
84  isSoftPrefetchRead := s0_uop.ctrl.isSoftPrefetchRead
85  isSoftPrefetchWrite := s0_uop.ctrl.isSoftPrefetchWrite
86
87  // query DTLB
88  io.dtlbReq.valid := io.in.valid
89  io.dtlbReq.bits.vaddr := s0_vaddr
90  io.dtlbReq.bits.cmd := TlbCmd.read
91  io.dtlbReq.bits.size := LSUOpType.size(io.in.bits.uop.ctrl.fuOpType)
92  io.dtlbReq.bits.robIdx := s0_uop.robIdx
93  io.dtlbReq.bits.debug.pc := s0_uop.cf.pc
94  io.dtlbReq.bits.debug.isFirstIssue := io.isFirstIssue
95
96  // query DCache
97  io.dcacheReq.valid := io.in.valid
98  when (isSoftPrefetchRead) {
99    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
100  }.elsewhen (isSoftPrefetchWrite) {
101    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
102  }.otherwise {
103    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
104  }
105  io.dcacheReq.bits.addr := s0_vaddr
106  io.dcacheReq.bits.mask := s0_mask
107  io.dcacheReq.bits.data := DontCare
108  when(isSoftPrefetch) {
109    io.dcacheReq.bits.instrtype := SOFT_PREFETCH.U
110  }.otherwise {
111    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
112  }
113
114  // TODO: update cache meta
115  io.dcacheReq.bits.id   := DontCare
116
117  val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List(
118    "b00".U   -> true.B,                   //b
119    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
120    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
121    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
122  ))
123
124  io.out.valid := io.in.valid && io.dcacheReq.ready
125
126  io.out.bits := DontCare
127  io.out.bits.vaddr := s0_vaddr
128  io.out.bits.mask := s0_mask
129  io.out.bits.uop := s0_uop
130  io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned
131  io.out.bits.rsIdx := io.rsIdx
132  io.out.bits.isFirstIssue := io.isFirstIssue
133  io.out.bits.isSoftPrefetch := isSoftPrefetch
134
135  io.in.ready := !io.in.valid || (io.out.ready && io.dcacheReq.ready)
136
137  XSDebug(io.dcacheReq.fire(),
138    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
139  )
140  XSPerfAccumulate("in_valid", io.in.valid)
141  XSPerfAccumulate("in_fire", io.in.fire)
142  XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue)
143  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
144  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
145  XSPerfAccumulate("addr_spec_success", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
146  XSPerfAccumulate("addr_spec_failed", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
147  XSPerfAccumulate("addr_spec_success_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
148  XSPerfAccumulate("addr_spec_failed_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
149}
150
151
152// Load Pipeline Stage 1
153// TLB resp (send paddr to dcache)
154class LoadUnit_S1(implicit p: Parameters) extends XSModule {
155  val io = IO(new Bundle() {
156    val in = Flipped(Decoupled(new LsPipelineBundle))
157    val out = Decoupled(new LsPipelineBundle)
158    val dtlbResp = Flipped(DecoupledIO(new TlbResp))
159    val dcachePAddr = Output(UInt(PAddrBits.W))
160    val dcacheKill = Output(Bool())
161    val dcacheBankConflict = Input(Bool())
162    val fullForwardFast = Output(Bool())
163    val sbuffer = new LoadForwardQueryIO
164    val lsq = new PipeLoadForwardQueryIO
165    val rsFeedback = ValidIO(new RSFeedback)
166  })
167
168  val isSoftPrefetch = io.in.bits.isSoftPrefetch
169  val actually_execpt = io.dtlbResp.bits.excp.pf.ld || io.dtlbResp.bits.excp.af.ld || io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned)
170  val actually_mmio = !io.dtlbResp.bits.miss && io.dtlbResp.bits.mmio
171
172  val softprefecth_mmio = isSoftPrefetch && actually_mmio //TODO, fix it
173  val softprefecth_excep = isSoftPrefetch && actually_execpt //TODO, fix it
174
175  val s1_uop = io.in.bits.uop
176  val s1_paddr = io.dtlbResp.bits.paddr
177  val s1_exception = selectLoad(io.out.bits.uop.cf.exceptionVec, false).asUInt.orR // af & pf exception were modified below.
178  val s1_tlb_miss = io.dtlbResp.bits.miss
179  //val s1_mmio = !s1_tlb_miss && io.dtlbResp.bits.mmio
180  val s1_mmio = !isSoftPrefetch && actually_mmio
181  val s1_mask = io.in.bits.mask
182  val s1_bank_conflict = io.dcacheBankConflict
183
184  io.out.bits := io.in.bits // forwardXX field will be updated in s1
185
186  io.dtlbResp.ready := true.B
187
188  // TOOD: PMA check
189  io.dcachePAddr := s1_paddr
190  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
191  io.dcacheKill := s1_tlb_miss || actually_mmio || actually_execpt
192
193  // load forward query datapath
194  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss)
195  io.sbuffer.vaddr := io.in.bits.vaddr
196  io.sbuffer.paddr := s1_paddr
197  io.sbuffer.uop := s1_uop
198  io.sbuffer.sqIdx := s1_uop.sqIdx
199  io.sbuffer.mask := s1_mask
200  io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it
201
202  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss)
203  io.lsq.vaddr := io.in.bits.vaddr
204  io.lsq.paddr := s1_paddr
205  io.lsq.uop := s1_uop
206  io.lsq.sqIdx := s1_uop.sqIdx
207  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
208  io.lsq.mask := s1_mask
209  io.lsq.pc := s1_uop.cf.pc // FIXME: remove it
210
211  // Generate forwardMaskFast to wake up insts earlier
212  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
213  io.fullForwardFast := (~forwardMaskFast & s1_mask) === 0.U
214
215  // Generate feedback signal caused by dcache bank conflict
216  io.rsFeedback.valid := io.in.valid && s1_bank_conflict
217  io.rsFeedback.bits.hit := false.B // we have found s1_bank_conflict
218  io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx
219  io.rsFeedback.bits.flushState := io.in.bits.ptwBack
220  io.rsFeedback.bits.sourceType := RSFeedbackType.bankConflict
221
222  io.out.valid := io.in.valid && !s1_bank_conflict // if bank conflict, load inst will be canceled immediately
223  io.out.bits.paddr := s1_paddr
224  io.out.bits.mmio := s1_mmio && !s1_exception
225  io.out.bits.tlbMiss := s1_tlb_miss
226
227  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
228  // af & pf exception were modified
229  io.out.bits.uop.cf.exceptionVec(loadPageFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.pf.ld
230  io.out.bits.uop.cf.exceptionVec(loadAccessFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.af.ld
231
232  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
233  io.out.bits.rsIdx := io.in.bits.rsIdx
234
235  // soft prefetch stuff
236  io.out.bits.isSoftPrefetch := io.in.bits.isSoftPrefetch
237  io.out.bits.isSoftPreExcept := softprefecth_excep
238  io.out.bits.isSoftPremmio := softprefecth_mmio
239
240  io.in.ready := !io.in.valid || io.out.ready
241
242  XSPerfAccumulate("in_valid", io.in.valid)
243  XSPerfAccumulate("in_fire", io.in.fire)
244  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
245  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
246  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
247  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
248}
249
250// Load Pipeline Stage 2
251// DCache resp
252class LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper {
253  val io = IO(new Bundle() {
254    val in = Flipped(Decoupled(new LsPipelineBundle))
255    val out = Decoupled(new LsPipelineBundle)
256    val rsFeedback = ValidIO(new RSFeedback)
257    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
258    val pmpResp = Input(new PMPRespBundle())
259    val lsq = new LoadForwardQueryIO
260    val sbuffer = new LoadForwardQueryIO
261    val dataForwarded = Output(Bool())
262    val needReplayFromRS = Output(Bool())
263    val fastpath = Output(new LoadToLoadIO)
264    val dcache_kill = Output(Bool())
265  })
266
267  val excep = WireInit(io.in.bits.uop.cf.exceptionVec)
268  excep(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || io.pmpResp.ld
269  val s2_exception = selectLoad(excep, false).asUInt.orR
270
271  val s2_uop = io.in.bits.uop
272  val s2_mask = io.in.bits.mask
273  val s2_paddr = io.in.bits.paddr
274  val s2_tlb_miss = io.in.bits.tlbMiss
275  val s2_data_invalid = io.lsq.dataInvalid
276  val s2_mmio = io.in.bits.mmio && !s2_exception
277  val s2_cache_miss = io.dcacheResp.bits.miss
278  val s2_cache_replay = io.dcacheResp.bits.replay
279
280  val s2_cache_miss_enter = io.dcacheResp.bits.miss_enter //missReq enter the mshr successfully
281  val isSoftPreExcept = io.in.bits.isSoftPreExcept
282  val isSoftPremmio = io.in.bits.isSoftPremmio
283  // val cnt = RegInit(127.U)
284  // cnt := cnt + io.in.valid.asUInt
285  // val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid || cnt === 0.U
286
287  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
288
289  // assert(!s2_forward_fail)
290  io.dcache_kill := io.in.valid && io.pmpResp.ld
291  io.dcacheResp.ready := true.B
292  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio)
293  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid) && (!isSoftPreExcept) && (!isSoftPremmio)), "DCache response got lost")
294
295  // merge forward result
296  // lsq has higher priority than sbuffer
297  val forwardMask = Wire(Vec(8, Bool()))
298  val forwardData = Wire(Vec(8, UInt(8.W)))
299
300  val fullForward = (~forwardMask.asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
301  io.lsq := DontCare
302  io.sbuffer := DontCare
303
304  // generate XLEN/8 Muxs
305  for (i <- 0 until XLEN / 8) {
306    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
307    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
308  }
309
310  XSDebug(io.out.fire(), "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
311    s2_uop.cf.pc,
312    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
313    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
314  )
315
316  // data merge
317  val rdataVec = VecInit((0 until XLEN / 8).map(j =>
318    Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))))
319  val rdata = rdataVec.asUInt
320  val rdataSel = LookupTree(s2_paddr(2, 0), List(
321    "b000".U -> rdata(63, 0),
322    "b001".U -> rdata(63, 8),
323    "b010".U -> rdata(63, 16),
324    "b011".U -> rdata(63, 24),
325    "b100".U -> rdata(63, 32),
326    "b101".U -> rdata(63, 40),
327    "b110".U -> rdata(63, 48),
328    "b111".U -> rdata(63, 56)
329  ))
330  val rdataPartialLoad = rdataHelper(s2_uop, rdataSel)
331
332  io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid
333  // Inst will be canceled in store queue / lsq,
334  // so we do not need to care about flush in load / store unit's out.valid
335  io.out.bits := io.in.bits
336  io.out.bits.data := rdataPartialLoad
337  // when exception occurs, set it to not miss and let it write back to rob (via int port)
338  if (EnableFastForward) {
339    when(io.in.bits.isSoftPrefetch) {
340      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio
341    }.otherwise {
342      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward
343    }
344  } else {
345    when(io.in.bits.isSoftPrefetch) {
346      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio
347    }.otherwise {
348      io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail
349    }
350  }
351  io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception
352  // if forward fail, replay this inst
353  io.out.bits.uop.ctrl.replayInst := s2_forward_fail && !s2_mmio
354  io.out.bits.mmio := s2_mmio
355  io.out.bits.uop.cf.exceptionVec := excep
356
357  // For timing reasons, sometimes we can not let
358  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
359  // We use io.dataForwarded instead. It means forward logic have prepared all data needed,
360  // and dcache query is no longer needed.
361  // Such inst will be writebacked from load queue.
362  io.dataForwarded := s2_cache_miss && fullForward && !s2_exception && !s2_forward_fail
363  // io.out.bits.forwardX will be send to lq
364  io.out.bits.forwardMask := forwardMask
365  // data retbrived from dcache is also included in io.out.bits.forwardData
366  io.out.bits.forwardData := rdataVec
367
368  io.in.ready := io.out.ready || !io.in.valid
369
370
371  // feedback tlb result to RS
372  io.rsFeedback.valid := io.in.valid
373  when (io.in.bits.isSoftPrefetch) {
374    io.rsFeedback.bits.hit := (!s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid) || s2_cache_miss_enter || isSoftPreExcept || isSoftPremmio
375  }.otherwise {
376    io.rsFeedback.bits.hit := !s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid
377  }
378  io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx
379  io.rsFeedback.bits.flushState := io.in.bits.ptwBack
380  io.rsFeedback.bits.sourceType := Mux(s2_tlb_miss, RSFeedbackType.tlbMiss,
381    Mux(io.lsq.dataInvalid,
382      RSFeedbackType.dataInvalid,
383      RSFeedbackType.mshrFull
384    )
385  )
386
387  // s2_cache_replay is quite slow to generate, send it separately to LQ
388  io.needReplayFromRS := s2_cache_replay && !fullForward
389
390  // fast load to load forward
391  io.fastpath.valid := io.in.valid // for debug only
392  io.fastpath.data := rdata // raw data
393
394
395  XSDebug(io.out.fire(), "[DCACHE LOAD RESP] pc %x rdata %x <- D$ %x + fwd %x(%b)\n",
396    s2_uop.cf.pc, rdataPartialLoad, io.dcacheResp.bits.data,
397    forwardData.asUInt, forwardMask.asUInt
398  )
399
400  XSPerfAccumulate("in_valid", io.in.valid)
401  XSPerfAccumulate("in_fire", io.in.fire)
402  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
403  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
404  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
405  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
406  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
407  XSPerfAccumulate("replay",  io.rsFeedback.valid && !io.rsFeedback.bits.hit)
408  XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss)
409  XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay)
410  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
411}
412
413class LoadUnit(implicit p: Parameters) extends XSModule with HasLoadHelper {
414  val io = IO(new Bundle() {
415    val ldin = Flipped(Decoupled(new ExuInput))
416    val ldout = Decoupled(new ExuOutput)
417    val redirect = Flipped(ValidIO(new Redirect))
418    val flush = Input(Bool())
419    val feedbackSlow = ValidIO(new RSFeedback)
420    val feedbackFast = ValidIO(new RSFeedback)
421    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
422    val isFirstIssue = Input(Bool())
423    val dcache = new DCacheLoadIO
424    val sbuffer = new LoadForwardQueryIO
425    val lsq = new LoadToLsqIO
426    val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1
427
428    val tlb = new TlbRequestIO
429    val pmp = Input(new PMPRespBundle()) // arrive same to tlb now
430
431    val fastpathOut = Output(new LoadToLoadIO)
432    val fastpathIn = Input(Vec(LoadPipelineWidth, new LoadToLoadIO))
433    val loadFastMatch = Input(UInt(exuParameters.LduCnt.W))
434  })
435
436  val load_s0 = Module(new LoadUnit_S0)
437  val load_s1 = Module(new LoadUnit_S1)
438  val load_s2 = Module(new LoadUnit_S2)
439
440  load_s0.io.in <> io.ldin
441  load_s0.io.dtlbReq <> io.tlb.req
442  load_s0.io.dcacheReq <> io.dcache.req
443  load_s0.io.rsIdx := io.rsIdx
444  load_s0.io.isFirstIssue := io.isFirstIssue
445  load_s0.io.fastpath := io.fastpathIn
446  load_s0.io.loadFastMatch := io.loadFastMatch
447
448  PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush))
449
450  load_s1.io.dtlbResp <> io.tlb.resp
451  io.dcache.s1_paddr <> load_s1.io.dcachePAddr
452  io.dcache.s1_kill <> load_s1.io.dcacheKill
453  load_s1.io.sbuffer <> io.sbuffer
454  load_s1.io.lsq <> io.lsq.forward
455  load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict
456
457  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush))
458
459  io.dcache.s2_kill <> load_s2.io.dcache_kill
460  load_s2.io.dcacheResp <> io.dcache.resp
461  load_s2.io.pmpResp <> io.pmp
462  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
463  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
464  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
465  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
466  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
467  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
468  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
469  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
470  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
471  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
472  load_s2.io.dataForwarded <> io.lsq.loadDataForwarded
473  load_s2.io.fastpath <> io.fastpathOut
474  io.lsq.needReplayFromRS := load_s2.io.needReplayFromRS
475
476  // feedback tlb miss / dcache miss queue full
477  io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits)
478  io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush))
479
480  // feedback bank conflict to rs
481  io.feedbackFast.bits := load_s1.io.rsFeedback.bits
482  io.feedbackFast.valid := load_s1.io.rsFeedback.valid
483  assert(!(RegNext(RegNext(io.feedbackFast.valid)) && io.feedbackSlow.valid))
484
485  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
486  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.in.bits.uop.sqIdx.value, StoreQueueSize))
487  io.lsq.forward.sqIdxMask := sqIdxMaskReg
488
489  // // use s2_hit_way to select data received in s1
490  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
491  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
492
493  io.fastUop.valid := io.dcache.s1_hit_way.orR && // dcache hit
494    !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
495    load_s1.io.in.valid && // valid laod request
496    !load_s1.io.dcacheKill && // not mmio or tlb miss
497    !io.lsq.forward.dataInvalidFast // forward failed
498  io.fastUop.bits := load_s1.io.out.bits.uop
499
500  XSDebug(load_s0.io.out.valid,
501    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
502    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
503  XSDebug(load_s1.io.out.valid,
504    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
505    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
506
507  // writeback to LSQ
508  // Current dcache use MSHR
509  // Load queue will be updated at s2 for both hit/miss int/fp load
510  io.lsq.loadIn.valid := load_s2.io.out.valid
511  io.lsq.loadIn.bits := load_s2.io.out.bits
512
513  // write to rob and writeback bus
514  val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio
515
516  // Int load, if hit, will be writebacked at s2
517  val hitLoadOut = Wire(Valid(new ExuOutput))
518  hitLoadOut.valid := s2_wb_valid
519  hitLoadOut.bits.uop := load_s2.io.out.bits.uop
520  hitLoadOut.bits.data := load_s2.io.out.bits.data
521  hitLoadOut.bits.redirectValid := false.B
522  hitLoadOut.bits.redirect := DontCare
523  hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio
524  hitLoadOut.bits.debug.isPerfCnt := false.B
525  hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr
526  hitLoadOut.bits.fflags := DontCare
527
528  load_s2.io.out.ready := true.B
529
530  io.ldout.bits := Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits)
531  io.ldout.valid := hitLoadOut.valid || io.lsq.ldout.valid
532
533  io.lsq.ldout.ready := !hitLoadOut.valid
534
535  when(io.ldout.fire()){
536    XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc)
537  }
538}
539