1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27import xiangshan.backend.fu.PMPRespBundle 28import xiangshan.backend.fu.FuConfig._ 29import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30import xiangshan.backend.rob.RobPtr 31import xiangshan.backend.ctrlblock.DebugLsInfoBundle 32import xiangshan.backend.fu.util.SdtrigExt 33 34import xiangshan.cache._ 35import xiangshan.cache.wpu.ReplayCarry 36import xiangshan.cache.mmu._ 37import xiangshan.mem.mdp._ 38 39class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 40 with HasDCacheParameters 41 with HasTlbConst 42{ 43 // mshr refill index 44 val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 45 // get full data from store queue and sbuffer 46 val full_fwd = Bool() 47 // wait for data from store inst's store queue index 48 val data_inv_sq_idx = new SqPtr 49 // wait for address from store queue index 50 val addr_inv_sq_idx = new SqPtr 51 // replay carry 52 val rep_carry = new ReplayCarry(nWays) 53 // data in last beat 54 val last_beat = Bool() 55 // replay cause 56 val cause = Vec(LoadReplayCauses.allCauses, Bool()) 57 // performance debug information 58 val debug = new PerfDebugInfo 59 // tlb hint 60 val tlb_id = UInt(log2Up(loadfiltersize).W) 61 val tlb_full = Bool() 62 63 // alias 64 def mem_amb = cause(LoadReplayCauses.C_MA) 65 def tlb_miss = cause(LoadReplayCauses.C_TM) 66 def fwd_fail = cause(LoadReplayCauses.C_FF) 67 def dcache_rep = cause(LoadReplayCauses.C_DR) 68 def dcache_miss = cause(LoadReplayCauses.C_DM) 69 def wpu_fail = cause(LoadReplayCauses.C_WF) 70 def bank_conflict = cause(LoadReplayCauses.C_BC) 71 def rar_nack = cause(LoadReplayCauses.C_RAR) 72 def raw_nack = cause(LoadReplayCauses.C_RAW) 73 def nuke = cause(LoadReplayCauses.C_NK) 74 def need_rep = cause.asUInt.orR 75} 76 77 78class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 79 val ldin = DecoupledIO(new LqWriteBundle) 80 val uncache = Flipped(DecoupledIO(new MemExuOutput)) 81 val ld_raw_data = Input(new LoadDataFromLQBundle) 82 val forward = new PipeLoadForwardQueryIO 83 val stld_nuke_query = new LoadNukeQueryIO 84 val ldld_nuke_query = new LoadNukeQueryIO 85 val trigger = Flipped(new LqTriggerIO) 86} 87 88class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 89 val valid = Bool() 90 val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 91 val dly_ld_err = Bool() 92} 93 94class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 95 val tdata2 = Input(UInt(64.W)) 96 val matchType = Input(UInt(2.W)) 97 val tEnable = Input(Bool()) // timing is calculated before this 98 val addrHit = Output(Bool()) 99} 100 101class LoadUnit(implicit p: Parameters) extends XSModule 102 with HasLoadHelper 103 with HasPerfEvents 104 with HasDCacheParameters 105 with HasCircularQueuePtrHelper 106 with HasVLSUParameters 107 with SdtrigExt 108{ 109 val io = IO(new Bundle() { 110 // control 111 val redirect = Flipped(ValidIO(new Redirect)) 112 val csrCtrl = Flipped(new CustomCSRCtrlIO) 113 114 // int issue path 115 val ldin = Flipped(Decoupled(new MemExuInput)) 116 val ldout = Decoupled(new MemExuOutput) 117 118 // vec issue path 119 val vecldin = Flipped(Decoupled(new VecPipeBundle)) 120 val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false)) 121 122 // data path 123 val tlb = new TlbRequestIO(2) 124 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 125 val dcache = new DCacheLoadIO 126 val sbuffer = new LoadForwardQueryIO 127 val lsq = new LoadToLsqIO 128 val tl_d_channel = Input(new DcacheToLduForwardIO) 129 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 130 val refill = Flipped(ValidIO(new Refill)) 131 val l2_hint = Input(Valid(new L2ToL1Hint)) 132 val tlb_hint = Flipped(new TlbHintReq) 133 // fast wakeup 134 // TODO: implement vector fast wakeup 135 val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 136 137 // trigger 138 val trigger = Vec(TriggerNum, new LoadUnitTriggerIO) 139 140 // prefetch 141 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 142 val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 143 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 144 val canAcceptLowConfPrefetch = Output(Bool()) 145 val canAcceptHighConfPrefetch = Output(Bool()) 146 147 // load to load fast path 148 val l2l_fwd_in = Input(new LoadToLoadIO) 149 val l2l_fwd_out = Output(new LoadToLoadIO) 150 151 val ld_fast_match = Input(Bool()) 152 val ld_fast_fuOpType = Input(UInt()) 153 val ld_fast_imm = Input(UInt(12.W)) 154 155 // rs feedback 156 val wakeup = ValidIO(new DynInst) 157 val feedback_fast = ValidIO(new RSFeedback) // stage 2 158 val feedback_slow = ValidIO(new RSFeedback) // stage 3 159 val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 160 161 // load ecc error 162 val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 163 164 // schedule error query 165 val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 166 167 // queue-based replay 168 val replay = Flipped(Decoupled(new LsPipelineBundle)) 169 val lq_rep_full = Input(Bool()) 170 171 // misc 172 val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 173 174 // Load fast replay path 175 val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 176 val fast_rep_out = Decoupled(new LqWriteBundle) 177 178 // Load RAR rollback 179 val rollback = Valid(new Redirect) 180 181 // perf 182 val debug_ls = Output(new DebugLsInfoBundle) 183 val lsTopdownInfo = Output(new LsTopdownInfo) 184 val correctMissTrain = Input(Bool()) 185 }) 186 187 val s1_ready, s2_ready, s3_ready = WireInit(false.B) 188 189 // Pipeline 190 // -------------------------------------------------------------------------------- 191 // stage 0 192 // -------------------------------------------------------------------------------- 193 // generate addr, use addr to query DCache and DTLB 194 val s0_valid = Wire(Bool()) 195 val s0_mmio_select = Wire(Bool()) 196 val s0_kill = Wire(Bool()) 197 val s0_can_go = s1_ready 198 val s0_fire = s0_valid && s0_can_go 199 val s0_mmio_fire = s0_mmio_select && s0_can_go 200 val s0_out = Wire(new LqWriteBundle) 201 202 // flow source bundle 203 class FlowSource extends Bundle { 204 val vaddr = UInt(VAddrBits.W) 205 val mask = UInt((VLEN/8).W) 206 val uop = new DynInst 207 val try_l2l = Bool() 208 val has_rob_entry = Bool() 209 val rsIdx = UInt(log2Up(MemIQSizeMax).W) 210 val rep_carry = new ReplayCarry(nWays) 211 val mshrid = UInt(log2Up(cfg.nMissEntries).W) 212 val isFirstIssue = Bool() 213 val fast_rep = Bool() 214 val ld_rep = Bool() 215 val l2l_fwd = Bool() 216 val prf = Bool() 217 val prf_rd = Bool() 218 val prf_wr = Bool() 219 val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 220 // Record the issue port idx of load issue queue. This signal is used by load cancel. 221 val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 222 // vec only 223 val isvec = Bool() 224 val is128bit = Bool() 225 val uop_unit_stride_fof = Bool() 226 val reg_offset = UInt(vOffsetBits.W) 227 val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 228 val is_first_ele = Bool() 229 // val flowPtr = new VlflowPtr 230 val usSecondInv = Bool() 231 val mbIndex = UInt(vlmBindexBits.W) 232 val elemIdx = UInt(elemIdxBits.W) 233 val elemIdxInsideVd = UInt(elemIdxBits.W) 234 val alignedType = UInt(alignTypeBits.W) 235 } 236 val s0_sel_src = Wire(new FlowSource) 237 238 // load flow select/gen 239 // src0: super load replayed by LSQ (cache miss replay) (io.replay) 240 // src1: fast load replay (io.fast_rep_in) 241 // src2: mmio (io.lsq.uncache) 242 // src3: load replayed by LSQ (io.replay) 243 // src4: hardware prefetch from prefetchor (high confidence) (io.prefetch) 244 // NOTE: Now vec/int loads are sent from same RS 245 // A vec load will be splited into multiple uops, 246 // so as long as one uop is issued, 247 // the other uops should have higher priority 248 // src5: vec read from RS (io.vecldin) 249 // src6: int read / software prefetch first issue from RS (io.in) 250 // src7: load try pointchaising when no issued or replayed load (io.fastpath) 251 // src8: hardware prefetch from prefetchor (high confidence) (io.prefetch) 252 // priority: high to low 253 val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 254 val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 255 val s0_ld_fast_rep_valid = io.fast_rep_in.valid 256 val s0_ld_mmio_valid = io.lsq.uncache.valid 257 val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 258 val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 259 val s0_vec_iss_valid = io.vecldin.valid 260 val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 261 val s0_l2l_fwd_valid = io.l2l_fwd_in.valid 262 val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 263 dontTouch(s0_super_ld_rep_valid) 264 dontTouch(s0_ld_fast_rep_valid) 265 dontTouch(s0_ld_mmio_valid) 266 dontTouch(s0_ld_rep_valid) 267 dontTouch(s0_high_conf_prf_valid) 268 dontTouch(s0_vec_iss_valid) 269 dontTouch(s0_int_iss_valid) 270 dontTouch(s0_l2l_fwd_valid) 271 dontTouch(s0_low_conf_prf_valid) 272 273 // load flow source ready 274 val s0_super_ld_rep_ready = WireInit(true.B) 275 val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 276 val s0_ld_mmio_ready = !s0_super_ld_rep_valid && 277 !s0_ld_fast_rep_valid 278 val s0_ld_rep_ready = !s0_super_ld_rep_valid && 279 !s0_ld_fast_rep_valid && 280 !s0_ld_mmio_valid 281 val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 282 !s0_ld_fast_rep_valid && 283 !s0_ld_mmio_valid && 284 !s0_ld_rep_valid 285 286 val s0_vec_iss_ready = !s0_super_ld_rep_valid && 287 !s0_ld_fast_rep_valid && 288 !s0_ld_mmio_valid && 289 !s0_ld_rep_valid && 290 !s0_high_conf_prf_valid 291 292 val s0_int_iss_ready = !s0_super_ld_rep_valid && 293 !s0_ld_fast_rep_valid && 294 !s0_ld_mmio_valid && 295 !s0_ld_rep_valid && 296 !s0_high_conf_prf_valid && 297 !s0_vec_iss_valid 298 299 val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 300 !s0_ld_fast_rep_valid && 301 !s0_ld_mmio_valid && 302 !s0_ld_rep_valid && 303 !s0_high_conf_prf_valid && 304 !s0_int_iss_valid && 305 !s0_vec_iss_valid 306 307 val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 308 !s0_ld_fast_rep_valid && 309 !s0_ld_mmio_valid && 310 !s0_ld_rep_valid && 311 !s0_high_conf_prf_valid && 312 !s0_int_iss_valid && 313 !s0_vec_iss_valid && 314 !s0_l2l_fwd_valid 315 dontTouch(s0_super_ld_rep_ready) 316 dontTouch(s0_ld_fast_rep_ready) 317 dontTouch(s0_ld_mmio_ready) 318 dontTouch(s0_ld_rep_ready) 319 dontTouch(s0_high_conf_prf_ready) 320 dontTouch(s0_vec_iss_ready) 321 dontTouch(s0_int_iss_ready) 322 dontTouch(s0_l2l_fwd_ready) 323 dontTouch(s0_low_conf_prf_ready) 324 325 // load flow source select (OH) 326 val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 327 val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 328 val s0_ld_mmio_select = s0_ld_mmio_valid && s0_ld_mmio_ready 329 val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 330 val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 331 s0_low_conf_prf_ready && s0_low_conf_prf_valid 332 val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 333 val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 334 val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 335 dontTouch(s0_super_ld_rep_select) 336 dontTouch(s0_ld_fast_rep_select) 337 dontTouch(s0_ld_mmio_select) 338 dontTouch(s0_ld_rep_select) 339 dontTouch(s0_hw_prf_select) 340 dontTouch(s0_vec_iss_select) 341 dontTouch(s0_int_iss_select) 342 dontTouch(s0_l2l_fwd_select) 343 344 s0_valid := (s0_super_ld_rep_valid || 345 s0_ld_fast_rep_valid || 346 s0_ld_rep_valid || 347 s0_high_conf_prf_valid || 348 s0_vec_iss_valid || 349 s0_int_iss_valid || 350 s0_l2l_fwd_valid || 351 s0_low_conf_prf_valid) && !s0_ld_mmio_select && io.dcache.req.ready && !s0_kill 352 353 s0_mmio_select := s0_ld_mmio_select && !s0_kill 354 355 // which is S0's out is ready and dcache is ready 356 val s0_try_ptr_chasing = s0_l2l_fwd_select 357 val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 358 val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 359 val s0_ptr_chasing_canceled = WireInit(false.B) 360 s0_kill := s0_ptr_chasing_canceled 361 362 // prefetch related ctrl signal 363 io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready 364 io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready 365 366 // query DTLB 367 io.tlb.req.valid := s0_valid 368 io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 369 Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 370 TlbCmd.read 371 ) 372 io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.paddr, s0_sel_src.vaddr) 373 io.tlb.req.bits.size := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType)) // FIXME : currently not use, 128 bit load will error if use it 374 io.tlb.req.bits.kill := s0_kill 375 io.tlb.req.bits.memidx.is_ld := true.B 376 io.tlb.req.bits.memidx.is_st := false.B 377 io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 378 io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 379 io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 380 io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 381 io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 382 383 // query DCache 384 io.dcache.req.valid := s0_valid 385 io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 386 MemoryOpConstants.M_PFR, 387 Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 388 ) 389 io.dcache.req.bits.vaddr := s0_sel_src.vaddr 390 io.dcache.req.bits.mask := s0_sel_src.mask 391 io.dcache.req.bits.data := DontCare 392 io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 393 io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 394 io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 395 io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 396 io.dcache.req.bits.id := DontCare // TODO: update cache meta 397 io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 398 io.dcache.is128Req := s0_sel_src.is128bit 399 400 // load flow priority mux 401 def fromNullSource(): FlowSource = { 402 val out = WireInit(0.U.asTypeOf(new FlowSource)) 403 out 404 } 405 406 def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 407 val out = WireInit(0.U.asTypeOf(new FlowSource)) 408 out.vaddr := src.vaddr 409 out.mask := src.mask 410 out.uop := src.uop 411 out.try_l2l := false.B 412 out.has_rob_entry := src.hasROBEntry 413 out.rep_carry := src.rep_info.rep_carry 414 out.mshrid := src.rep_info.mshr_id 415 out.rsIdx := src.rsIdx 416 out.isFirstIssue := false.B 417 out.fast_rep := true.B 418 out.ld_rep := src.isLoadReplay 419 out.l2l_fwd := false.B 420 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 421 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 422 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 423 out.sched_idx := src.schedIndex 424 out.isvec := src.isvec 425 out.is128bit := src.is128bit 426 out.uop_unit_stride_fof := src.uop_unit_stride_fof 427 out.reg_offset := src.reg_offset 428 out.vecActive := src.vecActive 429 out.is_first_ele := src.is_first_ele 430 out.usSecondInv := src.usSecondInv 431 out.mbIndex := src.mbIndex 432 out.elemIdx := src.elemIdx 433 out.elemIdxInsideVd := src.elemIdxInsideVd 434 out.alignedType := src.alignedType 435 out 436 } 437 438 // TODO: implement vector mmio 439 def fromMmioSource(src: MemExuOutput) = { 440 val out = WireInit(0.U.asTypeOf(new FlowSource)) 441 out.vaddr := 0.U 442 out.mask := 0.U 443 out.uop := src.uop 444 out.try_l2l := false.B 445 out.has_rob_entry := false.B 446 out.rsIdx := 0.U 447 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 448 out.mshrid := 0.U 449 out.isFirstIssue := false.B 450 out.fast_rep := false.B 451 out.ld_rep := false.B 452 out.l2l_fwd := false.B 453 out.prf := false.B 454 out.prf_rd := false.B 455 out.prf_wr := false.B 456 out.sched_idx := 0.U 457 out.vecActive := true.B 458 out 459 } 460 461 def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 462 val out = WireInit(0.U.asTypeOf(new FlowSource)) 463 out.vaddr := src.vaddr 464 out.mask := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0))) 465 out.uop := src.uop 466 out.try_l2l := false.B 467 out.has_rob_entry := true.B 468 out.rsIdx := src.rsIdx 469 out.rep_carry := src.replayCarry 470 out.mshrid := src.mshrid 471 out.isFirstIssue := false.B 472 out.fast_rep := false.B 473 out.ld_rep := true.B 474 out.l2l_fwd := false.B 475 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 476 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 477 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 478 out.sched_idx := src.schedIndex 479 out.isvec := src.isvec 480 out.is128bit := src.is128bit 481 out.uop_unit_stride_fof := src.uop_unit_stride_fof 482 out.reg_offset := src.reg_offset 483 out.vecActive := src.vecActive 484 out.is_first_ele := src.is_first_ele 485 out.usSecondInv := src.usSecondInv 486 out.mbIndex := src.mbIndex 487 out.elemIdx := src.elemIdx 488 out.elemIdxInsideVd := src.elemIdxInsideVd 489 out.alignedType := src.alignedType 490 out 491 } 492 493 // TODO: implement vector prefetch 494 def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 495 val out = WireInit(0.U.asTypeOf(new FlowSource)) 496 out.vaddr := src.getVaddr() 497 out.mask := 0.U 498 out.uop := DontCare 499 out.try_l2l := false.B 500 out.has_rob_entry := false.B 501 out.rsIdx := 0.U 502 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 503 out.mshrid := 0.U 504 out.isFirstIssue := false.B 505 out.fast_rep := false.B 506 out.ld_rep := false.B 507 out.l2l_fwd := false.B 508 out.prf := true.B 509 out.prf_rd := !src.is_store 510 out.prf_wr := src.is_store 511 out.sched_idx := 0.U 512 out 513 } 514 515 def fromVecIssueSource(src: VecPipeBundle): FlowSource = { 516 val out = WireInit(0.U.asTypeOf(new FlowSource)) 517 out.vaddr := src.vaddr 518 out.mask := src.mask 519 out.uop := src.uop 520 out.try_l2l := false.B 521 out.has_rob_entry := true.B 522 // TODO: VLSU, implement vector feedback 523 out.rsIdx := 0.U 524 // TODO: VLSU, implement replay carry 525 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 526 out.mshrid := 0.U 527 // TODO: VLSU, implement first issue 528// out.isFirstIssue := src.isFirstIssue 529 out.fast_rep := false.B 530 out.ld_rep := false.B 531 out.l2l_fwd := false.B 532 out.prf := false.B 533 out.prf_rd := false.B 534 out.prf_wr := false.B 535 out.sched_idx := 0.U 536 // Vector load interface 537 out.isvec := true.B 538 // vector loads only access a single element at a time, so 128-bit path is not used for now 539 out.is128bit := is128Bit(src.alignedType) 540 out.uop_unit_stride_fof := src.uop_unit_stride_fof 541 // out.rob_idx_valid := src.rob_idx_valid 542 // out.inner_idx := src.inner_idx 543 // out.rob_idx := src.rob_idx 544 out.reg_offset := src.reg_offset 545 // out.offset := src.offset 546 out.vecActive := src.vecActive 547 out.is_first_ele := src.is_first_ele 548 // out.flowPtr := src.flowPtr 549 out.usSecondInv := src.usSecondInv 550 out.mbIndex := src.mBIndex 551 out.elemIdx := src.elemIdx 552 out.elemIdxInsideVd := src.elemIdxInsideVd 553 out.alignedType := src.alignedType 554 out 555 } 556 557 def fromIntIssueSource(src: MemExuInput): FlowSource = { 558 val out = WireInit(0.U.asTypeOf(new FlowSource)) 559 out.vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 560 out.mask := genVWmask(out.vaddr, src.uop.fuOpType(1,0)) 561 out.uop := src.uop 562 out.try_l2l := false.B 563 out.has_rob_entry := true.B 564 out.rsIdx := src.iqIdx 565 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 566 out.mshrid := 0.U 567 out.isFirstIssue := true.B 568 out.fast_rep := false.B 569 out.ld_rep := false.B 570 out.l2l_fwd := false.B 571 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 572 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 573 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 574 out.sched_idx := 0.U 575 out.vecActive := true.B // true for scala load 576 out 577 } 578 579 // TODO: implement vector l2l 580 def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 581 val out = WireInit(0.U.asTypeOf(new FlowSource)) 582 out.vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 583 out.mask := genVWmask(0.U, LSUOpType.ld) 584 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 585 // Assume the pointer chasing is always ld. 586 out.uop.fuOpType := LSUOpType.ld 587 out.try_l2l := true.B 588 // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 589 // because these signals will be updated in S1 590 out.has_rob_entry := false.B 591 out.rsIdx := 0.U 592 out.mshrid := 0.U 593 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 594 out.isFirstIssue := true.B 595 out.fast_rep := false.B 596 out.ld_rep := false.B 597 out.l2l_fwd := true.B 598 out.prf := false.B 599 out.prf_rd := false.B 600 out.prf_wr := false.B 601 out.sched_idx := 0.U 602 out 603 } 604 605 // set default 606 val s0_src_selector = Seq( 607 s0_super_ld_rep_select, 608 s0_ld_fast_rep_select, 609 s0_ld_mmio_select, 610 s0_ld_rep_select, 611 s0_hw_prf_select, 612 s0_vec_iss_select, 613 s0_int_iss_select, 614 (if (EnableLoadToLoadForward) s0_l2l_fwd_select else true.B) 615 ) 616 val s0_src_format = Seq( 617 fromNormalReplaySource(io.replay.bits), 618 fromFastReplaySource(io.fast_rep_in.bits), 619 fromMmioSource(io.lsq.uncache.bits), 620 fromNormalReplaySource(io.replay.bits), 621 fromPrefetchSource(io.prefetch_req.bits), 622 fromVecIssueSource(io.vecldin.bits), 623 fromIntIssueSource(io.ldin.bits), 624 (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()) 625 ) 626 s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 627 628 // address align check 629 val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List( 630 "b00".U -> true.B, //b 631 "b01".U -> (s0_sel_src.vaddr(0) === 0.U), //h 632 "b10".U -> (s0_sel_src.vaddr(1, 0) === 0.U), //w 633 "b11".U -> (s0_sel_src.vaddr(2, 0) === 0.U) //d 634 )) 635 XSError(s0_sel_src.isvec && s0_sel_src.vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!") 636 637 // accept load flow if dcache ready (tlb is always ready) 638 // TODO: prefetch need writeback to loadQueueFlag 639 s0_out := DontCare 640 s0_out.rsIdx := s0_sel_src.rsIdx 641 s0_out.vaddr := s0_sel_src.vaddr 642 s0_out.mask := s0_sel_src.mask 643 s0_out.uop := s0_sel_src.uop 644 s0_out.isFirstIssue := s0_sel_src.isFirstIssue 645 s0_out.hasROBEntry := s0_sel_src.has_rob_entry 646 s0_out.isPrefetch := s0_sel_src.prf 647 s0_out.isHWPrefetch := s0_hw_prf_select 648 s0_out.isFastReplay := s0_sel_src.fast_rep 649 s0_out.isLoadReplay := s0_sel_src.ld_rep 650 s0_out.isFastPath := s0_sel_src.l2l_fwd 651 s0_out.mshrid := s0_sel_src.mshrid 652 s0_out.isvec := s0_sel_src.isvec 653 s0_out.is128bit := s0_sel_src.is128bit 654 s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 655 // s0_out.rob_idx_valid := s0_rob_idx_valid 656 // s0_out.inner_idx := s0_inner_idx 657 // s0_out.rob_idx := s0_rob_idx 658 s0_out.reg_offset := s0_sel_src.reg_offset 659 // s0_out.offset := s0_offset 660 s0_out.vecActive := s0_sel_src.vecActive 661 s0_out.usSecondInv := s0_sel_src.usSecondInv 662 s0_out.is_first_ele := s0_sel_src.is_first_ele 663 s0_out.elemIdx := s0_sel_src.elemIdx 664 s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd 665 s0_out.alignedType := s0_sel_src.alignedType 666 s0_out.mbIndex := s0_sel_src.mbIndex 667 // s0_out.flowPtr := s0_sel_src.flowPtr 668 s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_sel_src.vecActive 669 s0_out.forward_tlDchannel := s0_super_ld_rep_select 670 when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 671 s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 672 }.otherwise{ 673 s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 674 } 675 s0_out.schedIndex := s0_sel_src.sched_idx 676 677 // load fast replay 678 io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 679 680 // mmio 681 io.lsq.uncache.ready := s0_mmio_fire 682 683 // load flow source ready 684 // cache missed load has highest priority 685 // always accept cache missed load flow from load replay queue 686 io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 687 688 // accept load flow from rs when: 689 // 1) there is no lsq-replayed load 690 // 2) there is no fast replayed load 691 // 3) there is no high confidence prefetch request 692 io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready 693 io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready 694 695 // for hw prefetch load flow feedback, to be added later 696 // io.prefetch_in.ready := s0_hw_prf_select 697 698 // dcache replacement extra info 699 // TODO: should prefetch load update replacement? 700 io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 701 702 // load wakeup 703 // TODO: vector load wakeup? 704 io.wakeup.valid := !s0_sel_src.isvec && s0_fire && (s0_super_ld_rep_select || s0_ld_fast_rep_select || s0_ld_rep_select || s0_int_iss_select) || s0_mmio_fire 705 io.wakeup.bits := s0_out.uop 706 707 XSDebug(io.dcache.req.fire, 708 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_sel_src.vaddr)}\n" 709 ) 710 XSDebug(s0_valid, 711 p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 712 p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 713 714 // Pipeline 715 // -------------------------------------------------------------------------------- 716 // stage 1 717 // -------------------------------------------------------------------------------- 718 // TLB resp (send paddr to dcache) 719 val s1_valid = RegInit(false.B) 720 val s1_in = Wire(new LqWriteBundle) 721 val s1_out = Wire(new LqWriteBundle) 722 val s1_kill = Wire(Bool()) 723 val s1_can_go = s2_ready 724 val s1_fire = s1_valid && !s1_kill && s1_can_go 725 val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 726 727 s1_ready := !s1_valid || s1_kill || s2_ready 728 when (s0_fire) { s1_valid := true.B } 729 .elsewhen (s1_fire) { s1_valid := false.B } 730 .elsewhen (s1_kill) { s1_valid := false.B } 731 s1_in := RegEnable(s0_out, s0_fire) 732 733 val s1_fast_rep_dly_kill = RegNext(io.fast_rep_in.bits.lateKill) && s1_in.isFastReplay 734 val s1_fast_rep_dly_err = RegNext(io.fast_rep_in.bits.delayedLoadError) && s1_in.isFastReplay 735 val s1_l2l_fwd_dly_err = RegNext(io.l2l_fwd_in.dly_ld_err) && s1_in.isFastPath 736 val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 737 val s1_vaddr_hi = Wire(UInt()) 738 val s1_vaddr_lo = Wire(UInt()) 739 val s1_vaddr = Wire(UInt()) 740 val s1_paddr_dup_lsu = Wire(UInt()) 741 val s1_paddr_dup_dcache = Wire(UInt()) 742 val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 743 val s1_tlb_miss = io.tlb.resp.bits.miss 744 val s1_prf = s1_in.isPrefetch 745 val s1_hw_prf = s1_in.isHWPrefetch 746 val s1_sw_prf = s1_prf && !s1_hw_prf 747 val s1_tlb_memidx = io.tlb.resp.bits.memidx 748 749 s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 750 s1_vaddr_lo := s1_in.vaddr(5, 0) 751 s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 752 s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 753 s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 754 755 when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 756 // printf("load idx = %d\n", s1_tlb_memidx.idx) 757 s1_out.uop.debugInfo.tlbRespTime := GTimer() 758 } 759 760 io.tlb.req_kill := s1_kill || s1_dly_err 761 io.tlb.resp.ready := true.B 762 763 io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 764 io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 765 io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 766 767 // store to load forwarding 768 io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 769 io.sbuffer.vaddr := s1_vaddr 770 io.sbuffer.paddr := s1_paddr_dup_lsu 771 io.sbuffer.uop := s1_in.uop 772 io.sbuffer.sqIdx := s1_in.uop.sqIdx 773 io.sbuffer.mask := s1_in.mask 774 io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 775 776 io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 777 io.lsq.forward.vaddr := s1_vaddr 778 io.lsq.forward.paddr := s1_paddr_dup_lsu 779 io.lsq.forward.uop := s1_in.uop 780 io.lsq.forward.sqIdx := s1_in.uop.sqIdx 781 io.lsq.forward.sqIdxMask := 0.U 782 io.lsq.forward.mask := s1_in.mask 783 io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 784 785 // st-ld violation query 786 val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).map(w => {Mux(s1_in.isvec && s1_in.is128bit, 787 s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 788 s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))})) 789 val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 790 io.stld_nuke_query(w).valid && // query valid 791 isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 792 s1_nuke_paddr_match(w) && // paddr match 793 (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 794 })).asUInt.orR && !s1_tlb_miss 795 796 s1_out := s1_in 797 s1_out.vaddr := s1_vaddr 798 s1_out.paddr := s1_paddr_dup_lsu 799 s1_out.tlbMiss := s1_tlb_miss 800 s1_out.ptwBack := io.tlb.resp.bits.ptwBack 801 s1_out.rsIdx := s1_in.rsIdx 802 s1_out.rep_info.debug := s1_in.uop.debugInfo 803 s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 804 s1_out.delayedLoadError := s1_dly_err 805 806 when (!s1_dly_err) { 807 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 808 // af & pf exception were modified 809 s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss 810 s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss 811 } .otherwise { 812 s1_out.uop.exceptionVec(loadPageFault) := false.B 813 s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 814 s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 815 } 816 817 // pointer chasing 818 val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 819 val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 820 val s1_fu_op_type_not_ld = WireInit(false.B) 821 val s1_not_fast_match = WireInit(false.B) 822 val s1_addr_mismatch = WireInit(false.B) 823 val s1_addr_misaligned = WireInit(false.B) 824 val s1_fast_mismatch = WireInit(false.B) 825 val s1_ptr_chasing_canceled = WireInit(false.B) 826 val s1_cancel_ptr_chasing = WireInit(false.B) 827 828 s1_kill := s1_fast_rep_dly_kill || 829 s1_cancel_ptr_chasing || 830 s1_in.uop.robIdx.needFlush(io.redirect) || 831 (s1_in.uop.robIdx.needFlush(RegNext(io.redirect)) && !RegNext(s0_try_ptr_chasing)) || 832 RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid) 833 834 if (EnableLoadToLoadForward) { 835 // Sometimes, we need to cancel the load-load forwarding. 836 // These can be put at S0 if timing is bad at S1. 837 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 838 s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 839 RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 840 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 841 s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 842 s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 843 // Case 2: this load-load uop is cancelled 844 s1_ptr_chasing_canceled := !io.ldin.valid 845 // Case 3: fast mismatch 846 s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 847 848 when (s1_try_ptr_chasing) { 849 s1_cancel_ptr_chasing := s1_addr_mismatch || 850 s1_addr_misaligned || 851 s1_fu_op_type_not_ld || 852 s1_ptr_chasing_canceled || 853 s1_fast_mismatch 854 855 s1_in.uop := io.ldin.bits.uop 856 s1_in.rsIdx := io.ldin.bits.iqIdx 857 s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 858 s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 859 s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 860 s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 861 862 // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 863 s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 864 s1_in.uop.debugInfo.tlbRespTime := GTimer() 865 } 866 when (!s1_cancel_ptr_chasing) { 867 s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire 868 when (s1_try_ptr_chasing) { 869 io.ldin.ready := true.B 870 } 871 } 872 } 873 874 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 875 val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 876 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 877 // If the timing here is not OK, load-load forwarding has to be disabled. 878 // Or we calculate sqIdxMask at RS?? 879 io.lsq.forward.sqIdxMask := s1_sqIdx_mask 880 if (EnableLoadToLoadForward) { 881 when (s1_try_ptr_chasing) { 882 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 883 } 884 } 885 886 io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 887 io.forward_mshr.mshrid := s1_out.mshrid 888 io.forward_mshr.paddr := s1_out.paddr 889 890 XSDebug(s1_valid, 891 p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 892 p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 893 894 // Pipeline 895 // -------------------------------------------------------------------------------- 896 // stage 2 897 // -------------------------------------------------------------------------------- 898 // s2: DCache resp 899 val s2_valid = RegInit(false.B) 900 val s2_in = Wire(new LqWriteBundle) 901 val s2_out = Wire(new LqWriteBundle) 902 val s2_kill = Wire(Bool()) 903 val s2_can_go = s3_ready 904 val s2_fire = s2_valid && !s2_kill && s2_can_go 905 val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 906 val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 907 908 s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 909 s2_ready := !s2_valid || s2_kill || s3_ready 910 when (s1_fire) { s2_valid := true.B } 911 .elsewhen (s2_fire) { s2_valid := false.B } 912 .elsewhen (s2_kill) { s2_valid := false.B } 913 s2_in := RegEnable(s1_out, s1_fire) 914 915 val s2_pmp = WireInit(io.pmp) 916 917 val s2_prf = s2_in.isPrefetch 918 val s2_hw_prf = s2_in.isHWPrefetch 919 920 // exception that may cause load addr to be invalid / illegal 921 // if such exception happen, that inst and its exception info 922 // will be force writebacked to rob 923 val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 924 when (!s2_in.delayedLoadError) { 925 s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld || 926 (io.dcache.resp.bits.tag_error && RegNext(io.csrCtrl.cache_error_enable))) && s2_vecActive 927 } 928 929 // soft prefetch will not trigger any exception (but ecc error interrupt may 930 // be triggered) 931 when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) { 932 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 933 } 934 val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_vecActive 935 936 val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 937 val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 938 val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 939 940 // writeback access fault caused by ecc error / bus error 941 // * ecc data error is slow to generate, so we will not use it until load stage 3 942 // * in load stage 3, an extra signal io.load_error will be used to 943 val s2_actually_mmio = s2_pmp.mmio 944 val s2_mmio = !s2_prf && 945 s2_actually_mmio && 946 !s2_exception && 947 !s2_in.tlbMiss 948 949 val s2_full_fwd = Wire(Bool()) 950 val s2_mem_amb = s2_in.uop.storeSetHit && 951 io.lsq.forward.addrInvalid 952 953 val s2_tlb_miss = s2_in.tlbMiss 954 val s2_fwd_fail = io.lsq.forward.dataInvalid 955 val s2_dcache_miss = io.dcache.resp.bits.miss && 956 !s2_fwd_frm_d_chan_or_mshr && 957 !s2_full_fwd 958 959 val s2_mq_nack = io.dcache.s2_mq_nack && 960 !s2_fwd_frm_d_chan_or_mshr && 961 !s2_full_fwd 962 963 val s2_bank_conflict = io.dcache.s2_bank_conflict && 964 !s2_fwd_frm_d_chan_or_mshr && 965 !s2_full_fwd 966 967 val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 968 !s2_fwd_frm_d_chan_or_mshr && 969 !s2_full_fwd 970 971 val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 972 !io.lsq.ldld_nuke_query.req.ready 973 974 val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 975 !io.lsq.stld_nuke_query.req.ready 976 // st-ld violation query 977 // NeedFastRecovery Valid when 978 // 1. Fast recovery query request Valid. 979 // 2. Load instruction is younger than requestors(store instructions). 980 // 3. Physical address match. 981 // 4. Data contains. 982 val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).map(w => {Mux(s2_in.isvec && s2_in.is128bit, 983 s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 984 s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))})) 985 val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 986 io.stld_nuke_query(w).valid && // query valid 987 isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 988 s2_nuke_paddr_match(w) && // paddr match 989 (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 990 })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 991 992 val s2_cache_handled = io.dcache.resp.bits.handled 993 val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 994 io.dcache.resp.bits.tag_error 995 996 val s2_troublem = !s2_exception && 997 !s2_mmio && 998 !s2_prf && 999 !s2_in.delayedLoadError 1000 1001 io.dcache.resp.ready := true.B 1002 val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf) 1003 assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 1004 1005 // fast replay require 1006 val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1007 val s2_nuke_fast_rep = !s2_mq_nack && 1008 !s2_dcache_miss && 1009 !s2_bank_conflict && 1010 !s2_wpu_pred_fail && 1011 !s2_rar_nack && 1012 !s2_raw_nack && 1013 s2_nuke 1014 1015 val s2_fast_rep = !s2_mem_amb && 1016 !s2_tlb_miss && 1017 !s2_fwd_fail && 1018 (s2_dcache_fast_rep || s2_nuke_fast_rep) && 1019 s2_troublem 1020 1021 // need allocate new entry 1022 val s2_can_query = !s2_mem_amb && 1023 !s2_tlb_miss && 1024 !s2_fwd_fail && 1025 s2_troublem 1026 1027 val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 1028 1029 // ld-ld violation require 1030 io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 1031 io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 1032 io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 1033 io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1034 io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1035 1036 // st-ld violation require 1037 io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 1038 io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 1039 io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 1040 io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1041 io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1042 1043 // merge forward result 1044 // lsq has higher priority than sbuffer 1045 val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1046 val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 1047 s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 1048 // generate XLEN/8 Muxs 1049 for (i <- 0 until VLEN / 8) { 1050 s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) 1051 s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i)) 1052 } 1053 1054 XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1055 s2_in.uop.pc, 1056 io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 1057 s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 1058 ) 1059 1060 // 1061 s2_out := s2_in 1062 s2_out.data := 0.U // data will be generated in load s3 1063 s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 1064 s2_out.mmio := s2_mmio 1065 s2_out.uop.flushPipe := false.B 1066 s2_out.uop.exceptionVec := s2_exception_vec 1067 s2_out.forwardMask := s2_fwd_mask 1068 s2_out.forwardData := s2_fwd_data 1069 s2_out.handledByMSHR := s2_cache_handled 1070 s2_out.miss := s2_dcache_miss && s2_troublem 1071 s2_out.feedbacked := io.feedback_fast.valid 1072 1073 // Generate replay signal caused by: 1074 // * st-ld violation check 1075 // * tlb miss 1076 // * dcache replay 1077 // * forward data invalid 1078 // * dcache miss 1079 s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1080 s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1081 s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1082 s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1083 s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 1084 s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1085 s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 1086 s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 1087 s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1088 s2_out.rep_info.nuke := s2_nuke && s2_troublem 1089 s2_out.rep_info.full_fwd := s2_data_fwded 1090 s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 1091 s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 1092 s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 1093 s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 1094 s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 1095 s2_out.rep_info.debug := s2_in.uop.debugInfo 1096 s2_out.rep_info.tlb_id := io.tlb_hint.id 1097 s2_out.rep_info.tlb_full := io.tlb_hint.full 1098 1099 // if forward fail, replay this inst from fetch 1100 val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 1101 // if ld-ld violation is detected, replay from this inst from fetch 1102 val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 1103 1104 // to be removed 1105 io.feedback_fast.valid := false.B 1106 io.feedback_fast.bits.hit := false.B 1107 io.feedback_fast.bits.flushState := s2_in.ptwBack 1108 io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 1109 io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 1110 io.feedback_fast.bits.dataInvalidSqIdx := DontCare 1111 1112 io.ldCancel.ld1Cancel := false.B 1113 1114 // fast wakeup 1115 io.fast_uop.valid := RegNext( 1116 !io.dcache.s1_disable_fast_wakeup && 1117 s1_valid && 1118 !s1_kill && 1119 !io.tlb.resp.bits.miss && 1120 !io.lsq.forward.dataInvalidFast 1121 ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) && !s2_isvec 1122 io.fast_uop.bits := RegNext(s1_out.uop) 1123 1124 // 1125 io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 1126 1127 // RegNext prefetch train for better timing 1128 // ** Now, prefetch train is valid at load s3 ** 1129 io.prefetch_train.valid := RegNext(s2_valid && !s2_actually_mmio && !s2_in.tlbMiss) 1130 io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true) 1131 io.prefetch_train.bits.miss := RegNext(io.dcache.resp.bits.miss) // TODO: use trace with bank conflict? 1132 io.prefetch_train.bits.meta_prefetch := RegNext(io.dcache.resp.bits.meta_prefetch) 1133 io.prefetch_train.bits.meta_access := RegNext(io.dcache.resp.bits.meta_access) 1134 1135 io.prefetch_train_l1.valid := RegNext(s2_valid && !s2_actually_mmio) 1136 io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true) 1137 io.prefetch_train_l1.bits.miss := RegNext(io.dcache.resp.bits.miss) 1138 io.prefetch_train_l1.bits.meta_prefetch := RegNext(io.dcache.resp.bits.meta_prefetch) 1139 io.prefetch_train_l1.bits.meta_access := RegNext(io.dcache.resp.bits.meta_access) 1140 if (env.FPGAPlatform){ 1141 io.dcache.s0_pc := DontCare 1142 io.dcache.s1_pc := DontCare 1143 io.dcache.s2_pc := DontCare 1144 }else{ 1145 io.dcache.s0_pc := s0_out.uop.pc 1146 io.dcache.s1_pc := s1_out.uop.pc 1147 io.dcache.s2_pc := s2_out.uop.pc 1148 } 1149 io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1150 1151 val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 1152 val s2_ld_valid_dup = RegInit(0.U(6.W)) 1153 s2_ld_valid_dup := 0x0.U(6.W) 1154 when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1155 when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 1156 assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1157 1158 // Pipeline 1159 // -------------------------------------------------------------------------------- 1160 // stage 3 1161 // -------------------------------------------------------------------------------- 1162 // writeback and update load queue 1163 val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 1164 val s3_in = RegEnable(s2_out, s2_fire) 1165 val s3_out = Wire(Valid(new MemExuOutput)) 1166 val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 1167 val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 1168 val s3_fast_rep = Wire(Bool()) 1169 val s3_troublem = RegNext(s2_troublem) 1170 val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 1171 val s3_vecout = Wire(new OnlyVecExuOutput) 1172 val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 1173 val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 1174 val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire) 1175 val s3_vec_mBIndex = RegEnable(s2_out.mbIndex, s2_fire) 1176 val s3_mmio = Wire(chiselTypeOf(io.lsq.uncache)) 1177 // TODO: Fix vector load merge buffer nack 1178 val s3_vec_mb_nack = Wire(Bool()) 1179 s3_vec_mb_nack := false.B 1180 XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!") 1181 1182 s3_ready := !s3_valid || s3_kill || io.ldout.ready 1183 s3_mmio.valid := RegNextN(io.lsq.uncache.valid, 3, Some(false.B)) 1184 s3_mmio.ready := RegNextN(io.lsq.uncache.ready, 3, Some(false.B)) 1185 s3_mmio.bits := RegNextN(io.lsq.uncache.bits, 3) 1186 1187 // forwrad last beat 1188 val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1189 val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1190 val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR) 1191 val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || !io.dcache.req.ready 1192 1193 // s3 load fast replay 1194 io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 1195 io.fast_rep_out.bits := s3_in 1196 1197 io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked 1198 // TODO: check this --by hx 1199 // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 1200 io.lsq.ldin.bits := s3_in 1201 io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1202 1203 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1204 io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 1205 io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 1206 io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1207 1208 val s3_dly_ld_err = 1209 if (EnableAccurateLoadError) { 1210 io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable) && s3_troublem 1211 } else { 1212 WireInit(false.B) 1213 } 1214 io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1215 io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1216 io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1217 1218 val s3_vp_match_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 1219 val s3_rep_frm_fetch = s3_vp_match_fail 1220 val s3_ldld_rep_inst = 1221 io.lsq.ldld_nuke_query.resp.valid && 1222 io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1223 RegNext(io.csrCtrl.ldld_vio_check_enable) 1224 val s3_flushPipe = s3_ldld_rep_inst 1225 1226 val s3_rep_info = WireInit(s3_in.rep_info) 1227 s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid 1228 val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1229 1230 val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1231 when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) { 1232 io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1233 } .otherwise { 1234 io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1235 } 1236 1237 // Int load, if hit, will be writebacked at s3 1238 s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 1239 s3_out.bits.uop := s3_in.uop 1240 s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive 1241 s3_out.bits.uop.flushPipe := false.B 1242 s3_out.bits.uop.replayInst := s3_rep_frm_fetch || s3_flushPipe 1243 s3_out.bits.data := s3_in.data 1244 s3_out.bits.debug.isMMIO := s3_in.mmio 1245 s3_out.bits.debug.isPerfCnt := false.B 1246 s3_out.bits.debug.paddr := s3_in.paddr 1247 s3_out.bits.debug.vaddr := s3_in.vaddr 1248 1249 // Vector load, writeback to merge buffer 1250 // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback 1251 s3_vecout.isvec := s3_isvec 1252 s3_vecout.vecdata := 0.U // Data will be assigned later 1253 s3_vecout.mask := s3_in.mask 1254 // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 1255 // s3_vecout.inner_idx := s3_in.inner_idx 1256 // s3_vecout.rob_idx := s3_in.rob_idx 1257 // s3_vecout.offset := s3_in.offset 1258 s3_vecout.reg_offset := s3_in.reg_offset 1259 s3_vecout.vecActive := s3_vecActive 1260 s3_vecout.is_first_ele := s3_in.is_first_ele 1261 // s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 1262 // s3_vecout.flowPtr := s3_in.flowPtr 1263 s3_vecout.elemIdx := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO: 1264 s3_vecout.elemIdxInsideVd := s3_in.elemIdxInsideVd 1265 val s3_usSecondInv = s3_in.usSecondInv 1266 1267 io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception 1268 io.rollback.bits := DontCare 1269 io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 1270 io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 1271 io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 1272 io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1273 io.rollback.bits.level := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter) 1274 io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 1275 io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1276 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1277 1278 io.lsq.ldin.bits.uop := s3_out.bits.uop 1279 1280 val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 1281 io.lsq.ldld_nuke_query.revoke := s3_revoke 1282 io.lsq.stld_nuke_query.revoke := s3_revoke 1283 1284 // feedback slow 1285 s3_fast_rep := RegNext(s2_fast_rep) 1286 1287 val s3_fb_no_waiting = !s3_in.isLoadReplay && 1288 (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1289 !s3_in.feedbacked 1290 1291 // feedback: scalar load will send feedback to RS 1292 // vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops 1293 io.feedback_slow.valid := s3_valid && s3_fb_no_waiting && !s3_isvec 1294 io.feedback_slow.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1295 io.feedback_slow.bits.flushState := s3_in.ptwBack 1296 io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 1297 io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 1298 io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1299 1300 io.ldCancel.ld2Cancel := s3_valid && ( 1301 io.lsq.ldin.bits.rep_info.need_rep || // exe fail or 1302 s3_in.mmio // is mmio 1303 ) && !s3_isvec 1304 1305 val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits) 1306 1307 // data from load queue refill 1308 val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3) 1309 val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 1310 val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 1311 "b000".U -> s3_merged_data_frm_uncache(63, 0), 1312 "b001".U -> s3_merged_data_frm_uncache(63, 8), 1313 "b010".U -> s3_merged_data_frm_uncache(63, 16), 1314 "b011".U -> s3_merged_data_frm_uncache(63, 24), 1315 "b100".U -> s3_merged_data_frm_uncache(63, 32), 1316 "b101".U -> s3_merged_data_frm_uncache(63, 40), 1317 "b110".U -> s3_merged_data_frm_uncache(63, 48), 1318 "b111".U -> s3_merged_data_frm_uncache(63, 56) 1319 )) 1320 val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1321 1322 // data from dcache hit 1323 val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 1324 s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 1325 s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 1326 s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 1327 s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1328 s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1329 s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1330 s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1331 s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 1332 s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1333 s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1334 1335 val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 1336 val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 1337 "b0000".U -> s3_merged_data_frm_cache(63, 0), 1338 "b0001".U -> s3_merged_data_frm_cache(63, 8), 1339 "b0010".U -> s3_merged_data_frm_cache(63, 16), 1340 "b0011".U -> s3_merged_data_frm_cache(63, 24), 1341 "b0100".U -> s3_merged_data_frm_cache(63, 32), 1342 "b0101".U -> s3_merged_data_frm_cache(63, 40), 1343 "b0110".U -> s3_merged_data_frm_cache(63, 48), 1344 "b0111".U -> s3_merged_data_frm_cache(63, 56), 1345 "b1000".U -> s3_merged_data_frm_cache(127, 64), 1346 "b1001".U -> s3_merged_data_frm_cache(127, 72), 1347 "b1010".U -> s3_merged_data_frm_cache(127, 80), 1348 "b1011".U -> s3_merged_data_frm_cache(127, 88), 1349 "b1100".U -> s3_merged_data_frm_cache(127, 96), 1350 "b1101".U -> s3_merged_data_frm_cache(127, 104), 1351 "b1110".U -> s3_merged_data_frm_cache(127, 112), 1352 "b1111".U -> s3_merged_data_frm_cache(127, 120) 1353 )) 1354 val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 1355 1356 // FIXME: add 1 cycle delay ? 1357 // io.lsq.uncache.ready := !s3_valid 1358 io.ldout.bits := s3_ld_wb_meta 1359 io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1360 io.ldout.valid := (s3_out.valid || (s3_mmio.valid && !s3_valid)) && !s3_vecout.isvec 1361 1362 // TODO: check this --hx 1363 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 1364 // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1365 // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1366 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1367 // s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1368 1369 // s3 load fast replay 1370 io.fast_rep_out.valid := s3_valid && s3_fast_rep 1371 io.fast_rep_out.bits := s3_in 1372 io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 1373 1374 val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec 1375 1376 // vector output 1377 io.vecldout.bits.alignedType := s3_vec_alignedType 1378 // vec feedback 1379 io.vecldout.bits.vecFeedback := vecFeedback 1380 // TODO: VLSU, uncache data logic 1381 val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache) 1382 io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata) 1383 io.vecldout.bits.isvec := s3_vecout.isvec 1384 io.vecldout.bits.elemIdx := s3_vecout.elemIdx 1385 io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd 1386 io.vecldout.bits.mask := s3_vecout.mask 1387 io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset 1388 io.vecldout.bits.usSecondInv := s3_usSecondInv 1389 io.vecldout.bits.mBIndex := s3_vec_mBIndex 1390 io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1391 io.vecldout.bits.sourceType := RSFeedbackType.lrqFull 1392 io.vecldout.bits.flushState := DontCare 1393 io.vecldout.bits.exceptionVec := s3_out.bits.uop.exceptionVec 1394 io.vecldout.bits.mmio := DontCare 1395 1396 io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec || 1397 // TODO: check this, why !io.lsq.uncache.bits.isVls before? 1398 io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls 1399 //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1400 1401 // fast load to load forward 1402 if (EnableLoadToLoadForward) { 1403 io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep 1404 io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) 1405 io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error 1406 s3_ldld_rep_inst || 1407 s3_rep_frm_fetch 1408 } else { 1409 io.l2l_fwd_out.valid := false.B 1410 io.l2l_fwd_out.data := DontCare 1411 io.l2l_fwd_out.dly_ld_err := DontCare 1412 } 1413 1414 // trigger 1415 val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 1416 val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool())) 1417 val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1418 (0 until TriggerNum).map{i => { 1419 val tdata2 = RegNext(io.trigger(i).tdata2) 1420 val matchType = RegNext(io.trigger(i).matchType) 1421 val tEnable = RegNext(io.trigger(i).tEnable) 1422 1423 hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegNext(s2_out.vaddr), tdata2, matchType, tEnable) 1424 io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 1425 }} 1426 io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1427 1428 // FIXME: please move this part to LoadQueueReplay 1429 io.debug_ls := DontCare 1430 1431 // Topdown 1432 io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 1433 io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 1434 io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 1435 io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 1436 io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 1437 io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 1438 io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 1439 io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 1440 1441 // perf cnt 1442 XSPerfAccumulate("s0_in_valid", io.ldin.valid) 1443 XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1444 XSPerfAccumulate("s0_vecin_valid", io.vecldin.valid) 1445 XSPerfAccumulate("s0_vecin_block", io.vecldin.valid && !io.vecldin.fire) 1446 XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 1447 XSPerfAccumulate("s0_lsq_replay_issue", io.replay.fire) 1448 XSPerfAccumulate("s0_lsq_replay_vecissue", io.replay.fire && io.replay.bits.isvec) 1449 XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 1450 XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 1451 XSPerfAccumulate("s0_fast_replay_vecissue", io.fast_rep_in.fire && io.fast_rep_in.bits.isvec) 1452 XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 1453 XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1454 XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1455 XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1456 XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1457 XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_sel_src.vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1458 XSPerfAccumulate("s0_vec_addr_vlen_aligned", s0_fire && s0_sel_src.isvec && s0_sel_src.vaddr(3, 0) === 0.U) 1459 XSPerfAccumulate("s0_vec_addr_vlen_unaligned", s0_fire && s0_sel_src.isvec && s0_sel_src.vaddr(3, 0) =/= 0.U) 1460 XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 1461 XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1462 XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_int_iss_select) 1463 XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 1464 XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 1465 1466 XSPerfAccumulate("s1_in_valid", s1_valid) 1467 XSPerfAccumulate("s1_in_fire", s1_fire) 1468 XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 1469 XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 1470 XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 1471 XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1472 XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 1473 1474 XSPerfAccumulate("s2_in_valid", s2_valid) 1475 XSPerfAccumulate("s2_in_fire", s2_fire) 1476 XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1477 XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1478 XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1479 XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1480 XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1481 XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1482 XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1483 XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 1484 XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 1485 XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1486 XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1487 XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1488 XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1489 XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1490 XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1491 XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1492 XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 1493 1494 XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 1495 1496 XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 1497 XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 1498 XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 1499 XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 1500 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 1501 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 1502 XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 1503 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1504 1505 // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1506 // hardware performance counter 1507 val perfEvents = Seq( 1508 ("load_s0_in_fire ", s0_fire ), 1509 ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 1510 ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 1511 ("load_s1_in_fire ", s0_fire ), 1512 ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 1513 ("load_s2_in_fire ", s1_fire ), 1514 ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1515 ) 1516 generatePerfEvent() 1517 1518 when(io.ldout.fire){ 1519 XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1520 } 1521 // end 1522}