1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import xiangshan._ 24import xiangshan.backend.decode.ImmUnion 25import xiangshan.backend.fu.PMPRespBundle 26import xiangshan.cache._ 27import xiangshan.cache.mmu.{TLB, TlbCmd, TlbPtwIO, TlbReq, TlbRequestIO, TlbResp} 28 29class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 30 val loadIn = ValidIO(new LsPipelineBundle) 31 val ldout = Flipped(DecoupledIO(new ExuOutput)) 32 val loadDataForwarded = Output(Bool()) 33 val needReplayFromRS = Output(Bool()) 34 val forward = new PipeLoadForwardQueryIO 35 val loadViolationQuery = new LoadViolationQueryIO 36} 37 38class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 39 // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 40 val data = UInt(XLEN.W) 41 val valid = Bool() 42} 43 44// Load Pipeline Stage 0 45// Generate addr, use addr to query DCache and DTLB 46class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{ 47 val io = IO(new Bundle() { 48 val in = Flipped(Decoupled(new ExuInput)) 49 val out = Decoupled(new LsPipelineBundle) 50 val fastpath = Input(Vec(LoadPipelineWidth, new LoadToLoadIO)) 51 val dtlbReq = DecoupledIO(new TlbReq) 52 val dcacheReq = DecoupledIO(new DCacheWordReq) 53 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 54 val isFirstIssue = Input(Bool()) 55 val loadFastMatch = Input(UInt(exuParameters.LduCnt.W)) 56 }) 57 require(LoadPipelineWidth == exuParameters.LduCnt) 58 59 val s0_uop = io.in.bits.uop 60 val imm12 = WireInit(s0_uop.ctrl.imm(11,0)) 61 62 // slow vaddr from non-load insts 63 val slowpath_vaddr = io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits) 64 val slowpath_mask = genWmask(slowpath_vaddr, s0_uop.ctrl.fuOpType(1,0)) 65 66 // fast vaddr from load insts 67 val fastpath_vaddrs = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 68 io.fastpath(i).data + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits) 69 }))) 70 val fastpath_masks = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 71 genWmask(fastpath_vaddrs(i), s0_uop.ctrl.fuOpType(1,0)) 72 }))) 73 val fastpath_vaddr = Mux1H(io.loadFastMatch, fastpath_vaddrs) 74 val fastpath_mask = Mux1H(io.loadFastMatch, fastpath_masks) 75 76 // select vaddr from 2 alus 77 val s0_vaddr = Mux(io.loadFastMatch.orR, fastpath_vaddr, slowpath_vaddr) 78 val s0_mask = Mux(io.loadFastMatch.orR, fastpath_mask, slowpath_mask) 79 XSPerfAccumulate("load_to_load_forward", io.loadFastMatch.orR && io.in.fire()) 80 81 val isSoftPrefetch = Wire(Bool()) 82 isSoftPrefetch := s0_uop.ctrl.isORI //it's a ORI but it exists in ldu, which means it's a softprefecth 83 val isSoftPrefetchRead = Wire(Bool()) 84 val isSoftPrefetchWrite = Wire(Bool()) 85 isSoftPrefetchRead := s0_uop.ctrl.isSoftPrefetchRead 86 isSoftPrefetchWrite := s0_uop.ctrl.isSoftPrefetchWrite 87 88 // query DTLB 89 io.dtlbReq.valid := io.in.valid 90 io.dtlbReq.bits.vaddr := s0_vaddr 91 io.dtlbReq.bits.cmd := TlbCmd.read 92 io.dtlbReq.bits.size := LSUOpType.size(io.in.bits.uop.ctrl.fuOpType) 93 io.dtlbReq.bits.robIdx := s0_uop.robIdx 94 io.dtlbReq.bits.debug.pc := s0_uop.cf.pc 95 io.dtlbReq.bits.debug.isFirstIssue := io.isFirstIssue 96 97 // query DCache 98 io.dcacheReq.valid := io.in.valid 99 when (isSoftPrefetchRead) { 100 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFR 101 }.elsewhen (isSoftPrefetchWrite) { 102 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFW 103 }.otherwise { 104 io.dcacheReq.bits.cmd := MemoryOpConstants.M_XRD 105 } 106 io.dcacheReq.bits.addr := s0_vaddr 107 io.dcacheReq.bits.mask := s0_mask 108 io.dcacheReq.bits.data := DontCare 109 when(isSoftPrefetch) { 110 io.dcacheReq.bits.instrtype := SOFT_PREFETCH.U 111 }.otherwise { 112 io.dcacheReq.bits.instrtype := LOAD_SOURCE.U 113 } 114 115 // TODO: update cache meta 116 io.dcacheReq.bits.id := DontCare 117 118 val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List( 119 "b00".U -> true.B, //b 120 "b01".U -> (s0_vaddr(0) === 0.U), //h 121 "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 122 "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 123 )) 124 125 io.out.valid := io.in.valid && io.dcacheReq.ready 126 127 io.out.bits := DontCare 128 io.out.bits.vaddr := s0_vaddr 129 io.out.bits.mask := s0_mask 130 io.out.bits.uop := s0_uop 131 io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned 132 io.out.bits.rsIdx := io.rsIdx 133 io.out.bits.isFirstIssue := io.isFirstIssue 134 io.out.bits.isSoftPrefetch := isSoftPrefetch 135 136 io.in.ready := !io.in.valid || (io.out.ready && io.dcacheReq.ready) 137 138 XSDebug(io.dcacheReq.fire(), 139 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 140 ) 141 XSPerfAccumulate("in_valid", io.in.valid) 142 XSPerfAccumulate("in_fire", io.in.fire) 143 XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue) 144 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready) 145 XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready) 146 XSPerfAccumulate("addr_spec_success", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12)) 147 XSPerfAccumulate("addr_spec_failed", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12)) 148 XSPerfAccumulate("addr_spec_success_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 149 XSPerfAccumulate("addr_spec_failed_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 150} 151 152 153// Load Pipeline Stage 1 154// TLB resp (send paddr to dcache) 155class LoadUnit_S1(implicit p: Parameters) extends XSModule { 156 val io = IO(new Bundle() { 157 val in = Flipped(Decoupled(new LsPipelineBundle)) 158 val out = Decoupled(new LsPipelineBundle) 159 val dtlbResp = Flipped(DecoupledIO(new TlbResp)) 160 val dcachePAddr = Output(UInt(PAddrBits.W)) 161 val dcacheKill = Output(Bool()) 162 val dcacheBankConflict = Input(Bool()) 163 val fullForwardFast = Output(Bool()) 164 val sbuffer = new LoadForwardQueryIO 165 val lsq = new PipeLoadForwardQueryIO 166 val loadViolationQueryReq = Decoupled(new LoadViolationQueryReq) 167 val rsFeedback = ValidIO(new RSFeedback) 168 val csrCtrl = Flipped(new CustomCSRCtrlIO) 169 val needLdVioCheckRedo = Output(Bool()) 170 }) 171 172 val isSoftPrefetch = io.in.bits.isSoftPrefetch 173 val actually_execpt = io.dtlbResp.bits.excp.pf.ld || io.dtlbResp.bits.excp.af.ld || io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) 174 val actually_mmio = !io.dtlbResp.bits.miss && io.dtlbResp.bits.mmio 175 176 val softprefecth_mmio = isSoftPrefetch && actually_mmio //TODO, fix it 177 val softprefecth_excep = isSoftPrefetch && actually_execpt //TODO, fix it 178 179 val s1_uop = io.in.bits.uop 180 val s1_paddr = io.dtlbResp.bits.paddr 181 val s1_exception = selectLoad(io.out.bits.uop.cf.exceptionVec, false).asUInt.orR // af & pf exception were modified below. 182 val s1_tlb_miss = io.dtlbResp.bits.miss 183 //val s1_mmio = !s1_tlb_miss && io.dtlbResp.bits.mmio 184 val s1_mmio = !isSoftPrefetch && actually_mmio 185 val s1_mask = io.in.bits.mask 186 val s1_bank_conflict = io.dcacheBankConflict 187 188 io.out.bits := io.in.bits // forwardXX field will be updated in s1 189 190 io.dtlbResp.ready := true.B 191 192 // TOOD: PMA check 193 io.dcachePAddr := s1_paddr 194 //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio 195 io.dcacheKill := s1_tlb_miss || actually_mmio || actually_execpt 196 197 // load forward query datapath 198 io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 199 io.sbuffer.vaddr := io.in.bits.vaddr 200 io.sbuffer.paddr := s1_paddr 201 io.sbuffer.uop := s1_uop 202 io.sbuffer.sqIdx := s1_uop.sqIdx 203 io.sbuffer.mask := s1_mask 204 io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it 205 206 io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 207 io.lsq.vaddr := io.in.bits.vaddr 208 io.lsq.paddr := s1_paddr 209 io.lsq.uop := s1_uop 210 io.lsq.sqIdx := s1_uop.sqIdx 211 io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0 212 io.lsq.mask := s1_mask 213 io.lsq.pc := s1_uop.cf.pc // FIXME: remove it 214 215 // ld-ld violation query 216 io.loadViolationQueryReq.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 217 io.loadViolationQueryReq.bits.paddr := s1_paddr 218 io.loadViolationQueryReq.bits.uop := s1_uop 219 220 // Generate forwardMaskFast to wake up insts earlier 221 val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt 222 io.fullForwardFast := (~forwardMaskFast & s1_mask) === 0.U 223 224 // Generate feedback signal caused by: 225 // * dcache bank conflict 226 // * need redo ld-ld violation check 227 val needLdVioCheckRedo = io.loadViolationQueryReq.valid && 228 !io.loadViolationQueryReq.ready && 229 RegNext(io.csrCtrl.ldld_vio_check) 230 io.needLdVioCheckRedo := needLdVioCheckRedo 231 io.rsFeedback.valid := io.in.valid && (s1_bank_conflict || needLdVioCheckRedo) 232 io.rsFeedback.bits.hit := false.B // we have found s1_bank_conflict / re do ld-ld violation check 233 io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 234 io.rsFeedback.bits.flushState := io.in.bits.ptwBack 235 io.rsFeedback.bits.sourceType := Mux(s1_bank_conflict, RSFeedbackType.bankConflict, RSFeedbackType.ldVioCheckRedo) 236 io.rsFeedback.bits.dataInvalidSqIdx := DontCare 237 238 // if replay is detected in load_s1, 239 // load inst will be canceled immediately 240 io.out.valid := io.in.valid && !io.rsFeedback.valid 241 io.out.bits.paddr := s1_paddr 242 io.out.bits.mmio := s1_mmio && !s1_exception 243 io.out.bits.tlbMiss := s1_tlb_miss 244 245 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 246 // af & pf exception were modified 247 io.out.bits.uop.cf.exceptionVec(loadPageFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.pf.ld 248 io.out.bits.uop.cf.exceptionVec(loadAccessFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.af.ld 249 250 io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack 251 io.out.bits.rsIdx := io.in.bits.rsIdx 252 253 // soft prefetch stuff 254 io.out.bits.isSoftPrefetch := io.in.bits.isSoftPrefetch 255 io.out.bits.isSoftPreExcept := softprefecth_excep 256 io.out.bits.isSoftPremmio := softprefecth_mmio 257 258 io.in.ready := !io.in.valid || io.out.ready 259 260 XSPerfAccumulate("in_valid", io.in.valid) 261 XSPerfAccumulate("in_fire", io.in.fire) 262 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 263 XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss) 264 XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue) 265 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 266} 267 268// Load Pipeline Stage 2 269// DCache resp 270class LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper { 271 val io = IO(new Bundle() { 272 val in = Flipped(Decoupled(new LsPipelineBundle)) 273 val out = Decoupled(new LsPipelineBundle) 274 val rsFeedback = ValidIO(new RSFeedback) 275 val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp)) 276 val pmpResp = Input(new PMPRespBundle()) 277 val lsq = new LoadForwardQueryIO 278 val dataInvalidSqIdx = Input(UInt()) 279 val sbuffer = new LoadForwardQueryIO 280 val dataForwarded = Output(Bool()) 281 val needReplayFromRS = Output(Bool()) 282 val fastpath = Output(new LoadToLoadIO) 283 val dcache_kill = Output(Bool()) 284 val loadViolationQueryResp = Flipped(Valid(new LoadViolationQueryResp)) 285 val csrCtrl = Flipped(new CustomCSRCtrlIO) 286 }) 287 288 val excep = WireInit(io.in.bits.uop.cf.exceptionVec) 289 excep(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || io.pmpResp.ld 290 val s2_exception = selectLoad(excep, false).asUInt.orR 291 292 val s2_uop = io.in.bits.uop 293 val s2_mask = io.in.bits.mask 294 val s2_paddr = io.in.bits.paddr 295 val s2_tlb_miss = io.in.bits.tlbMiss 296 val s2_data_invalid = io.lsq.dataInvalid 297 val s2_mmio = io.in.bits.mmio && !s2_exception 298 val s2_cache_miss = io.dcacheResp.bits.miss 299 val s2_cache_replay = io.dcacheResp.bits.replay 300 301 val s2_cache_miss_enter = io.dcacheResp.bits.miss_enter //missReq enter the mshr successfully 302 val isSoftPreExcept = io.in.bits.isSoftPreExcept 303 val isSoftPremmio = io.in.bits.isSoftPremmio 304 // val cnt = RegInit(127.U) 305 // cnt := cnt + io.in.valid.asUInt 306 // val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid || cnt === 0.U 307 308 val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid 309 310 // assert(!s2_forward_fail) 311 io.dcache_kill := io.in.valid && io.pmpResp.ld 312 io.dcacheResp.ready := true.B 313 val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio) 314 assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid) && (!isSoftPreExcept) && (!isSoftPremmio)), "DCache response got lost") 315 316 // merge forward result 317 // lsq has higher priority than sbuffer 318 val forwardMask = Wire(Vec(8, Bool())) 319 val forwardData = Wire(Vec(8, UInt(8.W))) 320 321 val fullForward = (~forwardMask.asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid 322 io.lsq := DontCare 323 io.sbuffer := DontCare 324 325 // generate XLEN/8 Muxs 326 for (i <- 0 until XLEN / 8) { 327 forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i) 328 forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i)) 329 } 330 331 XSDebug(io.out.fire(), "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 332 s2_uop.cf.pc, 333 io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt, 334 io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt 335 ) 336 337 // data merge 338 val rdataVec = VecInit((0 until XLEN / 8).map(j => 339 Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j)))) 340 val rdata = rdataVec.asUInt 341 val rdataSel = LookupTree(s2_paddr(2, 0), List( 342 "b000".U -> rdata(63, 0), 343 "b001".U -> rdata(63, 8), 344 "b010".U -> rdata(63, 16), 345 "b011".U -> rdata(63, 24), 346 "b100".U -> rdata(63, 32), 347 "b101".U -> rdata(63, 40), 348 "b110".U -> rdata(63, 48), 349 "b111".U -> rdata(63, 56) 350 )) 351 val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) 352 353 io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid 354 // Inst will be canceled in store queue / lsq, 355 // so we do not need to care about flush in load / store unit's out.valid 356 io.out.bits := io.in.bits 357 io.out.bits.data := rdataPartialLoad 358 // when exception occurs, set it to not miss and let it write back to rob (via int port) 359 if (EnableFastForward) { 360 when(io.in.bits.isSoftPrefetch) { 361 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio 362 }.otherwise { 363 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward 364 } 365 } else { 366 when(io.in.bits.isSoftPrefetch) { 367 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio 368 }.otherwise { 369 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail 370 } 371 } 372 io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception 373 // if forward fail, replay this inst from fetch 374 val forwardFailReplay = s2_forward_fail && !s2_mmio 375 // if ld-ld violation is detected, replay from this inst from fetch 376 val ldldVioReplay = io.loadViolationQueryResp.valid && 377 io.loadViolationQueryResp.bits.have_violation && 378 RegNext(io.csrCtrl.ldld_vio_check) 379 io.out.bits.uop.ctrl.replayInst := forwardFailReplay || ldldVioReplay 380 io.out.bits.mmio := s2_mmio 381 io.out.bits.uop.cf.exceptionVec := excep 382 383 // For timing reasons, sometimes we can not let 384 // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward 385 // We use io.dataForwarded instead. It means forward logic have prepared all data needed, 386 // and dcache query is no longer needed. 387 // Such inst will be writebacked from load queue. 388 io.dataForwarded := s2_cache_miss && fullForward && !s2_exception && !s2_forward_fail 389 // io.out.bits.forwardX will be send to lq 390 io.out.bits.forwardMask := forwardMask 391 // data retbrived from dcache is also included in io.out.bits.forwardData 392 io.out.bits.forwardData := rdataVec 393 394 io.in.ready := io.out.ready || !io.in.valid 395 396 397 // feedback tlb result to RS 398 io.rsFeedback.valid := io.in.valid 399 when (io.in.bits.isSoftPrefetch) { 400 io.rsFeedback.bits.hit := (!s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid) || s2_cache_miss_enter || isSoftPreExcept || isSoftPremmio 401 }.otherwise { 402 io.rsFeedback.bits.hit := !s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid 403 } 404 io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 405 io.rsFeedback.bits.flushState := io.in.bits.ptwBack 406 io.rsFeedback.bits.sourceType := Mux(s2_tlb_miss, RSFeedbackType.tlbMiss, 407 Mux(io.lsq.dataInvalid, 408 RSFeedbackType.dataInvalid, 409 RSFeedbackType.mshrFull 410 ) 411 ) 412 io.rsFeedback.bits.dataInvalidSqIdx.value := io.dataInvalidSqIdx 413 io.rsFeedback.bits.dataInvalidSqIdx.flag := DontCare 414 415 // s2_cache_replay is quite slow to generate, send it separately to LQ 416 io.needReplayFromRS := s2_cache_replay && !fullForward 417 418 // fast load to load forward 419 io.fastpath.valid := io.in.valid // for debug only 420 io.fastpath.data := rdata // raw data 421 422 423 XSDebug(io.out.fire(), "[DCACHE LOAD RESP] pc %x rdata %x <- D$ %x + fwd %x(%b)\n", 424 s2_uop.cf.pc, rdataPartialLoad, io.dcacheResp.bits.data, 425 forwardData.asUInt, forwardMask.asUInt 426 ) 427 428 XSPerfAccumulate("in_valid", io.in.valid) 429 XSPerfAccumulate("in_fire", io.in.fire) 430 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 431 XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss) 432 XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue) 433 XSPerfAccumulate("full_forward", io.in.valid && fullForward) 434 XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward) 435 XSPerfAccumulate("replay", io.rsFeedback.valid && !io.rsFeedback.bits.hit) 436 XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss) 437 XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay) 438 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 439 XSPerfAccumulate("replay_from_fetch_forward", io.out.valid && forwardFailReplay) 440 XSPerfAccumulate("replay_from_fetch_load_vio", io.out.valid && ldldVioReplay) 441} 442 443class LoadUnit(implicit p: Parameters) extends XSModule with HasLoadHelper { 444 val io = IO(new Bundle() { 445 val ldin = Flipped(Decoupled(new ExuInput)) 446 val ldout = Decoupled(new ExuOutput) 447 val redirect = Flipped(ValidIO(new Redirect)) 448 val feedbackSlow = ValidIO(new RSFeedback) 449 val feedbackFast = ValidIO(new RSFeedback) 450 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 451 val isFirstIssue = Input(Bool()) 452 val dcache = new DCacheLoadIO 453 val sbuffer = new LoadForwardQueryIO 454 val lsq = new LoadToLsqIO 455 val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1 456 457 val tlb = new TlbRequestIO 458 val pmp = Input(new PMPRespBundle()) // arrive same to tlb now 459 460 val fastpathOut = Output(new LoadToLoadIO) 461 val fastpathIn = Input(Vec(LoadPipelineWidth, new LoadToLoadIO)) 462 val loadFastMatch = Input(UInt(exuParameters.LduCnt.W)) 463 464 val csrCtrl = Flipped(new CustomCSRCtrlIO) 465 }) 466 467 val load_s0 = Module(new LoadUnit_S0) 468 val load_s1 = Module(new LoadUnit_S1) 469 val load_s2 = Module(new LoadUnit_S2) 470 471 load_s0.io.in <> io.ldin 472 load_s0.io.dtlbReq <> io.tlb.req 473 load_s0.io.dcacheReq <> io.dcache.req 474 load_s0.io.rsIdx := io.rsIdx 475 load_s0.io.isFirstIssue := io.isFirstIssue 476 load_s0.io.fastpath := io.fastpathIn 477 load_s0.io.loadFastMatch := io.loadFastMatch 478 479 PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect)) 480 481 load_s1.io.dtlbResp <> io.tlb.resp 482 io.dcache.s1_paddr <> load_s1.io.dcachePAddr 483 io.dcache.s1_kill <> load_s1.io.dcacheKill 484 load_s1.io.sbuffer <> io.sbuffer 485 load_s1.io.lsq <> io.lsq.forward 486 load_s1.io.loadViolationQueryReq <> io.lsq.loadViolationQuery.req 487 load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict 488 load_s1.io.csrCtrl <> io.csrCtrl 489 490 PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) 491 492 io.dcache.s2_kill <> load_s2.io.dcache_kill 493 load_s2.io.dcacheResp <> io.dcache.resp 494 load_s2.io.pmpResp <> io.pmp 495 load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData 496 load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask 497 load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2 498 load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid 499 load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid 500 load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData 501 load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask 502 load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2 503 load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false 504 load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid 505 load_s2.io.dataForwarded <> io.lsq.loadDataForwarded 506 load_s2.io.fastpath <> io.fastpathOut 507 load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster 508 load_s2.io.loadViolationQueryResp <> io.lsq.loadViolationQuery.resp 509 load_s2.io.csrCtrl <> io.csrCtrl 510 io.lsq.needReplayFromRS := load_s2.io.needReplayFromRS 511 512 // feedback tlb miss / dcache miss queue full 513 io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits) 514 io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) 515 516 // feedback bank conflict to rs 517 io.feedbackFast.bits := load_s1.io.rsFeedback.bits 518 io.feedbackFast.valid := load_s1.io.rsFeedback.valid 519 // If replay is reported at load_s1, inst will be canceled (will not enter load_s2), 520 // in that case: 521 // * replay should not be reported twice 522 assert(!(RegNext(RegNext(io.feedbackFast.valid)) && io.feedbackSlow.valid)) 523 // * io.fastUop.valid should not be reported 524 assert(!RegNext(io.feedbackFast.valid && io.fastUop.valid)) 525 526 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 527 val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.in.bits.uop.sqIdx.value, StoreQueueSize)) 528 io.lsq.forward.sqIdxMask := sqIdxMaskReg 529 530 // // use s2_hit_way to select data received in s1 531 // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data)) 532 // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data) 533 534 io.fastUop.valid := io.dcache.s1_hit_way.orR && // dcache hit 535 !io.dcache.s1_disable_fast_wakeup && // load fast wakeup should be disabled when dcache data read is not ready 536 load_s1.io.in.valid && // valid laod request 537 !load_s1.io.dcacheKill && // not mmio or tlb miss 538 !io.lsq.forward.dataInvalidFast && // forward failed 539 !load_s1.io.needLdVioCheckRedo // load-load violation check: load paddr cam struct hazard 540 io.fastUop.bits := load_s1.io.out.bits.uop 541 542 XSDebug(load_s0.io.out.valid, 543 p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " + 544 p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n") 545 XSDebug(load_s1.io.out.valid, 546 p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 547 p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n") 548 549 // writeback to LSQ 550 // Current dcache use MSHR 551 // Load queue will be updated at s2 for both hit/miss int/fp load 552 io.lsq.loadIn.valid := load_s2.io.out.valid 553 io.lsq.loadIn.bits := load_s2.io.out.bits 554 555 // write to rob and writeback bus 556 val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio 557 558 // Int load, if hit, will be writebacked at s2 559 val hitLoadOut = Wire(Valid(new ExuOutput)) 560 hitLoadOut.valid := s2_wb_valid 561 hitLoadOut.bits.uop := load_s2.io.out.bits.uop 562 hitLoadOut.bits.data := load_s2.io.out.bits.data 563 hitLoadOut.bits.redirectValid := false.B 564 hitLoadOut.bits.redirect := DontCare 565 hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio 566 hitLoadOut.bits.debug.isPerfCnt := false.B 567 hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr 568 hitLoadOut.bits.fflags := DontCare 569 570 load_s2.io.out.ready := true.B 571 572 io.ldout.bits := Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits) 573 io.ldout.valid := hitLoadOut.valid || io.lsq.ldout.valid 574 575 io.lsq.ldout.ready := !hitLoadOut.valid 576 577 when(io.ldout.fire()){ 578 XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc) 579 } 580} 581