1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import xiangshan._ 24import xiangshan.backend.decode.ImmUnion 25import xiangshan.backend.fu.PMPRespBundle 26import xiangshan.cache._ 27import xiangshan.cache.mmu.{TLB, TlbCmd, TlbPtwIO, TlbReq, TlbRequestIO, TlbResp} 28 29class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 30 val loadIn = ValidIO(new LsPipelineBundle) 31 val ldout = Flipped(DecoupledIO(new ExuOutput)) 32 val loadDataForwarded = Output(Bool()) 33 val needReplayFromRS = Output(Bool()) 34 val forward = new PipeLoadForwardQueryIO 35} 36 37class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 38 // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 39 val data = UInt(XLEN.W) 40 val valid = Bool() 41} 42 43// Load Pipeline Stage 0 44// Generate addr, use addr to query DCache and DTLB 45class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{ 46 val io = IO(new Bundle() { 47 val in = Flipped(Decoupled(new ExuInput)) 48 val out = Decoupled(new LsPipelineBundle) 49 val fastpath = Input(Vec(LoadPipelineWidth, new LoadToLoadIO)) 50 val dtlbReq = DecoupledIO(new TlbReq) 51 val dcacheReq = DecoupledIO(new DCacheWordReq) 52 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 53 val isFirstIssue = Input(Bool()) 54 val loadFastMatch = Input(UInt(exuParameters.LduCnt.W)) 55 }) 56 require(LoadPipelineWidth == exuParameters.LduCnt) 57 58 val s0_uop = io.in.bits.uop 59 val imm12 = WireInit(s0_uop.ctrl.imm(11,0)) 60 61 // slow vaddr from non-load insts 62 val slowpath_vaddr = io.in.bits.src(0) + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits) 63 val slowpath_mask = genWmask(slowpath_vaddr, s0_uop.ctrl.fuOpType(1,0)) 64 65 // fast vaddr from load insts 66 val fastpath_vaddrs = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 67 io.fastpath(i).data + SignExt(s0_uop.ctrl.imm(11,0), VAddrBits) 68 }))) 69 val fastpath_masks = WireInit(VecInit(List.tabulate(LoadPipelineWidth)(i => { 70 genWmask(fastpath_vaddrs(i), s0_uop.ctrl.fuOpType(1,0)) 71 }))) 72 val fastpath_vaddr = Mux1H(io.loadFastMatch, fastpath_vaddrs) 73 val fastpath_mask = Mux1H(io.loadFastMatch, fastpath_masks) 74 75 // select vaddr from 2 alus 76 val s0_vaddr = Mux(io.loadFastMatch.orR, fastpath_vaddr, slowpath_vaddr) 77 val s0_mask = Mux(io.loadFastMatch.orR, fastpath_mask, slowpath_mask) 78 XSPerfAccumulate("load_to_load_forward", io.loadFastMatch.orR && io.in.fire()) 79 80 val isSoftPrefetch = Wire(Bool()) 81 isSoftPrefetch := s0_uop.ctrl.isORI //it's a ORI but it exists in ldu, which means it's a softprefecth 82 val isSoftPrefetchRead = Wire(Bool()) 83 val isSoftPrefetchWrite = Wire(Bool()) 84 isSoftPrefetchRead := s0_uop.ctrl.isSoftPrefetchRead 85 isSoftPrefetchWrite := s0_uop.ctrl.isSoftPrefetchWrite 86 87 // query DTLB 88 io.dtlbReq.valid := io.in.valid 89 io.dtlbReq.bits.vaddr := s0_vaddr 90 io.dtlbReq.bits.cmd := TlbCmd.read 91 io.dtlbReq.bits.size := LSUOpType.size(io.in.bits.uop.ctrl.fuOpType) 92 io.dtlbReq.bits.robIdx := s0_uop.robIdx 93 io.dtlbReq.bits.debug.pc := s0_uop.cf.pc 94 io.dtlbReq.bits.debug.isFirstIssue := io.isFirstIssue 95 96 // query DCache 97 io.dcacheReq.valid := io.in.valid 98 when (isSoftPrefetchRead) { 99 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFR 100 }.elsewhen (isSoftPrefetchWrite) { 101 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFW 102 }.otherwise { 103 io.dcacheReq.bits.cmd := MemoryOpConstants.M_XRD 104 } 105 io.dcacheReq.bits.addr := s0_vaddr 106 io.dcacheReq.bits.mask := s0_mask 107 io.dcacheReq.bits.data := DontCare 108 when(isSoftPrefetch) { 109 io.dcacheReq.bits.instrtype := SOFT_PREFETCH.U 110 }.otherwise { 111 io.dcacheReq.bits.instrtype := LOAD_SOURCE.U 112 } 113 114 // TODO: update cache meta 115 io.dcacheReq.bits.id := DontCare 116 117 val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List( 118 "b00".U -> true.B, //b 119 "b01".U -> (s0_vaddr(0) === 0.U), //h 120 "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 121 "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 122 )) 123 124 io.out.valid := io.in.valid && io.dcacheReq.ready 125 126 io.out.bits := DontCare 127 io.out.bits.vaddr := s0_vaddr 128 io.out.bits.mask := s0_mask 129 io.out.bits.uop := s0_uop 130 io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned 131 io.out.bits.rsIdx := io.rsIdx 132 io.out.bits.isFirstIssue := io.isFirstIssue 133 io.out.bits.isSoftPrefetch := isSoftPrefetch 134 135 io.in.ready := !io.in.valid || (io.out.ready && io.dcacheReq.ready) 136 137 XSDebug(io.dcacheReq.fire(), 138 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 139 ) 140 XSPerfAccumulate("in_valid", io.in.valid) 141 XSPerfAccumulate("in_fire", io.in.fire) 142 XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue) 143 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready) 144 XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready) 145 XSPerfAccumulate("addr_spec_success", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12)) 146 XSPerfAccumulate("addr_spec_failed", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12)) 147 XSPerfAccumulate("addr_spec_success_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 148 XSPerfAccumulate("addr_spec_failed_once", io.out.fire() && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 149} 150 151 152// Load Pipeline Stage 1 153// TLB resp (send paddr to dcache) 154class LoadUnit_S1(implicit p: Parameters) extends XSModule { 155 val io = IO(new Bundle() { 156 val in = Flipped(Decoupled(new LsPipelineBundle)) 157 val out = Decoupled(new LsPipelineBundle) 158 val dtlbResp = Flipped(DecoupledIO(new TlbResp)) 159 val dcachePAddr = Output(UInt(PAddrBits.W)) 160 val dcacheKill = Output(Bool()) 161 val dcacheBankConflict = Input(Bool()) 162 val fullForwardFast = Output(Bool()) 163 val sbuffer = new LoadForwardQueryIO 164 val lsq = new PipeLoadForwardQueryIO 165 val rsFeedback = ValidIO(new RSFeedback) 166 }) 167 168 val isSoftPrefetch = io.in.bits.isSoftPrefetch 169 val actually_execpt = io.dtlbResp.bits.excp.pf.ld || io.dtlbResp.bits.excp.af.ld || io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) 170 val actually_mmio = !io.dtlbResp.bits.miss && io.dtlbResp.bits.mmio 171 172 val softprefecth_mmio = isSoftPrefetch && actually_mmio //TODO, fix it 173 val softprefecth_excep = isSoftPrefetch && actually_execpt //TODO, fix it 174 175 val s1_uop = io.in.bits.uop 176 val s1_paddr = io.dtlbResp.bits.paddr 177 val s1_exception = selectLoad(io.out.bits.uop.cf.exceptionVec, false).asUInt.orR // af & pf exception were modified below. 178 val s1_tlb_miss = io.dtlbResp.bits.miss 179 //val s1_mmio = !s1_tlb_miss && io.dtlbResp.bits.mmio 180 val s1_mmio = !isSoftPrefetch && actually_mmio 181 val s1_mask = io.in.bits.mask 182 val s1_bank_conflict = io.dcacheBankConflict 183 184 io.out.bits := io.in.bits // forwardXX field will be updated in s1 185 186 io.dtlbResp.ready := true.B 187 188 // TOOD: PMA check 189 io.dcachePAddr := s1_paddr 190 //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio 191 io.dcacheKill := s1_tlb_miss || actually_mmio || actually_execpt 192 193 // load forward query datapath 194 io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 195 io.sbuffer.vaddr := io.in.bits.vaddr 196 io.sbuffer.paddr := s1_paddr 197 io.sbuffer.uop := s1_uop 198 io.sbuffer.sqIdx := s1_uop.sqIdx 199 io.sbuffer.mask := s1_mask 200 io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it 201 202 io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss) 203 io.lsq.vaddr := io.in.bits.vaddr 204 io.lsq.paddr := s1_paddr 205 io.lsq.uop := s1_uop 206 io.lsq.sqIdx := s1_uop.sqIdx 207 io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0 208 io.lsq.mask := s1_mask 209 io.lsq.pc := s1_uop.cf.pc // FIXME: remove it 210 211 // Generate forwardMaskFast to wake up insts earlier 212 val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt 213 io.fullForwardFast := (~forwardMaskFast & s1_mask) === 0.U 214 215 // Generate feedback signal caused by dcache bank conflict 216 io.rsFeedback.valid := io.in.valid && s1_bank_conflict 217 io.rsFeedback.bits.hit := false.B // we have found s1_bank_conflict 218 io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 219 io.rsFeedback.bits.flushState := io.in.bits.ptwBack 220 io.rsFeedback.bits.sourceType := RSFeedbackType.bankConflict 221 io.rsFeedback.bits.dataInvalidSqIdx := DontCare 222 223 io.out.valid := io.in.valid && !s1_bank_conflict // if bank conflict, load inst will be canceled immediately 224 io.out.bits.paddr := s1_paddr 225 io.out.bits.mmio := s1_mmio && !s1_exception 226 io.out.bits.tlbMiss := s1_tlb_miss 227 228 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 229 // af & pf exception were modified 230 io.out.bits.uop.cf.exceptionVec(loadPageFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.pf.ld 231 io.out.bits.uop.cf.exceptionVec(loadAccessFault) := !isSoftPrefetch && io.dtlbResp.bits.excp.af.ld 232 233 io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack 234 io.out.bits.rsIdx := io.in.bits.rsIdx 235 236 // soft prefetch stuff 237 io.out.bits.isSoftPrefetch := io.in.bits.isSoftPrefetch 238 io.out.bits.isSoftPreExcept := softprefecth_excep 239 io.out.bits.isSoftPremmio := softprefecth_mmio 240 241 io.in.ready := !io.in.valid || io.out.ready 242 243 XSPerfAccumulate("in_valid", io.in.valid) 244 XSPerfAccumulate("in_fire", io.in.fire) 245 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 246 XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss) 247 XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue) 248 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 249} 250 251// Load Pipeline Stage 2 252// DCache resp 253class LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper { 254 val io = IO(new Bundle() { 255 val in = Flipped(Decoupled(new LsPipelineBundle)) 256 val out = Decoupled(new LsPipelineBundle) 257 val rsFeedback = ValidIO(new RSFeedback) 258 val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp)) 259 val pmpResp = Input(new PMPRespBundle()) 260 val lsq = new LoadForwardQueryIO 261 val dataInvalidSqIdx = Input(UInt()) 262 val sbuffer = new LoadForwardQueryIO 263 val dataForwarded = Output(Bool()) 264 val needReplayFromRS = Output(Bool()) 265 val fastpath = Output(new LoadToLoadIO) 266 val dcache_kill = Output(Bool()) 267 }) 268 269 val excep = WireInit(io.in.bits.uop.cf.exceptionVec) 270 excep(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || io.pmpResp.ld 271 val s2_exception = selectLoad(excep, false).asUInt.orR 272 273 val s2_uop = io.in.bits.uop 274 val s2_mask = io.in.bits.mask 275 val s2_paddr = io.in.bits.paddr 276 val s2_tlb_miss = io.in.bits.tlbMiss 277 val s2_data_invalid = io.lsq.dataInvalid 278 val s2_mmio = io.in.bits.mmio && !s2_exception 279 val s2_cache_miss = io.dcacheResp.bits.miss 280 val s2_cache_replay = io.dcacheResp.bits.replay 281 282 val s2_cache_miss_enter = io.dcacheResp.bits.miss_enter //missReq enter the mshr successfully 283 val isSoftPreExcept = io.in.bits.isSoftPreExcept 284 val isSoftPremmio = io.in.bits.isSoftPremmio 285 // val cnt = RegInit(127.U) 286 // cnt := cnt + io.in.valid.asUInt 287 // val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid || cnt === 0.U 288 289 val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid 290 291 // assert(!s2_forward_fail) 292 io.dcache_kill := io.in.valid && io.pmpResp.ld 293 io.dcacheResp.ready := true.B 294 val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio) 295 assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid) && (!isSoftPreExcept) && (!isSoftPremmio)), "DCache response got lost") 296 297 // merge forward result 298 // lsq has higher priority than sbuffer 299 val forwardMask = Wire(Vec(8, Bool())) 300 val forwardData = Wire(Vec(8, UInt(8.W))) 301 302 val fullForward = (~forwardMask.asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid 303 io.lsq := DontCare 304 io.sbuffer := DontCare 305 306 // generate XLEN/8 Muxs 307 for (i <- 0 until XLEN / 8) { 308 forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i) 309 forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i)) 310 } 311 312 XSDebug(io.out.fire(), "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 313 s2_uop.cf.pc, 314 io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt, 315 io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt 316 ) 317 318 // data merge 319 val rdataVec = VecInit((0 until XLEN / 8).map(j => 320 Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j)))) 321 val rdata = rdataVec.asUInt 322 val rdataSel = LookupTree(s2_paddr(2, 0), List( 323 "b000".U -> rdata(63, 0), 324 "b001".U -> rdata(63, 8), 325 "b010".U -> rdata(63, 16), 326 "b011".U -> rdata(63, 24), 327 "b100".U -> rdata(63, 32), 328 "b101".U -> rdata(63, 40), 329 "b110".U -> rdata(63, 48), 330 "b111".U -> rdata(63, 56) 331 )) 332 val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) 333 334 io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid 335 // Inst will be canceled in store queue / lsq, 336 // so we do not need to care about flush in load / store unit's out.valid 337 io.out.bits := io.in.bits 338 io.out.bits.data := rdataPartialLoad 339 // when exception occurs, set it to not miss and let it write back to rob (via int port) 340 if (EnableFastForward) { 341 when(io.in.bits.isSoftPrefetch) { 342 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio 343 }.otherwise { 344 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !fullForward 345 } 346 } else { 347 when(io.in.bits.isSoftPrefetch) { 348 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail && !s2_cache_miss_enter && !isSoftPreExcept && !isSoftPremmio 349 }.otherwise { 350 io.out.bits.miss := s2_cache_miss && !s2_exception && !s2_forward_fail 351 } 352 } 353 io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception 354 // if forward fail, replay this inst 355 io.out.bits.uop.ctrl.replayInst := s2_forward_fail && !s2_mmio 356 io.out.bits.mmio := s2_mmio 357 io.out.bits.uop.cf.exceptionVec := excep 358 359 // For timing reasons, sometimes we can not let 360 // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward 361 // We use io.dataForwarded instead. It means forward logic have prepared all data needed, 362 // and dcache query is no longer needed. 363 // Such inst will be writebacked from load queue. 364 io.dataForwarded := s2_cache_miss && fullForward && !s2_exception && !s2_forward_fail 365 // io.out.bits.forwardX will be send to lq 366 io.out.bits.forwardMask := forwardMask 367 // data retbrived from dcache is also included in io.out.bits.forwardData 368 io.out.bits.forwardData := rdataVec 369 370 io.in.ready := io.out.ready || !io.in.valid 371 372 373 // feedback tlb result to RS 374 io.rsFeedback.valid := io.in.valid 375 when (io.in.bits.isSoftPrefetch) { 376 io.rsFeedback.bits.hit := (!s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid) || s2_cache_miss_enter || isSoftPreExcept || isSoftPremmio 377 }.otherwise { 378 io.rsFeedback.bits.hit := !s2_tlb_miss && (!s2_cache_replay || s2_mmio || s2_exception || fullForward) && !s2_data_invalid 379 } 380 io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 381 io.rsFeedback.bits.flushState := io.in.bits.ptwBack 382 io.rsFeedback.bits.sourceType := Mux(s2_tlb_miss, RSFeedbackType.tlbMiss, 383 Mux(io.lsq.dataInvalid, 384 RSFeedbackType.dataInvalid, 385 RSFeedbackType.mshrFull 386 ) 387 ) 388 io.rsFeedback.bits.dataInvalidSqIdx.value := io.dataInvalidSqIdx 389 io.rsFeedback.bits.dataInvalidSqIdx.flag := DontCare 390 391 // s2_cache_replay is quite slow to generate, send it separately to LQ 392 io.needReplayFromRS := s2_cache_replay && !fullForward 393 394 // fast load to load forward 395 io.fastpath.valid := io.in.valid // for debug only 396 io.fastpath.data := rdata // raw data 397 398 399 XSDebug(io.out.fire(), "[DCACHE LOAD RESP] pc %x rdata %x <- D$ %x + fwd %x(%b)\n", 400 s2_uop.cf.pc, rdataPartialLoad, io.dcacheResp.bits.data, 401 forwardData.asUInt, forwardMask.asUInt 402 ) 403 404 XSPerfAccumulate("in_valid", io.in.valid) 405 XSPerfAccumulate("in_fire", io.in.fire) 406 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 407 XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss) 408 XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue) 409 XSPerfAccumulate("full_forward", io.in.valid && fullForward) 410 XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward) 411 XSPerfAccumulate("replay", io.rsFeedback.valid && !io.rsFeedback.bits.hit) 412 XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss) 413 XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay) 414 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 415} 416 417class LoadUnit(implicit p: Parameters) extends XSModule with HasLoadHelper { 418 val io = IO(new Bundle() { 419 val ldin = Flipped(Decoupled(new ExuInput)) 420 val ldout = Decoupled(new ExuOutput) 421 val redirect = Flipped(ValidIO(new Redirect)) 422 val flush = Input(Bool()) 423 val feedbackSlow = ValidIO(new RSFeedback) 424 val feedbackFast = ValidIO(new RSFeedback) 425 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 426 val isFirstIssue = Input(Bool()) 427 val dcache = new DCacheLoadIO 428 val sbuffer = new LoadForwardQueryIO 429 val lsq = new LoadToLsqIO 430 val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1 431 432 val tlb = new TlbRequestIO 433 val pmp = Input(new PMPRespBundle()) // arrive same to tlb now 434 435 val fastpathOut = Output(new LoadToLoadIO) 436 val fastpathIn = Input(Vec(LoadPipelineWidth, new LoadToLoadIO)) 437 val loadFastMatch = Input(UInt(exuParameters.LduCnt.W)) 438 }) 439 440 val load_s0 = Module(new LoadUnit_S0) 441 val load_s1 = Module(new LoadUnit_S1) 442 val load_s2 = Module(new LoadUnit_S2) 443 444 load_s0.io.in <> io.ldin 445 load_s0.io.dtlbReq <> io.tlb.req 446 load_s0.io.dcacheReq <> io.dcache.req 447 load_s0.io.rsIdx := io.rsIdx 448 load_s0.io.isFirstIssue := io.isFirstIssue 449 load_s0.io.fastpath := io.fastpathIn 450 load_s0.io.loadFastMatch := io.loadFastMatch 451 452 PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush)) 453 454 load_s1.io.dtlbResp <> io.tlb.resp 455 io.dcache.s1_paddr <> load_s1.io.dcachePAddr 456 io.dcache.s1_kill <> load_s1.io.dcacheKill 457 load_s1.io.sbuffer <> io.sbuffer 458 load_s1.io.lsq <> io.lsq.forward 459 load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict 460 461 PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush)) 462 463 io.dcache.s2_kill <> load_s2.io.dcache_kill 464 load_s2.io.dcacheResp <> io.dcache.resp 465 load_s2.io.pmpResp <> io.pmp 466 load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData 467 load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask 468 load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2 469 load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid 470 load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid 471 load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData 472 load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask 473 load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2 474 load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false 475 load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid 476 load_s2.io.dataForwarded <> io.lsq.loadDataForwarded 477 load_s2.io.fastpath <> io.fastpathOut 478 load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster 479 io.lsq.needReplayFromRS := load_s2.io.needReplayFromRS 480 481 // feedback tlb miss / dcache miss queue full 482 io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits) 483 io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect, io.flush)) 484 485 // feedback bank conflict to rs 486 io.feedbackFast.bits := load_s1.io.rsFeedback.bits 487 io.feedbackFast.valid := load_s1.io.rsFeedback.valid 488 assert(!(RegNext(RegNext(io.feedbackFast.valid)) && io.feedbackSlow.valid)) 489 490 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 491 val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.in.bits.uop.sqIdx.value, StoreQueueSize)) 492 io.lsq.forward.sqIdxMask := sqIdxMaskReg 493 494 // // use s2_hit_way to select data received in s1 495 // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data)) 496 // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data) 497 498 io.fastUop.valid := io.dcache.s1_hit_way.orR && // dcache hit 499 !io.dcache.s1_disable_fast_wakeup && // load fast wakeup should be disabled when dcache data read is not ready 500 load_s1.io.in.valid && // valid laod request 501 !load_s1.io.dcacheKill && // not mmio or tlb miss 502 !io.lsq.forward.dataInvalidFast // forward failed 503 io.fastUop.bits := load_s1.io.out.bits.uop 504 505 XSDebug(load_s0.io.out.valid, 506 p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " + 507 p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n") 508 XSDebug(load_s1.io.out.valid, 509 p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 510 p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n") 511 512 // writeback to LSQ 513 // Current dcache use MSHR 514 // Load queue will be updated at s2 for both hit/miss int/fp load 515 io.lsq.loadIn.valid := load_s2.io.out.valid 516 io.lsq.loadIn.bits := load_s2.io.out.bits 517 518 // write to rob and writeback bus 519 val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio 520 521 // Int load, if hit, will be writebacked at s2 522 val hitLoadOut = Wire(Valid(new ExuOutput)) 523 hitLoadOut.valid := s2_wb_valid 524 hitLoadOut.bits.uop := load_s2.io.out.bits.uop 525 hitLoadOut.bits.data := load_s2.io.out.bits.data 526 hitLoadOut.bits.redirectValid := false.B 527 hitLoadOut.bits.redirect := DontCare 528 hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio 529 hitLoadOut.bits.debug.isPerfCnt := false.B 530 hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr 531 hitLoadOut.bits.fflags := DontCare 532 533 load_s2.io.out.ready := true.B 534 535 io.ldout.bits := Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits) 536 io.ldout.valid := hitLoadOut.valid || io.lsq.ldout.valid 537 538 io.lsq.ldout.ready := !hitLoadOut.valid 539 540 when(io.ldout.fire()){ 541 XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc) 542 } 543} 544