xref: /aosp_15_r20/external/llvm/lib/Target/ARM/ARMInstrThumb2.td (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14// IT block predicate field
15def it_pred_asmoperand : AsmOperandClass {
16  let Name = "ITCondCode";
17  let ParserMethod = "parseITCondCode";
18}
19def it_pred : Operand<i32> {
20  let PrintMethod = "printMandatoryPredicateOperand";
21  let ParserMatchClass = it_pred_asmoperand;
22}
23
24// IT block condition mask
25def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
26def it_mask : Operand<i32> {
27  let PrintMethod = "printThumbITMask";
28  let ParserMatchClass = it_mask_asmoperand;
29}
30
31// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33//    {5}     0 ==> lsl
34//            1     asr
35//    {4-0}   imm5 shift amount.
36//            asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38  let PrintMethod = "printShiftImmOperand";
39  let ParserMatchClass = ShifterImmAsmOperand;
40  let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
43// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>,    // reg imm
46                ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
47                               [shl,srl,sra,rotr]> {
48  let EncoderMethod = "getT2SORegOpValue";
49  let PrintMethod = "printT2SOOperand";
50  let DecoderMethod = "DecodeSORegImmOperand";
51  let ParserMatchClass = ShiftedImmAsmOperand;
52  let MIOperandInfo = (ops rGPR, i32imm);
53}
54
55// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
57  return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N),
58                                   MVT::i32);
59}]>;
60
61// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
62def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
63  return CurDAG->getTargetConstant(-((int)N->getZExtValue()), SDLoc(N),
64                                   MVT::i32);
65}]>;
66
67// so_imm_notSext_XFORM - Return a so_imm value packed into the format
68// described for so_imm_notSext def below, with sign extension from 16
69// bits.
70def t2_so_imm_notSext16_XFORM : SDNodeXForm<imm, [{
71  APInt apIntN = N->getAPIntValue();
72  unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
73  return CurDAG->getTargetConstant(~N16bitSignExt, SDLoc(N), MVT::i32);
74}]>;
75
76// t2_so_imm - Match a 32-bit immediate operand, which is an
77// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
78// immediate splatted into multiple bytes of the word.
79def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
80def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
81    return ARM_AM::getT2SOImmVal(Imm) != -1;
82  }]> {
83  let ParserMatchClass = t2_so_imm_asmoperand;
84  let EncoderMethod = "getT2SOImmOpValue";
85  let DecoderMethod = "DecodeT2SOImm";
86}
87
88// t2_so_imm_not - Match an immediate that is a complement
89// of a t2_so_imm.
90// Note: this pattern doesn't require an encoder method and such, as it's
91// only used on aliases (Pat<> and InstAlias<>). The actual encoding
92// is handled by the destination instructions, which use t2_so_imm.
93def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
94def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
95  return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
96}], t2_so_imm_not_XFORM> {
97  let ParserMatchClass = t2_so_imm_not_asmoperand;
98}
99
100// t2_so_imm_notSext - match an immediate that is a complement of a t2_so_imm
101// if the upper 16 bits are zero.
102def t2_so_imm_notSext : Operand<i32>, PatLeaf<(imm), [{
103    APInt apIntN = N->getAPIntValue();
104    if (!apIntN.isIntN(16)) return false;
105    unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
106    return ARM_AM::getT2SOImmVal(~N16bitSignExt) != -1;
107  }], t2_so_imm_notSext16_XFORM> {
108  let ParserMatchClass = t2_so_imm_not_asmoperand;
109}
110
111// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
112def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
113def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
114  int64_t Value = -(int)N->getZExtValue();
115  return Value && ARM_AM::getT2SOImmVal(Value) != -1;
116}], t2_so_imm_neg_XFORM> {
117  let ParserMatchClass = t2_so_imm_neg_asmoperand;
118}
119
120/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
121def imm0_4095_asmoperand: ImmAsmOperand { let Name = "Imm0_4095"; }
122def imm0_4095 : Operand<i32>, ImmLeaf<i32, [{
123  return Imm >= 0 && Imm < 4096;
124}]> {
125  let ParserMatchClass = imm0_4095_asmoperand;
126}
127
128def imm0_4095_neg_asmoperand: AsmOperandClass { let Name = "Imm0_4095Neg"; }
129def imm0_4095_neg : Operand<i32>, PatLeaf<(i32 imm), [{
130 return (uint32_t)(-N->getZExtValue()) < 4096;
131}], imm_neg_XFORM> {
132  let ParserMatchClass = imm0_4095_neg_asmoperand;
133}
134
135def imm1_255_neg : PatLeaf<(i32 imm), [{
136  uint32_t Val = -N->getZExtValue();
137  return (Val > 0 && Val < 255);
138}], imm_neg_XFORM>;
139
140def imm0_255_not : PatLeaf<(i32 imm), [{
141  return (uint32_t)(~N->getZExtValue()) < 255;
142}], imm_comp_XFORM>;
143
144def lo5AllOne : PatLeaf<(i32 imm), [{
145  // Returns true if all low 5-bits are 1.
146  return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
147}]>;
148
149// Define Thumb2 specific addressing modes.
150
151// t2addrmode_imm12  := reg + imm12
152def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
153def t2addrmode_imm12 : MemOperand,
154                       ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
155  let PrintMethod = "printAddrModeImm12Operand<false>";
156  let EncoderMethod = "getAddrModeImm12OpValue";
157  let DecoderMethod = "DecodeT2AddrModeImm12";
158  let ParserMatchClass = t2addrmode_imm12_asmoperand;
159  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
160}
161
162// t2ldrlabel  := imm12
163def t2ldrlabel : Operand<i32> {
164  let EncoderMethod = "getAddrModeImm12OpValue";
165  let PrintMethod = "printThumbLdrLabelOperand";
166}
167
168def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
169def t2ldr_pcrel_imm12 : Operand<i32> {
170  let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
171  // used for assembler pseudo instruction and maps to t2ldrlabel, so
172  // doesn't need encoder or print methods of its own.
173}
174
175// ADR instruction labels.
176def t2adrlabel : Operand<i32> {
177  let EncoderMethod = "getT2AdrLabelOpValue";
178  let PrintMethod = "printAdrLabelOperand<0>";
179}
180
181// t2addrmode_posimm8  := reg + imm8
182def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
183def t2addrmode_posimm8 : MemOperand {
184  let PrintMethod = "printT2AddrModeImm8Operand<false>";
185  let EncoderMethod = "getT2AddrModeImm8OpValue";
186  let DecoderMethod = "DecodeT2AddrModeImm8";
187  let ParserMatchClass = MemPosImm8OffsetAsmOperand;
188  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
189}
190
191// t2addrmode_negimm8  := reg - imm8
192def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
193def t2addrmode_negimm8 : MemOperand,
194                      ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
195  let PrintMethod = "printT2AddrModeImm8Operand<false>";
196  let EncoderMethod = "getT2AddrModeImm8OpValue";
197  let DecoderMethod = "DecodeT2AddrModeImm8";
198  let ParserMatchClass = MemNegImm8OffsetAsmOperand;
199  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
200}
201
202// t2addrmode_imm8  := reg +/- imm8
203def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
204class T2AddrMode_Imm8 : MemOperand,
205                        ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
206  let EncoderMethod = "getT2AddrModeImm8OpValue";
207  let DecoderMethod = "DecodeT2AddrModeImm8";
208  let ParserMatchClass = MemImm8OffsetAsmOperand;
209  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
210}
211
212def t2addrmode_imm8 : T2AddrMode_Imm8 {
213  let PrintMethod = "printT2AddrModeImm8Operand<false>";
214}
215
216def t2addrmode_imm8_pre : T2AddrMode_Imm8 {
217  let PrintMethod = "printT2AddrModeImm8Operand<true>";
218}
219
220def t2am_imm8_offset : MemOperand,
221                       ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
222                                      [], [SDNPWantRoot]> {
223  let PrintMethod = "printT2AddrModeImm8OffsetOperand";
224  let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
225  let DecoderMethod = "DecodeT2Imm8";
226}
227
228// t2addrmode_imm8s4  := reg +/- (imm8 << 2)
229def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
230class T2AddrMode_Imm8s4 : MemOperand {
231  let EncoderMethod = "getT2AddrModeImm8s4OpValue";
232  let DecoderMethod = "DecodeT2AddrModeImm8s4";
233  let ParserMatchClass = MemImm8s4OffsetAsmOperand;
234  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
235}
236
237def t2addrmode_imm8s4 : T2AddrMode_Imm8s4 {
238  let PrintMethod = "printT2AddrModeImm8s4Operand<false>";
239}
240
241def t2addrmode_imm8s4_pre : T2AddrMode_Imm8s4 {
242  let PrintMethod = "printT2AddrModeImm8s4Operand<true>";
243}
244
245def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
246def t2am_imm8s4_offset : MemOperand {
247  let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
248  let EncoderMethod = "getT2Imm8s4OpValue";
249  let DecoderMethod = "DecodeT2Imm8S4";
250}
251
252// t2addrmode_imm0_1020s4  := reg + (imm8 << 2)
253def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
254  let Name = "MemImm0_1020s4Offset";
255}
256def t2addrmode_imm0_1020s4 : MemOperand,
257                         ComplexPattern<i32, 2, "SelectT2AddrModeExclusive"> {
258  let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
259  let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
260  let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
261  let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
262  let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
263}
264
265// t2addrmode_so_reg  := reg + (reg << imm2)
266def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
267def t2addrmode_so_reg : MemOperand,
268                        ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
269  let PrintMethod = "printT2AddrModeSoRegOperand";
270  let EncoderMethod = "getT2AddrModeSORegOpValue";
271  let DecoderMethod = "DecodeT2AddrModeSOReg";
272  let ParserMatchClass = t2addrmode_so_reg_asmoperand;
273  let MIOperandInfo = (ops GPRnopc:$base, rGPR:$offsreg, i32imm:$offsimm);
274}
275
276// Addresses for the TBB/TBH instructions.
277def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
278def addrmode_tbb : MemOperand {
279  let PrintMethod = "printAddrModeTBB";
280  let ParserMatchClass = addrmode_tbb_asmoperand;
281  let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
282}
283def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
284def addrmode_tbh : MemOperand {
285  let PrintMethod = "printAddrModeTBH";
286  let ParserMatchClass = addrmode_tbh_asmoperand;
287  let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
288}
289
290//===----------------------------------------------------------------------===//
291// Multiclass helpers...
292//
293
294
295class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
296           string opc, string asm, list<dag> pattern>
297  : T2I<oops, iops, itin, opc, asm, pattern> {
298  bits<4> Rd;
299  bits<12> imm;
300
301  let Inst{11-8}  = Rd;
302  let Inst{26}    = imm{11};
303  let Inst{14-12} = imm{10-8};
304  let Inst{7-0}   = imm{7-0};
305}
306
307
308class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
309           string opc, string asm, list<dag> pattern>
310  : T2sI<oops, iops, itin, opc, asm, pattern> {
311  bits<4> Rd;
312  bits<4> Rn;
313  bits<12> imm;
314
315  let Inst{11-8}  = Rd;
316  let Inst{26}    = imm{11};
317  let Inst{14-12} = imm{10-8};
318  let Inst{7-0}   = imm{7-0};
319}
320
321class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
322           string opc, string asm, list<dag> pattern>
323  : T2I<oops, iops, itin, opc, asm, pattern> {
324  bits<4> Rn;
325  bits<12> imm;
326
327  let Inst{19-16}  = Rn;
328  let Inst{26}    = imm{11};
329  let Inst{14-12} = imm{10-8};
330  let Inst{7-0}   = imm{7-0};
331}
332
333
334class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
335           string opc, string asm, list<dag> pattern>
336  : T2I<oops, iops, itin, opc, asm, pattern> {
337  bits<4> Rd;
338  bits<12> ShiftedRm;
339
340  let Inst{11-8}  = Rd;
341  let Inst{3-0}   = ShiftedRm{3-0};
342  let Inst{5-4}   = ShiftedRm{6-5};
343  let Inst{14-12} = ShiftedRm{11-9};
344  let Inst{7-6}   = ShiftedRm{8-7};
345}
346
347class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
348           string opc, string asm, list<dag> pattern>
349  : T2sI<oops, iops, itin, opc, asm, pattern> {
350  bits<4> Rd;
351  bits<12> ShiftedRm;
352
353  let Inst{11-8}  = Rd;
354  let Inst{3-0}   = ShiftedRm{3-0};
355  let Inst{5-4}   = ShiftedRm{6-5};
356  let Inst{14-12} = ShiftedRm{11-9};
357  let Inst{7-6}   = ShiftedRm{8-7};
358}
359
360class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
361           string opc, string asm, list<dag> pattern>
362  : T2I<oops, iops, itin, opc, asm, pattern> {
363  bits<4> Rn;
364  bits<12> ShiftedRm;
365
366  let Inst{19-16} = Rn;
367  let Inst{3-0}   = ShiftedRm{3-0};
368  let Inst{5-4}   = ShiftedRm{6-5};
369  let Inst{14-12} = ShiftedRm{11-9};
370  let Inst{7-6}   = ShiftedRm{8-7};
371}
372
373class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
374           string opc, string asm, list<dag> pattern>
375  : T2I<oops, iops, itin, opc, asm, pattern> {
376  bits<4> Rd;
377  bits<4> Rm;
378
379  let Inst{11-8}  = Rd;
380  let Inst{3-0}   = Rm;
381}
382
383class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
384           string opc, string asm, list<dag> pattern>
385  : T2sI<oops, iops, itin, opc, asm, pattern> {
386  bits<4> Rd;
387  bits<4> Rm;
388
389  let Inst{11-8}  = Rd;
390  let Inst{3-0}   = Rm;
391}
392
393class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
394           string opc, string asm, list<dag> pattern>
395  : T2I<oops, iops, itin, opc, asm, pattern> {
396  bits<4> Rn;
397  bits<4> Rm;
398
399  let Inst{19-16} = Rn;
400  let Inst{3-0}   = Rm;
401}
402
403
404class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
405           string opc, string asm, list<dag> pattern>
406  : T2I<oops, iops, itin, opc, asm, pattern> {
407  bits<4> Rd;
408  bits<4> Rn;
409  bits<12> imm;
410
411  let Inst{11-8}  = Rd;
412  let Inst{19-16} = Rn;
413  let Inst{26}    = imm{11};
414  let Inst{14-12} = imm{10-8};
415  let Inst{7-0}   = imm{7-0};
416}
417
418class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
419           string opc, string asm, list<dag> pattern>
420  : T2sI<oops, iops, itin, opc, asm, pattern> {
421  bits<4> Rd;
422  bits<4> Rn;
423  bits<12> imm;
424
425  let Inst{11-8}  = Rd;
426  let Inst{19-16} = Rn;
427  let Inst{26}    = imm{11};
428  let Inst{14-12} = imm{10-8};
429  let Inst{7-0}   = imm{7-0};
430}
431
432class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
433           string opc, string asm, list<dag> pattern>
434  : T2I<oops, iops, itin, opc, asm, pattern> {
435  bits<4> Rd;
436  bits<4> Rm;
437  bits<5> imm;
438
439  let Inst{11-8}  = Rd;
440  let Inst{3-0}   = Rm;
441  let Inst{14-12} = imm{4-2};
442  let Inst{7-6}   = imm{1-0};
443}
444
445class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
446           string opc, string asm, list<dag> pattern>
447  : T2sI<oops, iops, itin, opc, asm, pattern> {
448  bits<4> Rd;
449  bits<4> Rm;
450  bits<5> imm;
451
452  let Inst{11-8}  = Rd;
453  let Inst{3-0}   = Rm;
454  let Inst{14-12} = imm{4-2};
455  let Inst{7-6}   = imm{1-0};
456}
457
458class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
459           string opc, string asm, list<dag> pattern>
460  : T2I<oops, iops, itin, opc, asm, pattern> {
461  bits<4> Rd;
462  bits<4> Rn;
463  bits<4> Rm;
464
465  let Inst{11-8}  = Rd;
466  let Inst{19-16} = Rn;
467  let Inst{3-0}   = Rm;
468}
469
470class T2ThreeRegNoP<dag oops, dag iops, InstrItinClass itin,
471           string asm, list<dag> pattern>
472  : T2XI<oops, iops, itin, asm, pattern> {
473  bits<4> Rd;
474  bits<4> Rn;
475  bits<4> Rm;
476
477  let Inst{11-8}  = Rd;
478  let Inst{19-16} = Rn;
479  let Inst{3-0}   = Rm;
480}
481
482class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
483           string opc, string asm, list<dag> pattern>
484  : T2sI<oops, iops, itin, opc, asm, pattern> {
485  bits<4> Rd;
486  bits<4> Rn;
487  bits<4> Rm;
488
489  let Inst{11-8}  = Rd;
490  let Inst{19-16} = Rn;
491  let Inst{3-0}   = Rm;
492}
493
494class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
495           string opc, string asm, list<dag> pattern>
496  : T2I<oops, iops, itin, opc, asm, pattern> {
497  bits<4> Rd;
498  bits<4> Rn;
499  bits<12> ShiftedRm;
500
501  let Inst{11-8}  = Rd;
502  let Inst{19-16} = Rn;
503  let Inst{3-0}   = ShiftedRm{3-0};
504  let Inst{5-4}   = ShiftedRm{6-5};
505  let Inst{14-12} = ShiftedRm{11-9};
506  let Inst{7-6}   = ShiftedRm{8-7};
507}
508
509class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
510           string opc, string asm, list<dag> pattern>
511  : T2sI<oops, iops, itin, opc, asm, pattern> {
512  bits<4> Rd;
513  bits<4> Rn;
514  bits<12> ShiftedRm;
515
516  let Inst{11-8}  = Rd;
517  let Inst{19-16} = Rn;
518  let Inst{3-0}   = ShiftedRm{3-0};
519  let Inst{5-4}   = ShiftedRm{6-5};
520  let Inst{14-12} = ShiftedRm{11-9};
521  let Inst{7-6}   = ShiftedRm{8-7};
522}
523
524class T2FourReg<dag oops, dag iops, InstrItinClass itin,
525           string opc, string asm, list<dag> pattern>
526  : T2I<oops, iops, itin, opc, asm, pattern> {
527  bits<4> Rd;
528  bits<4> Rn;
529  bits<4> Rm;
530  bits<4> Ra;
531
532  let Inst{19-16} = Rn;
533  let Inst{15-12} = Ra;
534  let Inst{11-8}  = Rd;
535  let Inst{3-0}   = Rm;
536}
537
538class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
539                dag oops, dag iops, InstrItinClass itin,
540                string opc, string asm, list<dag> pattern>
541  : T2I<oops, iops, itin, opc, asm, pattern> {
542  bits<4> RdLo;
543  bits<4> RdHi;
544  bits<4> Rn;
545  bits<4> Rm;
546
547  let Inst{31-23} = 0b111110111;
548  let Inst{22-20} = opc22_20;
549  let Inst{19-16} = Rn;
550  let Inst{15-12} = RdLo;
551  let Inst{11-8}  = RdHi;
552  let Inst{7-4}   = opc7_4;
553  let Inst{3-0}   = Rm;
554}
555class T2MlaLong<bits<3> opc22_20, bits<4> opc7_4,
556                dag oops, dag iops, InstrItinClass itin,
557                string opc, string asm, list<dag> pattern>
558  : T2I<oops, iops, itin, opc, asm, pattern> {
559  bits<4> RdLo;
560  bits<4> RdHi;
561  bits<4> Rn;
562  bits<4> Rm;
563
564  let Inst{31-23} = 0b111110111;
565  let Inst{22-20} = opc22_20;
566  let Inst{19-16} = Rn;
567  let Inst{15-12} = RdLo;
568  let Inst{11-8}  = RdHi;
569  let Inst{7-4}   = opc7_4;
570  let Inst{3-0}   = Rm;
571}
572
573
574/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
575/// binary operation that produces a value. These are predicable and can be
576/// changed to modify CPSR.
577multiclass T2I_bin_irs<bits<4> opcod, string opc,
578                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
579                     SDPatternOperator opnode, bit Commutable = 0,
580                     string wide = ""> {
581   // shifted imm
582   def ri : T2sTwoRegImm<
583                (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
584                 opc, "\t$Rd, $Rn, $imm",
585                 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
586                 Sched<[WriteALU, ReadALU]> {
587     let Inst{31-27} = 0b11110;
588     let Inst{25} = 0;
589     let Inst{24-21} = opcod;
590     let Inst{15} = 0;
591   }
592   // register
593   def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
594                 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
595                 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
596                 Sched<[WriteALU, ReadALU, ReadALU]> {
597     let isCommutable = Commutable;
598     let Inst{31-27} = 0b11101;
599     let Inst{26-25} = 0b01;
600     let Inst{24-21} = opcod;
601     let Inst{14-12} = 0b000; // imm3
602     let Inst{7-6} = 0b00; // imm2
603     let Inst{5-4} = 0b00; // type
604   }
605   // shifted register
606   def rs : T2sTwoRegShiftedReg<
607                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
608                 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
609                 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
610                 Sched<[WriteALUsi, ReadALU]>  {
611     let Inst{31-27} = 0b11101;
612     let Inst{26-25} = 0b01;
613     let Inst{24-21} = opcod;
614   }
615  // Assembly aliases for optional destination operand when it's the same
616  // as the source operand.
617  def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
618     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn,
619                                                    t2_so_imm:$imm, pred:$p,
620                                                    cc_out:$s)>;
621  def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
622     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn,
623                                                    rGPR:$Rm, pred:$p,
624                                                    cc_out:$s)>;
625  def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
626     (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn,
627                                                    t2_so_reg:$shift, pred:$p,
628                                                    cc_out:$s)>;
629}
630
631/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
632//  the ".w" suffix to indicate that they are wide.
633multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
634                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
635                     SDPatternOperator opnode, bit Commutable = 0> :
636    T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w"> {
637  // Assembler aliases w/ the ".w" suffix.
638  def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"),
639     (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p,
640                                    cc_out:$s)>;
641  // Assembler aliases w/o the ".w" suffix.
642  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
643     (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p,
644                                    cc_out:$s)>;
645  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
646     (!cast<Instruction>(NAME#"rs") rGPR:$Rd, rGPR:$Rn, t2_so_reg:$shift,
647                                    pred:$p, cc_out:$s)>;
648
649  // and with the optional destination operand, too.
650  def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"),
651     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm,
652                                    pred:$p, cc_out:$s)>;
653  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
654     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
655                                    cc_out:$s)>;
656  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
657     (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$shift,
658                                    pred:$p, cc_out:$s)>;
659}
660
661/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
662/// reversed.  The 'rr' form is only defined for the disassembler; for codegen
663/// it is equivalent to the T2I_bin_irs counterpart.
664multiclass T2I_rbin_irs<bits<4> opcod, string opc, SDNode opnode> {
665   // shifted imm
666   def ri : T2sTwoRegImm<
667                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
668                 opc, ".w\t$Rd, $Rn, $imm",
669                 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]>,
670                 Sched<[WriteALU, ReadALU]> {
671     let Inst{31-27} = 0b11110;
672     let Inst{25} = 0;
673     let Inst{24-21} = opcod;
674     let Inst{15} = 0;
675   }
676   // register
677   def rr : T2sThreeReg<
678                 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
679                 opc, "\t$Rd, $Rn, $Rm",
680                 [/* For disassembly only; pattern left blank */]>,
681                 Sched<[WriteALU, ReadALU, ReadALU]> {
682     let Inst{31-27} = 0b11101;
683     let Inst{26-25} = 0b01;
684     let Inst{24-21} = opcod;
685     let Inst{14-12} = 0b000; // imm3
686     let Inst{7-6} = 0b00; // imm2
687     let Inst{5-4} = 0b00; // type
688   }
689   // shifted register
690   def rs : T2sTwoRegShiftedReg<
691                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
692                 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
693                 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>,
694                 Sched<[WriteALUsi, ReadALU]> {
695     let Inst{31-27} = 0b11101;
696     let Inst{26-25} = 0b01;
697     let Inst{24-21} = opcod;
698   }
699}
700
701/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
702/// instruction modifies the CPSR register.
703///
704/// These opcodes will be converted to the real non-S opcodes by
705/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
706let hasPostISelHook = 1, Defs = [CPSR] in {
707multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
708                         InstrItinClass iis, SDNode opnode,
709                         bit Commutable = 0> {
710   // shifted imm
711   def ri : t2PseudoInst<(outs rGPR:$Rd),
712                         (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
713                         4, iii,
714                         [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
715                                                t2_so_imm:$imm))]>,
716            Sched<[WriteALU, ReadALU]>;
717   // register
718   def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
719                         4, iir,
720                         [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
721                                                rGPR:$Rm))]>,
722            Sched<[WriteALU, ReadALU, ReadALU]> {
723     let isCommutable = Commutable;
724   }
725   // shifted register
726   def rs : t2PseudoInst<(outs rGPR:$Rd),
727                         (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
728                         4, iis,
729                         [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
730                                                t2_so_reg:$ShiftedRm))]>,
731            Sched<[WriteALUsi, ReadALUsr]>;
732}
733}
734
735/// T2I_rbin_s_is -  Same as T2I_bin_s_irs, except selection DAG
736/// operands are reversed.
737let hasPostISelHook = 1, Defs = [CPSR] in {
738multiclass T2I_rbin_s_is<SDNode opnode> {
739   // shifted imm
740   def ri : t2PseudoInst<(outs rGPR:$Rd),
741                         (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p),
742                         4, IIC_iALUi,
743                         [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
744                                                rGPR:$Rn))]>,
745            Sched<[WriteALU, ReadALU]>;
746   // shifted register
747   def rs : t2PseudoInst<(outs rGPR:$Rd),
748                         (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
749                         4, IIC_iALUsi,
750                         [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
751                                                rGPR:$Rn))]>,
752            Sched<[WriteALUsi, ReadALU]>;
753}
754}
755
756/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
757/// patterns for a binary operation that produces a value.
758multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, SDNode opnode,
759                          bit Commutable = 0> {
760   // shifted imm
761   // The register-immediate version is re-materializable. This is useful
762   // in particular for taking the address of a local.
763   let isReMaterializable = 1 in {
764   def ri : T2sTwoRegImm<
765               (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
766               opc, ".w\t$Rd, $Rn, $imm",
767               [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]>,
768               Sched<[WriteALU, ReadALU]> {
769     let Inst{31-27} = 0b11110;
770     let Inst{25} = 0;
771     let Inst{24} = 1;
772     let Inst{23-21} = op23_21;
773     let Inst{15} = 0;
774   }
775   }
776   // 12-bit imm
777   def ri12 : T2I<
778                  (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
779                  !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
780                  [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]>,
781                  Sched<[WriteALU, ReadALU]> {
782     bits<4> Rd;
783     bits<4> Rn;
784     bits<12> imm;
785     let Inst{31-27} = 0b11110;
786     let Inst{26} = imm{11};
787     let Inst{25-24} = 0b10;
788     let Inst{23-21} = op23_21;
789     let Inst{20} = 0; // The S bit.
790     let Inst{19-16} = Rn;
791     let Inst{15} = 0;
792     let Inst{14-12} = imm{10-8};
793     let Inst{11-8} = Rd;
794     let Inst{7-0} = imm{7-0};
795   }
796   // register
797   def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
798                 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
799                 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]>,
800                 Sched<[WriteALU, ReadALU, ReadALU]> {
801     let isCommutable = Commutable;
802     let Inst{31-27} = 0b11101;
803     let Inst{26-25} = 0b01;
804     let Inst{24} = 1;
805     let Inst{23-21} = op23_21;
806     let Inst{14-12} = 0b000; // imm3
807     let Inst{7-6} = 0b00; // imm2
808     let Inst{5-4} = 0b00; // type
809   }
810   // shifted register
811   def rs : T2sTwoRegShiftedReg<
812                 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
813                 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
814              [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]>,
815              Sched<[WriteALUsi, ReadALU]> {
816     let Inst{31-27} = 0b11101;
817     let Inst{26-25} = 0b01;
818     let Inst{24} = 1;
819     let Inst{23-21} = op23_21;
820   }
821}
822
823/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
824/// for a binary operation that produces a value and use the carry
825/// bit. It's not predicable.
826let Defs = [CPSR], Uses = [CPSR] in {
827multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, SDNode opnode,
828                             bit Commutable = 0> {
829   // shifted imm
830   def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
831                 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
832               [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
833                 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU]> {
834     let Inst{31-27} = 0b11110;
835     let Inst{25} = 0;
836     let Inst{24-21} = opcod;
837     let Inst{15} = 0;
838   }
839   // register
840   def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
841                 opc, ".w\t$Rd, $Rn, $Rm",
842                 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
843                 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU, ReadALU]> {
844     let isCommutable = Commutable;
845     let Inst{31-27} = 0b11101;
846     let Inst{26-25} = 0b01;
847     let Inst{24-21} = opcod;
848     let Inst{14-12} = 0b000; // imm3
849     let Inst{7-6} = 0b00; // imm2
850     let Inst{5-4} = 0b00; // type
851   }
852   // shifted register
853   def rs : T2sTwoRegShiftedReg<
854                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
855                 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
856         [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
857                 Requires<[IsThumb2]>, Sched<[WriteALUsi, ReadALU]> {
858     let Inst{31-27} = 0b11101;
859     let Inst{26-25} = 0b01;
860     let Inst{24-21} = opcod;
861   }
862}
863}
864
865/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
866//  rotate operation that produces a value.
867multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, SDNode opnode> {
868   // 5-bit imm
869   def ri : T2sTwoRegShiftImm<
870                 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
871                 opc, ".w\t$Rd, $Rm, $imm",
872                 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]>,
873                 Sched<[WriteALU]> {
874     let Inst{31-27} = 0b11101;
875     let Inst{26-21} = 0b010010;
876     let Inst{19-16} = 0b1111; // Rn
877     let Inst{5-4} = opcod;
878   }
879   // register
880   def rr : T2sThreeReg<
881                 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
882                 opc, ".w\t$Rd, $Rn, $Rm",
883                 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
884                 Sched<[WriteALU]> {
885     let Inst{31-27} = 0b11111;
886     let Inst{26-23} = 0b0100;
887     let Inst{22-21} = opcod;
888     let Inst{15-12} = 0b1111;
889     let Inst{7-4} = 0b0000;
890   }
891
892  // Optional destination register
893  def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
894     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p,
895                                    cc_out:$s)>;
896  def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
897     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
898                                    cc_out:$s)>;
899
900  // Assembler aliases w/o the ".w" suffix.
901  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
902     (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, ty:$imm, pred:$p,
903                                    cc_out:$s)>;
904  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
905     (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p,
906                                    cc_out:$s)>;
907
908  // and with the optional destination operand, too.
909  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
910     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p,
911                                    cc_out:$s)>;
912  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
913     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
914                                    cc_out:$s)>;
915}
916
917/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
918/// patterns. Similar to T2I_bin_irs except the instruction does not produce
919/// a explicit result, only implicitly set CPSR.
920multiclass T2I_cmp_irs<bits<4> opcod, string opc,
921                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
922                     SDPatternOperator opnode> {
923let isCompare = 1, Defs = [CPSR] in {
924   // shifted imm
925   def ri : T2OneRegCmpImm<
926                (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
927                opc, ".w\t$Rn, $imm",
928                [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]>, Sched<[WriteCMP]> {
929     let Inst{31-27} = 0b11110;
930     let Inst{25} = 0;
931     let Inst{24-21} = opcod;
932     let Inst{20} = 1; // The S bit.
933     let Inst{15} = 0;
934     let Inst{11-8} = 0b1111; // Rd
935   }
936   // register
937   def rr : T2TwoRegCmp<
938                (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
939                opc, ".w\t$Rn, $Rm",
940                [(opnode GPRnopc:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP]> {
941     let Inst{31-27} = 0b11101;
942     let Inst{26-25} = 0b01;
943     let Inst{24-21} = opcod;
944     let Inst{20} = 1; // The S bit.
945     let Inst{14-12} = 0b000; // imm3
946     let Inst{11-8} = 0b1111; // Rd
947     let Inst{7-6} = 0b00; // imm2
948     let Inst{5-4} = 0b00; // type
949   }
950   // shifted register
951   def rs : T2OneRegCmpShiftedReg<
952                (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
953                opc, ".w\t$Rn, $ShiftedRm",
954                [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]>,
955                Sched<[WriteCMPsi]> {
956     let Inst{31-27} = 0b11101;
957     let Inst{26-25} = 0b01;
958     let Inst{24-21} = opcod;
959     let Inst{20} = 1; // The S bit.
960     let Inst{11-8} = 0b1111; // Rd
961   }
962}
963
964  // Assembler aliases w/o the ".w" suffix.
965  // No alias here for 'rr' version as not all instantiations of this
966  // multiclass want one (CMP in particular, does not).
967  def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
968     (!cast<Instruction>(NAME#"ri") GPRnopc:$Rn, t2_so_imm:$imm, pred:$p)>;
969  def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
970     (!cast<Instruction>(NAME#"rs") GPRnopc:$Rn, t2_so_reg:$shift, pred:$p)>;
971}
972
973/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
974multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
975                  InstrItinClass iii, InstrItinClass iis, RegisterClass target,
976                  PatFrag opnode> {
977  def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
978                   opc, ".w\t$Rt, $addr",
979                   [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
980    bits<4> Rt;
981    bits<17> addr;
982    let Inst{31-25} = 0b1111100;
983    let Inst{24} = signed;
984    let Inst{23} = 1;
985    let Inst{22-21} = opcod;
986    let Inst{20} = 1; // load
987    let Inst{19-16} = addr{16-13}; // Rn
988    let Inst{15-12} = Rt;
989    let Inst{11-0}  = addr{11-0};  // imm
990
991    let DecoderMethod = "DecodeT2LoadImm12";
992  }
993  def i8  : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
994                   opc, "\t$Rt, $addr",
995                   [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
996    bits<4> Rt;
997    bits<13> addr;
998    let Inst{31-27} = 0b11111;
999    let Inst{26-25} = 0b00;
1000    let Inst{24} = signed;
1001    let Inst{23} = 0;
1002    let Inst{22-21} = opcod;
1003    let Inst{20} = 1; // load
1004    let Inst{19-16} = addr{12-9}; // Rn
1005    let Inst{15-12} = Rt;
1006    let Inst{11} = 1;
1007    // Offset: index==TRUE, wback==FALSE
1008    let Inst{10} = 1; // The P bit.
1009    let Inst{9}     = addr{8};    // U
1010    let Inst{8} = 0; // The W bit.
1011    let Inst{7-0}   = addr{7-0};  // imm
1012
1013    let DecoderMethod = "DecodeT2LoadImm8";
1014  }
1015  def s   : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
1016                   opc, ".w\t$Rt, $addr",
1017                   [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
1018    let Inst{31-27} = 0b11111;
1019    let Inst{26-25} = 0b00;
1020    let Inst{24} = signed;
1021    let Inst{23} = 0;
1022    let Inst{22-21} = opcod;
1023    let Inst{20} = 1; // load
1024    let Inst{11-6} = 0b000000;
1025
1026    bits<4> Rt;
1027    let Inst{15-12} = Rt;
1028
1029    bits<10> addr;
1030    let Inst{19-16} = addr{9-6}; // Rn
1031    let Inst{3-0}   = addr{5-2}; // Rm
1032    let Inst{5-4}   = addr{1-0}; // imm
1033
1034    let DecoderMethod = "DecodeT2LoadShift";
1035  }
1036
1037  // pci variant is very similar to i12, but supports negative offsets
1038  // from the PC.
1039  def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
1040                   opc, ".w\t$Rt, $addr",
1041                   [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
1042    let isReMaterializable = 1;
1043    let Inst{31-27} = 0b11111;
1044    let Inst{26-25} = 0b00;
1045    let Inst{24} = signed;
1046    let Inst{22-21} = opcod;
1047    let Inst{20} = 1; // load
1048    let Inst{19-16} = 0b1111; // Rn
1049
1050    bits<4> Rt;
1051    let Inst{15-12} = Rt{3-0};
1052
1053    bits<13> addr;
1054    let Inst{23} = addr{12}; // add = (U == '1')
1055    let Inst{11-0}  = addr{11-0};
1056
1057    let DecoderMethod = "DecodeT2LoadLabel";
1058  }
1059}
1060
1061/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
1062multiclass T2I_st<bits<2> opcod, string opc,
1063                  InstrItinClass iii, InstrItinClass iis, RegisterClass target,
1064                  PatFrag opnode> {
1065  def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
1066                   opc, ".w\t$Rt, $addr",
1067                   [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
1068    let Inst{31-27} = 0b11111;
1069    let Inst{26-23} = 0b0001;
1070    let Inst{22-21} = opcod;
1071    let Inst{20} = 0; // !load
1072
1073    bits<4> Rt;
1074    let Inst{15-12} = Rt;
1075
1076    bits<17> addr;
1077    let addr{12}    = 1;           // add = TRUE
1078    let Inst{19-16} = addr{16-13}; // Rn
1079    let Inst{23}    = addr{12};    // U
1080    let Inst{11-0}  = addr{11-0};  // imm
1081  }
1082  def i8  : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
1083                   opc, "\t$Rt, $addr",
1084                   [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
1085    let Inst{31-27} = 0b11111;
1086    let Inst{26-23} = 0b0000;
1087    let Inst{22-21} = opcod;
1088    let Inst{20} = 0; // !load
1089    let Inst{11} = 1;
1090    // Offset: index==TRUE, wback==FALSE
1091    let Inst{10} = 1; // The P bit.
1092    let Inst{8} = 0; // The W bit.
1093
1094    bits<4> Rt;
1095    let Inst{15-12} = Rt;
1096
1097    bits<13> addr;
1098    let Inst{19-16} = addr{12-9}; // Rn
1099    let Inst{9}     = addr{8};    // U
1100    let Inst{7-0}   = addr{7-0};  // imm
1101  }
1102  def s   : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
1103                   opc, ".w\t$Rt, $addr",
1104                   [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
1105    let Inst{31-27} = 0b11111;
1106    let Inst{26-23} = 0b0000;
1107    let Inst{22-21} = opcod;
1108    let Inst{20} = 0; // !load
1109    let Inst{11-6} = 0b000000;
1110
1111    bits<4> Rt;
1112    let Inst{15-12} = Rt;
1113
1114    bits<10> addr;
1115    let Inst{19-16}   = addr{9-6}; // Rn
1116    let Inst{3-0} = addr{5-2}; // Rm
1117    let Inst{5-4}   = addr{1-0}; // imm
1118  }
1119}
1120
1121/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
1122/// register and one whose operand is a register rotated by 8/16/24.
1123class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1124  : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1125             opc, ".w\t$Rd, $Rm$rot",
1126             [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1127             Requires<[IsThumb2]> {
1128   let Inst{31-27} = 0b11111;
1129   let Inst{26-23} = 0b0100;
1130   let Inst{22-20} = opcod;
1131   let Inst{19-16} = 0b1111; // Rn
1132   let Inst{15-12} = 0b1111;
1133   let Inst{7} = 1;
1134
1135   bits<2> rot;
1136   let Inst{5-4} = rot{1-0}; // rotate
1137}
1138
1139// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
1140class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
1141  : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1142             IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1143            [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1144          Requires<[HasT2ExtractPack, IsThumb2]> {
1145  bits<2> rot;
1146  let Inst{31-27} = 0b11111;
1147  let Inst{26-23} = 0b0100;
1148  let Inst{22-20} = opcod;
1149  let Inst{19-16} = 0b1111; // Rn
1150  let Inst{15-12} = 0b1111;
1151  let Inst{7} = 1;
1152  let Inst{5-4} = rot;
1153}
1154
1155// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1156// supported yet.
1157class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1158  : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1159             opc, "\t$Rd, $Rm$rot", []>,
1160          Requires<[IsThumb2, HasT2ExtractPack]> {
1161  bits<2> rot;
1162  let Inst{31-27} = 0b11111;
1163  let Inst{26-23} = 0b0100;
1164  let Inst{22-20} = opcod;
1165  let Inst{19-16} = 0b1111; // Rn
1166  let Inst{15-12} = 0b1111;
1167  let Inst{7} = 1;
1168  let Inst{5-4} = rot;
1169}
1170
1171/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
1172/// register and one whose operand is a register rotated by 8/16/24.
1173class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1174  : T2ThreeReg<(outs rGPR:$Rd),
1175               (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1176               IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1177             [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1178           Requires<[HasT2ExtractPack, IsThumb2]> {
1179  bits<2> rot;
1180  let Inst{31-27} = 0b11111;
1181  let Inst{26-23} = 0b0100;
1182  let Inst{22-20} = opcod;
1183  let Inst{15-12} = 0b1111;
1184  let Inst{7} = 1;
1185  let Inst{5-4} = rot;
1186}
1187
1188class T2I_exta_rrot_np<bits<3> opcod, string opc>
1189  : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1190               IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1191               Requires<[HasT2ExtractPack, IsThumb2]> {
1192  bits<2> rot;
1193  let Inst{31-27} = 0b11111;
1194  let Inst{26-23} = 0b0100;
1195  let Inst{22-20} = opcod;
1196  let Inst{15-12} = 0b1111;
1197  let Inst{7} = 1;
1198  let Inst{5-4} = rot;
1199}
1200
1201//===----------------------------------------------------------------------===//
1202// Instructions
1203//===----------------------------------------------------------------------===//
1204
1205//===----------------------------------------------------------------------===//
1206//  Miscellaneous Instructions.
1207//
1208
1209class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1210           string asm, list<dag> pattern>
1211  : T2XI<oops, iops, itin, asm, pattern> {
1212  bits<4> Rd;
1213  bits<12> label;
1214
1215  let Inst{11-8}  = Rd;
1216  let Inst{26}    = label{11};
1217  let Inst{14-12} = label{10-8};
1218  let Inst{7-0}   = label{7-0};
1219}
1220
1221// LEApcrel - Load a pc-relative address into a register without offending the
1222// assembler.
1223def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1224              (ins t2adrlabel:$addr, pred:$p),
1225              IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []>,
1226              Sched<[WriteALU, ReadALU]> {
1227  let Inst{31-27} = 0b11110;
1228  let Inst{25-24} = 0b10;
1229  // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1230  let Inst{22} = 0;
1231  let Inst{20} = 0;
1232  let Inst{19-16} = 0b1111; // Rn
1233  let Inst{15} = 0;
1234
1235  bits<4> Rd;
1236  bits<13> addr;
1237  let Inst{11-8} = Rd;
1238  let Inst{23}    = addr{12};
1239  let Inst{21}    = addr{12};
1240  let Inst{26}    = addr{11};
1241  let Inst{14-12} = addr{10-8};
1242  let Inst{7-0}   = addr{7-0};
1243
1244  let DecoderMethod = "DecodeT2Adr";
1245}
1246
1247let hasSideEffects = 0, isReMaterializable = 1 in
1248def t2LEApcrel   : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1249                                4, IIC_iALUi, []>, Sched<[WriteALU, ReadALU]>;
1250let hasSideEffects = 1 in
1251def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1252                                (ins i32imm:$label, pred:$p),
1253                                4, IIC_iALUi,
1254                                []>, Sched<[WriteALU, ReadALU]>;
1255
1256
1257//===----------------------------------------------------------------------===//
1258//  Load / store Instructions.
1259//
1260
1261// Load
1262let canFoldAsLoad = 1, isReMaterializable = 1  in
1263defm t2LDR   : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR, load>;
1264
1265// Loads with zero extension
1266defm t2LDRH  : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1267                      GPRnopc, zextloadi16>;
1268defm t2LDRB  : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1269                      GPRnopc, zextloadi8>;
1270
1271// Loads with sign extension
1272defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1273                      GPRnopc, sextloadi16>;
1274defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1275                      GPRnopc, sextloadi8>;
1276
1277let mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 in {
1278// Load doubleword
1279def t2LDRDi8  : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
1280                        (ins t2addrmode_imm8s4:$addr),
1281                        IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
1282} // mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1
1283
1284// zextload i1 -> zextload i8
1285def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1286            (t2LDRBi12  t2addrmode_imm12:$addr)>;
1287def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1288            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
1289def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1290            (t2LDRBs    t2addrmode_so_reg:$addr)>;
1291def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1292            (t2LDRBpci  tconstpool:$addr)>;
1293
1294// extload -> zextload
1295// FIXME: Reduce the number of patterns by legalizing extload to zextload
1296// earlier?
1297def : T2Pat<(extloadi1  t2addrmode_imm12:$addr),
1298            (t2LDRBi12  t2addrmode_imm12:$addr)>;
1299def : T2Pat<(extloadi1  t2addrmode_negimm8:$addr),
1300            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
1301def : T2Pat<(extloadi1  t2addrmode_so_reg:$addr),
1302            (t2LDRBs    t2addrmode_so_reg:$addr)>;
1303def : T2Pat<(extloadi1  (ARMWrapper tconstpool:$addr)),
1304            (t2LDRBpci  tconstpool:$addr)>;
1305
1306def : T2Pat<(extloadi8  t2addrmode_imm12:$addr),
1307            (t2LDRBi12  t2addrmode_imm12:$addr)>;
1308def : T2Pat<(extloadi8  t2addrmode_negimm8:$addr),
1309            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
1310def : T2Pat<(extloadi8  t2addrmode_so_reg:$addr),
1311            (t2LDRBs    t2addrmode_so_reg:$addr)>;
1312def : T2Pat<(extloadi8  (ARMWrapper tconstpool:$addr)),
1313            (t2LDRBpci  tconstpool:$addr)>;
1314
1315def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1316            (t2LDRHi12  t2addrmode_imm12:$addr)>;
1317def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1318            (t2LDRHi8   t2addrmode_negimm8:$addr)>;
1319def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1320            (t2LDRHs    t2addrmode_so_reg:$addr)>;
1321def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1322            (t2LDRHpci  tconstpool:$addr)>;
1323
1324// FIXME: The destination register of the loads and stores can't be PC, but
1325//        can be SP. We need another regclass (similar to rGPR) to represent
1326//        that. Not a pressing issue since these are selected manually,
1327//        not via pattern.
1328
1329// Indexed loads
1330
1331let mayLoad = 1, hasSideEffects = 0 in {
1332def t2LDR_PRE  : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1333                            (ins t2addrmode_imm8_pre:$addr),
1334                            AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
1335                            "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
1336
1337def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1338                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1339                          AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
1340                          "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
1341
1342def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1343                            (ins t2addrmode_imm8_pre:$addr),
1344                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1345                            "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
1346
1347def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1348                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1349                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1350                          "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
1351
1352def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1353                            (ins t2addrmode_imm8_pre:$addr),
1354                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1355                            "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
1356
1357def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1358                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1359                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1360                          "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
1361
1362def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1363                            (ins t2addrmode_imm8_pre:$addr),
1364                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1365                            "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1366                            []>;
1367
1368def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1369                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1370                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1371                          "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
1372
1373def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1374                            (ins t2addrmode_imm8_pre:$addr),
1375                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1376                            "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1377                            []>;
1378
1379def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1380                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1381                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1382                          "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
1383} // mayLoad = 1, hasSideEffects = 0
1384
1385// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
1386// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1387class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
1388  : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
1389          "\t$Rt, $addr", []> {
1390  bits<4> Rt;
1391  bits<13> addr;
1392  let Inst{31-27} = 0b11111;
1393  let Inst{26-25} = 0b00;
1394  let Inst{24} = signed;
1395  let Inst{23} = 0;
1396  let Inst{22-21} = type;
1397  let Inst{20} = 1; // load
1398  let Inst{19-16} = addr{12-9};
1399  let Inst{15-12} = Rt;
1400  let Inst{11} = 1;
1401  let Inst{10-8} = 0b110; // PUW.
1402  let Inst{7-0} = addr{7-0};
1403
1404  let DecoderMethod = "DecodeT2LoadT";
1405}
1406
1407def t2LDRT   : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1408def t2LDRBT  : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1409def t2LDRHT  : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1410def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1411def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
1412
1413class T2Ildacq<bits<4> bits23_20, bits<2> bit54, dag oops, dag iops,
1414               string opc, string asm, list<dag> pattern>
1415  : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary,
1416            opc, asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]> {
1417  bits<4> Rt;
1418  bits<4> addr;
1419
1420  let Inst{31-27} = 0b11101;
1421  let Inst{26-24} = 0b000;
1422  let Inst{23-20} = bits23_20;
1423  let Inst{11-6} = 0b111110;
1424  let Inst{5-4} = bit54;
1425  let Inst{3-0} = 0b1111;
1426
1427  // Encode instruction operands
1428  let Inst{19-16} = addr;
1429  let Inst{15-12} = Rt;
1430}
1431
1432def t2LDA : T2Ildacq<0b1101, 0b10, (outs rGPR:$Rt),
1433                     (ins addr_offset_none:$addr), "lda", "\t$Rt, $addr", []>;
1434def t2LDAB : T2Ildacq<0b1101, 0b00, (outs rGPR:$Rt),
1435                      (ins addr_offset_none:$addr), "ldab", "\t$Rt, $addr", []>;
1436def t2LDAH : T2Ildacq<0b1101, 0b01, (outs rGPR:$Rt),
1437                      (ins addr_offset_none:$addr), "ldah", "\t$Rt, $addr", []>;
1438
1439// Store
1440defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR, store>;
1441defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
1442                   rGPR, truncstorei8>;
1443defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
1444                   rGPR, truncstorei16>;
1445
1446// Store doubleword
1447let mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1 in
1448def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
1449                       (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1450               IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
1451
1452// Indexed stores
1453
1454let mayStore = 1, hasSideEffects = 0 in {
1455def t2STR_PRE  : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
1456                            (ins GPRnopc:$Rt, t2addrmode_imm8_pre:$addr),
1457                            AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1458                            "str", "\t$Rt, $addr!",
1459                            "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>;
1460
1461def t2STRH_PRE  : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1462                            (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr),
1463                            AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1464                        "strh", "\t$Rt, $addr!",
1465                        "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>;
1466
1467def t2STRB_PRE  : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1468                            (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr),
1469                            AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1470                        "strb", "\t$Rt, $addr!",
1471                        "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>;
1472} // mayStore = 1, hasSideEffects = 0
1473
1474def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
1475                            (ins GPRnopc:$Rt, addr_offset_none:$Rn,
1476                                 t2am_imm8_offset:$offset),
1477                            AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
1478                          "str", "\t$Rt, $Rn$offset",
1479                          "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1480             [(set GPRnopc:$Rn_wb,
1481                  (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
1482                              t2am_imm8_offset:$offset))]>;
1483
1484def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
1485                            (ins rGPR:$Rt, addr_offset_none:$Rn,
1486                                 t2am_imm8_offset:$offset),
1487                            AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
1488                         "strh", "\t$Rt, $Rn$offset",
1489                         "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1490       [(set GPRnopc:$Rn_wb,
1491             (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1492                              t2am_imm8_offset:$offset))]>;
1493
1494def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
1495                            (ins rGPR:$Rt, addr_offset_none:$Rn,
1496                                 t2am_imm8_offset:$offset),
1497                            AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
1498                         "strb", "\t$Rt, $Rn$offset",
1499                         "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1500        [(set GPRnopc:$Rn_wb,
1501              (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1502                              t2am_imm8_offset:$offset))]>;
1503
1504// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1505// put the patterns on the instruction definitions directly as ISel wants
1506// the address base and offset to be separate operands, not a single
1507// complex operand like we represent the instructions themselves. The
1508// pseudos map between the two.
1509let usesCustomInserter = 1,
1510    Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1511def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1512               (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1513               4, IIC_iStore_ru,
1514      [(set GPRnopc:$Rn_wb,
1515            (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1516def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1517               (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1518               4, IIC_iStore_ru,
1519      [(set GPRnopc:$Rn_wb,
1520            (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1521def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1522               (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1523               4, IIC_iStore_ru,
1524      [(set GPRnopc:$Rn_wb,
1525            (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1526}
1527
1528// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1529// only.
1530// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1531class T2IstT<bits<2> type, string opc, InstrItinClass ii>
1532  : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1533          "\t$Rt, $addr", []> {
1534  let Inst{31-27} = 0b11111;
1535  let Inst{26-25} = 0b00;
1536  let Inst{24} = 0; // not signed
1537  let Inst{23} = 0;
1538  let Inst{22-21} = type;
1539  let Inst{20} = 0; // store
1540  let Inst{11} = 1;
1541  let Inst{10-8} = 0b110; // PUW
1542
1543  bits<4> Rt;
1544  bits<13> addr;
1545  let Inst{15-12} = Rt;
1546  let Inst{19-16} = addr{12-9};
1547  let Inst{7-0}   = addr{7-0};
1548}
1549
1550def t2STRT   : T2IstT<0b10, "strt", IIC_iStore_i>;
1551def t2STRBT  : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1552def t2STRHT  : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
1553
1554// ldrd / strd pre / post variants
1555
1556let mayLoad = 1 in
1557def t2LDRD_PRE  : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1558                 (ins t2addrmode_imm8s4_pre:$addr), IIC_iLoad_d_ru,
1559                 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1560  let DecoderMethod = "DecodeT2LDRDPreInstruction";
1561}
1562
1563let mayLoad = 1 in
1564def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1565                 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
1566                 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
1567                 "$addr.base = $wb", []>;
1568
1569let mayStore = 1 in
1570def t2STRD_PRE  : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1571                 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4_pre:$addr),
1572                 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1573                 "$addr.base = $wb", []> {
1574  let DecoderMethod = "DecodeT2STRDPreInstruction";
1575}
1576
1577let mayStore = 1 in
1578def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1579                 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1580                      t2am_imm8s4_offset:$imm),
1581                 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
1582                 "$addr.base = $wb", []>;
1583
1584class T2Istrrel<bits<2> bit54, dag oops, dag iops,
1585                string opc, string asm, list<dag> pattern>
1586  : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary, opc,
1587            asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]> {
1588  bits<4> Rt;
1589  bits<4> addr;
1590
1591  let Inst{31-27} = 0b11101;
1592  let Inst{26-20} = 0b0001100;
1593  let Inst{11-6} = 0b111110;
1594  let Inst{5-4} = bit54;
1595  let Inst{3-0} = 0b1111;
1596
1597  // Encode instruction operands
1598  let Inst{19-16} = addr;
1599  let Inst{15-12} = Rt;
1600}
1601
1602def t2STL  : T2Istrrel<0b10, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
1603                       "stl", "\t$Rt, $addr", []>;
1604def t2STLB : T2Istrrel<0b00, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
1605                       "stlb", "\t$Rt, $addr", []>;
1606def t2STLH : T2Istrrel<0b01, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
1607                       "stlh", "\t$Rt, $addr", []>;
1608
1609// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1610// data/instruction access.
1611// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1612// (prefetch 1) -> (preload 2),  (prefetch 2) -> (preload 1).
1613multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
1614
1615  def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
1616                "\t$addr",
1617              [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]>,
1618              Sched<[WritePreLd]> {
1619    let Inst{31-25} = 0b1111100;
1620    let Inst{24} = instr;
1621    let Inst{23} = 1;
1622    let Inst{22} = 0;
1623    let Inst{21} = write;
1624    let Inst{20} = 1;
1625    let Inst{15-12} = 0b1111;
1626
1627    bits<17> addr;
1628    let Inst{19-16} = addr{16-13}; // Rn
1629    let Inst{11-0}  = addr{11-0};  // imm12
1630
1631    let DecoderMethod = "DecodeT2LoadImm12";
1632  }
1633
1634  def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
1635                "\t$addr",
1636            [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]>,
1637            Sched<[WritePreLd]> {
1638    let Inst{31-25} = 0b1111100;
1639    let Inst{24} = instr;
1640    let Inst{23} = 0; // U = 0
1641    let Inst{22} = 0;
1642    let Inst{21} = write;
1643    let Inst{20} = 1;
1644    let Inst{15-12} = 0b1111;
1645    let Inst{11-8} = 0b1100;
1646
1647    bits<13> addr;
1648    let Inst{19-16} = addr{12-9}; // Rn
1649    let Inst{7-0}   = addr{7-0};  // imm8
1650
1651    let DecoderMethod = "DecodeT2LoadImm8";
1652  }
1653
1654  def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
1655               "\t$addr",
1656             [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]>,
1657             Sched<[WritePreLd]> {
1658    let Inst{31-25} = 0b1111100;
1659    let Inst{24} = instr;
1660    let Inst{23} = 0; // add = TRUE for T1
1661    let Inst{22} = 0;
1662    let Inst{21} = write;
1663    let Inst{20} = 1;
1664    let Inst{15-12} = 0b1111;
1665    let Inst{11-6} = 0b000000;
1666
1667    bits<10> addr;
1668    let Inst{19-16} = addr{9-6}; // Rn
1669    let Inst{3-0}   = addr{5-2}; // Rm
1670    let Inst{5-4}   = addr{1-0}; // imm2
1671
1672    let DecoderMethod = "DecodeT2LoadShift";
1673  }
1674}
1675
1676defm t2PLD    : T2Ipl<0, 0, "pld">,  Requires<[IsThumb2]>;
1677defm t2PLDW   : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1678defm t2PLI    : T2Ipl<0, 1, "pli">,  Requires<[IsThumb2,HasV7]>;
1679
1680// pci variant is very similar to i12, but supports negative offsets
1681// from the PC. Only PLD and PLI have pci variants (not PLDW)
1682class T2Iplpci<bits<1> inst, string opc> : T2Iso<(outs), (ins t2ldrlabel:$addr),
1683               IIC_Preload, opc, "\t$addr",
1684               [(ARMPreload (ARMWrapper tconstpool:$addr),
1685                (i32 0), (i32 inst))]>, Sched<[WritePreLd]> {
1686  let Inst{31-25} = 0b1111100;
1687  let Inst{24} = inst;
1688  let Inst{22-20} = 0b001;
1689  let Inst{19-16} = 0b1111;
1690  let Inst{15-12} = 0b1111;
1691
1692  bits<13> addr;
1693  let Inst{23}   = addr{12};   // add = (U == '1')
1694  let Inst{11-0} = addr{11-0}; // imm12
1695
1696  let DecoderMethod = "DecodeT2LoadLabel";
1697}
1698
1699def t2PLDpci : T2Iplpci<0, "pld">,  Requires<[IsThumb2]>;
1700def t2PLIpci : T2Iplpci<1, "pli">,  Requires<[IsThumb2,HasV7]>;
1701
1702//===----------------------------------------------------------------------===//
1703//  Load / store multiple Instructions.
1704//
1705
1706multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
1707                            InstrItinClass itin_upd, bit L_bit> {
1708  def IA :
1709    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1710         itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1711    bits<4>  Rn;
1712    bits<16> regs;
1713
1714    let Inst{31-27} = 0b11101;
1715    let Inst{26-25} = 0b00;
1716    let Inst{24-23} = 0b01;     // Increment After
1717    let Inst{22}    = 0;
1718    let Inst{21}    = 0;        // No writeback
1719    let Inst{20}    = L_bit;
1720    let Inst{19-16} = Rn;
1721    let Inst{15-0}  = regs;
1722  }
1723  def IA_UPD :
1724    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1725          itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1726    bits<4>  Rn;
1727    bits<16> regs;
1728
1729    let Inst{31-27} = 0b11101;
1730    let Inst{26-25} = 0b00;
1731    let Inst{24-23} = 0b01;     // Increment After
1732    let Inst{22}    = 0;
1733    let Inst{21}    = 1;        // Writeback
1734    let Inst{20}    = L_bit;
1735    let Inst{19-16} = Rn;
1736    let Inst{15-0}  = regs;
1737  }
1738  def DB :
1739    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1740         itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1741    bits<4>  Rn;
1742    bits<16> regs;
1743
1744    let Inst{31-27} = 0b11101;
1745    let Inst{26-25} = 0b00;
1746    let Inst{24-23} = 0b10;     // Decrement Before
1747    let Inst{22}    = 0;
1748    let Inst{21}    = 0;        // No writeback
1749    let Inst{20}    = L_bit;
1750    let Inst{19-16} = Rn;
1751    let Inst{15-0}  = regs;
1752  }
1753  def DB_UPD :
1754    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1755          itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1756    bits<4>  Rn;
1757    bits<16> regs;
1758
1759    let Inst{31-27} = 0b11101;
1760    let Inst{26-25} = 0b00;
1761    let Inst{24-23} = 0b10;     // Decrement Before
1762    let Inst{22}    = 0;
1763    let Inst{21}    = 1;        // Writeback
1764    let Inst{20}    = L_bit;
1765    let Inst{19-16} = Rn;
1766    let Inst{15-0}  = regs;
1767  }
1768}
1769
1770let hasSideEffects = 0 in {
1771
1772let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1773defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1774
1775multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1776                            InstrItinClass itin_upd, bit L_bit> {
1777  def IA :
1778    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1779         itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1780    bits<4>  Rn;
1781    bits<16> regs;
1782
1783    let Inst{31-27} = 0b11101;
1784    let Inst{26-25} = 0b00;
1785    let Inst{24-23} = 0b01;     // Increment After
1786    let Inst{22}    = 0;
1787    let Inst{21}    = 0;        // No writeback
1788    let Inst{20}    = L_bit;
1789    let Inst{19-16} = Rn;
1790    let Inst{15}    = 0;
1791    let Inst{14}    = regs{14};
1792    let Inst{13}    = 0;
1793    let Inst{12-0}  = regs{12-0};
1794  }
1795  def IA_UPD :
1796    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1797          itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1798    bits<4>  Rn;
1799    bits<16> regs;
1800
1801    let Inst{31-27} = 0b11101;
1802    let Inst{26-25} = 0b00;
1803    let Inst{24-23} = 0b01;     // Increment After
1804    let Inst{22}    = 0;
1805    let Inst{21}    = 1;        // Writeback
1806    let Inst{20}    = L_bit;
1807    let Inst{19-16} = Rn;
1808    let Inst{15}    = 0;
1809    let Inst{14}    = regs{14};
1810    let Inst{13}    = 0;
1811    let Inst{12-0}  = regs{12-0};
1812  }
1813  def DB :
1814    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1815         itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1816    bits<4>  Rn;
1817    bits<16> regs;
1818
1819    let Inst{31-27} = 0b11101;
1820    let Inst{26-25} = 0b00;
1821    let Inst{24-23} = 0b10;     // Decrement Before
1822    let Inst{22}    = 0;
1823    let Inst{21}    = 0;        // No writeback
1824    let Inst{20}    = L_bit;
1825    let Inst{19-16} = Rn;
1826    let Inst{15}    = 0;
1827    let Inst{14}    = regs{14};
1828    let Inst{13}    = 0;
1829    let Inst{12-0}  = regs{12-0};
1830  }
1831  def DB_UPD :
1832    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1833          itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1834    bits<4>  Rn;
1835    bits<16> regs;
1836
1837    let Inst{31-27} = 0b11101;
1838    let Inst{26-25} = 0b00;
1839    let Inst{24-23} = 0b10;     // Decrement Before
1840    let Inst{22}    = 0;
1841    let Inst{21}    = 1;        // Writeback
1842    let Inst{20}    = L_bit;
1843    let Inst{19-16} = Rn;
1844    let Inst{15}    = 0;
1845    let Inst{14}    = regs{14};
1846    let Inst{13}    = 0;
1847    let Inst{12-0}  = regs{12-0};
1848  }
1849}
1850
1851
1852let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1853defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1854
1855} // hasSideEffects
1856
1857
1858//===----------------------------------------------------------------------===//
1859//  Move Instructions.
1860//
1861
1862let hasSideEffects = 0 in
1863def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1864                   "mov", ".w\t$Rd, $Rm", []>, Sched<[WriteALU]> {
1865  let Inst{31-27} = 0b11101;
1866  let Inst{26-25} = 0b01;
1867  let Inst{24-21} = 0b0010;
1868  let Inst{19-16} = 0b1111; // Rn
1869  let Inst{14-12} = 0b000;
1870  let Inst{7-4} = 0b0000;
1871}
1872def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1873                                                pred:$p, zero_reg)>;
1874def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1875                                                 pred:$p, CPSR)>;
1876def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1877                                               pred:$p, CPSR)>;
1878
1879// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1880let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1881    AddedComplexity = 1 in
1882def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1883                   "mov", ".w\t$Rd, $imm",
1884                   [(set rGPR:$Rd, t2_so_imm:$imm)]>, Sched<[WriteALU]> {
1885  let Inst{31-27} = 0b11110;
1886  let Inst{25} = 0;
1887  let Inst{24-21} = 0b0010;
1888  let Inst{19-16} = 0b1111; // Rn
1889  let Inst{15} = 0;
1890}
1891
1892// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1893// Use aliases to get that to play nice here.
1894def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1895                                                pred:$p, CPSR)>;
1896def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1897                                                pred:$p, CPSR)>;
1898
1899def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1900                                                 pred:$p, zero_reg)>;
1901def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1902                                               pred:$p, zero_reg)>;
1903
1904let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
1905def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
1906                   "movw", "\t$Rd, $imm",
1907                   [(set rGPR:$Rd, imm0_65535:$imm)]>, Sched<[WriteALU]>,
1908                   Requires<[IsThumb, HasV8MBaseline]> {
1909  let Inst{31-27} = 0b11110;
1910  let Inst{25} = 1;
1911  let Inst{24-21} = 0b0010;
1912  let Inst{20} = 0; // The S bit.
1913  let Inst{15} = 0;
1914
1915  bits<4> Rd;
1916  bits<16> imm;
1917
1918  let Inst{11-8}  = Rd;
1919  let Inst{19-16} = imm{15-12};
1920  let Inst{26}    = imm{11};
1921  let Inst{14-12} = imm{10-8};
1922  let Inst{7-0}   = imm{7-0};
1923  let DecoderMethod = "DecodeT2MOVTWInstruction";
1924}
1925
1926def : InstAlias<"mov${p} $Rd, $imm",
1927                (t2MOVi16 rGPR:$Rd, imm256_65535_expr:$imm, pred:$p), 0>,
1928                Requires<[IsThumb, HasV8MBaseline]>;
1929
1930def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
1931                                (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1932
1933let Constraints = "$src = $Rd" in {
1934def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1935                    (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
1936                    "movt", "\t$Rd, $imm",
1937                    [(set rGPR:$Rd,
1938                          (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]>,
1939                          Sched<[WriteALU]>,
1940                          Requires<[IsThumb, HasV8MBaseline]> {
1941  let Inst{31-27} = 0b11110;
1942  let Inst{25} = 1;
1943  let Inst{24-21} = 0b0110;
1944  let Inst{20} = 0; // The S bit.
1945  let Inst{15} = 0;
1946
1947  bits<4> Rd;
1948  bits<16> imm;
1949
1950  let Inst{11-8}  = Rd;
1951  let Inst{19-16} = imm{15-12};
1952  let Inst{26}    = imm{11};
1953  let Inst{14-12} = imm{10-8};
1954  let Inst{7-0}   = imm{7-0};
1955  let DecoderMethod = "DecodeT2MOVTWInstruction";
1956}
1957
1958def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
1959                     (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>,
1960                     Sched<[WriteALU]>, Requires<[IsThumb, HasV8MBaseline]>;
1961} // Constraints
1962
1963def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
1964
1965//===----------------------------------------------------------------------===//
1966//  Extend Instructions.
1967//
1968
1969// Sign extenders
1970
1971def t2SXTB  : T2I_ext_rrot<0b100, "sxtb",
1972                              UnOpFrag<(sext_inreg node:$Src, i8)>>;
1973def t2SXTH  : T2I_ext_rrot<0b000, "sxth",
1974                              UnOpFrag<(sext_inreg node:$Src, i16)>>;
1975def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
1976
1977def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
1978                        BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1979def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
1980                        BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
1981def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
1982
1983// A simple right-shift can also be used in most cases (the exception is the
1984// SXTH operations with a rotate of 24: there the non-contiguous bits are
1985// relevant).
1986def : Pat<(add rGPR:$Rn, (sext_inreg (srl rGPR:$Rm, rot_imm:$rot), i8)),
1987          (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>,
1988      Requires<[HasT2ExtractPack, IsThumb2]>;
1989def : Pat<(add rGPR:$Rn, (sext_inreg (srl rGPR:$Rm, imm8_or_16:$rot), i16)),
1990          (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>,
1991      Requires<[HasT2ExtractPack, IsThumb2]>;
1992
1993// Zero extenders
1994
1995let AddedComplexity = 16 in {
1996def t2UXTB   : T2I_ext_rrot<0b101, "uxtb",
1997                               UnOpFrag<(and node:$Src, 0x000000FF)>>;
1998def t2UXTH   : T2I_ext_rrot<0b001, "uxth",
1999                               UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2000def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
2001                                   UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
2002
2003// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2004//        The transformation should probably be done as a combiner action
2005//        instead so we can include a check for masking back in the upper
2006//        eight bits of the source into the lower eight bits of the result.
2007//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
2008//            (t2UXTB16 rGPR:$Src, 3)>,
2009//          Requires<[HasT2ExtractPack, IsThumb2]>;
2010def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
2011            (t2UXTB16 rGPR:$Src, 1)>,
2012        Requires<[HasT2ExtractPack, IsThumb2]>;
2013
2014def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
2015                           BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
2016def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
2017                           BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
2018def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
2019
2020def : Pat<(add rGPR:$Rn, (and (srl rGPR:$Rm, rot_imm:$rot), 0xFF)),
2021          (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>,
2022      Requires<[HasT2ExtractPack, IsThumb2]>;
2023def : Pat<(add rGPR:$Rn, (and (srl rGPR:$Rm, imm8_or_16:$rot), 0xFFFF)),
2024          (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>,
2025      Requires<[HasT2ExtractPack, IsThumb2]>;
2026}
2027
2028
2029//===----------------------------------------------------------------------===//
2030//  Arithmetic Instructions.
2031//
2032
2033defm t2ADD  : T2I_bin_ii12rs<0b000, "add", add, 1>;
2034defm t2SUB  : T2I_bin_ii12rs<0b101, "sub", sub>;
2035
2036// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
2037//
2038// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
2039// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
2040// AdjustInstrPostInstrSelection where we determine whether or not to
2041// set the "s" bit based on CPSR liveness.
2042//
2043// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
2044// support for an optional CPSR definition that corresponds to the DAG
2045// node's second value. We can then eliminate the implicit def of CPSR.
2046defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMaddc, 1>;
2047defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMsubc>;
2048
2049let hasPostISelHook = 1 in {
2050defm t2ADC  : T2I_adde_sube_irs<0b1010, "adc", ARMadde, 1>;
2051defm t2SBC  : T2I_adde_sube_irs<0b1011, "sbc", ARMsube>;
2052}
2053
2054// RSB
2055defm t2RSB  : T2I_rbin_irs  <0b1110, "rsb", sub>;
2056
2057// FIXME: Eliminate them if we can write def : Pat patterns which defines
2058// CPSR and the implicit def of CPSR is not needed.
2059defm t2RSBS : T2I_rbin_s_is <ARMsubc>;
2060
2061// (sub X, imm) gets canonicalized to (add X, -imm).  Match this form.
2062// The assume-no-carry-in form uses the negation of the input since add/sub
2063// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2064// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2065// details.
2066// The AddedComplexity preferences the first variant over the others since
2067// it can be shrunk to a 16-bit wide encoding, while the others cannot.
2068let AddedComplexity = 1 in
2069def : T2Pat<(add        GPR:$src, imm1_255_neg:$imm),
2070            (t2SUBri    GPR:$src, imm1_255_neg:$imm)>;
2071def : T2Pat<(add        GPR:$src, t2_so_imm_neg:$imm),
2072            (t2SUBri    GPR:$src, t2_so_imm_neg:$imm)>;
2073def : T2Pat<(add        GPR:$src, imm0_4095_neg:$imm),
2074            (t2SUBri12  GPR:$src, imm0_4095_neg:$imm)>;
2075def : T2Pat<(add        GPR:$src, imm0_65535_neg:$imm),
2076            (t2SUBrr    GPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
2077
2078let AddedComplexity = 1 in
2079def : T2Pat<(ARMaddc    rGPR:$src, imm1_255_neg:$imm),
2080            (t2SUBSri   rGPR:$src, imm1_255_neg:$imm)>;
2081def : T2Pat<(ARMaddc    rGPR:$src, t2_so_imm_neg:$imm),
2082            (t2SUBSri   rGPR:$src, t2_so_imm_neg:$imm)>;
2083def : T2Pat<(ARMaddc    rGPR:$src, imm0_65535_neg:$imm),
2084            (t2SUBSrr   rGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
2085// The with-carry-in form matches bitwise not instead of the negation.
2086// Effectively, the inverse interpretation of the carry flag already accounts
2087// for part of the negation.
2088let AddedComplexity = 1 in
2089def : T2Pat<(ARMadde    rGPR:$src, imm0_255_not:$imm, CPSR),
2090            (t2SBCri    rGPR:$src, imm0_255_not:$imm)>;
2091def : T2Pat<(ARMadde    rGPR:$src, t2_so_imm_not:$imm, CPSR),
2092            (t2SBCri    rGPR:$src, t2_so_imm_not:$imm)>;
2093def : T2Pat<(ARMadde    rGPR:$src, imm0_65535_neg:$imm, CPSR),
2094            (t2SBCrr    rGPR:$src, (t2MOVi16 (imm_not_XFORM imm:$imm)))>;
2095
2096// Select Bytes -- for disassembly only
2097
2098def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2099                NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
2100          Requires<[IsThumb2, HasDSP]> {
2101  let Inst{31-27} = 0b11111;
2102  let Inst{26-24} = 0b010;
2103  let Inst{23} = 0b1;
2104  let Inst{22-20} = 0b010;
2105  let Inst{15-12} = 0b1111;
2106  let Inst{7} = 0b1;
2107  let Inst{6-4} = 0b000;
2108}
2109
2110// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
2111// And Miscellaneous operations -- for disassembly only
2112class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
2113              list<dag> pat = [/* For disassembly only; pattern left blank */],
2114              dag iops = (ins rGPR:$Rn, rGPR:$Rm),
2115              string asm = "\t$Rd, $Rn, $Rm">
2116  : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
2117    Requires<[IsThumb2, HasDSP]> {
2118  let Inst{31-27} = 0b11111;
2119  let Inst{26-23} = 0b0101;
2120  let Inst{22-20} = op22_20;
2121  let Inst{15-12} = 0b1111;
2122  let Inst{7-4} = op7_4;
2123
2124  bits<4> Rd;
2125  bits<4> Rn;
2126  bits<4> Rm;
2127
2128  let Inst{11-8}  = Rd;
2129  let Inst{19-16} = Rn;
2130  let Inst{3-0}   = Rm;
2131}
2132
2133// Saturating add/subtract -- for disassembly only
2134
2135def t2QADD    : T2I_pam<0b000, 0b1000, "qadd",
2136                        [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
2137                        (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
2138def t2QADD16  : T2I_pam<0b001, 0b0001, "qadd16">;
2139def t2QADD8   : T2I_pam<0b000, 0b0001, "qadd8">;
2140def t2QASX    : T2I_pam<0b010, 0b0001, "qasx">;
2141def t2QDADD   : T2I_pam<0b000, 0b1001, "qdadd", [],
2142                        (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
2143def t2QDSUB   : T2I_pam<0b000, 0b1011, "qdsub", [],
2144                        (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
2145def t2QSAX    : T2I_pam<0b110, 0b0001, "qsax">;
2146def t2QSUB    : T2I_pam<0b000, 0b1010, "qsub",
2147                        [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
2148                        (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
2149def t2QSUB16  : T2I_pam<0b101, 0b0001, "qsub16">;
2150def t2QSUB8   : T2I_pam<0b100, 0b0001, "qsub8">;
2151def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
2152def t2UQADD8  : T2I_pam<0b000, 0b0101, "uqadd8">;
2153def t2UQASX   : T2I_pam<0b010, 0b0101, "uqasx">;
2154def t2UQSAX   : T2I_pam<0b110, 0b0101, "uqsax">;
2155def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
2156def t2UQSUB8  : T2I_pam<0b100, 0b0101, "uqsub8">;
2157
2158// Signed/Unsigned add/subtract -- for disassembly only
2159
2160def t2SASX    : T2I_pam<0b010, 0b0000, "sasx">;
2161def t2SADD16  : T2I_pam<0b001, 0b0000, "sadd16">;
2162def t2SADD8   : T2I_pam<0b000, 0b0000, "sadd8">;
2163def t2SSAX    : T2I_pam<0b110, 0b0000, "ssax">;
2164def t2SSUB16  : T2I_pam<0b101, 0b0000, "ssub16">;
2165def t2SSUB8   : T2I_pam<0b100, 0b0000, "ssub8">;
2166def t2UASX    : T2I_pam<0b010, 0b0100, "uasx">;
2167def t2UADD16  : T2I_pam<0b001, 0b0100, "uadd16">;
2168def t2UADD8   : T2I_pam<0b000, 0b0100, "uadd8">;
2169def t2USAX    : T2I_pam<0b110, 0b0100, "usax">;
2170def t2USUB16  : T2I_pam<0b101, 0b0100, "usub16">;
2171def t2USUB8   : T2I_pam<0b100, 0b0100, "usub8">;
2172
2173// Signed/Unsigned halving add/subtract -- for disassembly only
2174
2175def t2SHASX   : T2I_pam<0b010, 0b0010, "shasx">;
2176def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
2177def t2SHADD8  : T2I_pam<0b000, 0b0010, "shadd8">;
2178def t2SHSAX   : T2I_pam<0b110, 0b0010, "shsax">;
2179def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
2180def t2SHSUB8  : T2I_pam<0b100, 0b0010, "shsub8">;
2181def t2UHASX   : T2I_pam<0b010, 0b0110, "uhasx">;
2182def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
2183def t2UHADD8  : T2I_pam<0b000, 0b0110, "uhadd8">;
2184def t2UHSAX   : T2I_pam<0b110, 0b0110, "uhsax">;
2185def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
2186def t2UHSUB8  : T2I_pam<0b100, 0b0110, "uhsub8">;
2187
2188// Helper class for disassembly only
2189// A6.3.16 & A6.3.17
2190// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2191class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2192  dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2193  : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2194  let Inst{31-27} = 0b11111;
2195  let Inst{26-24} = 0b011;
2196  let Inst{23}    = long;
2197  let Inst{22-20} = op22_20;
2198  let Inst{7-4}   = op7_4;
2199}
2200
2201class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2202  dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2203  : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2204  let Inst{31-27} = 0b11111;
2205  let Inst{26-24} = 0b011;
2206  let Inst{23}    = long;
2207  let Inst{22-20} = op22_20;
2208  let Inst{7-4}   = op7_4;
2209}
2210
2211// Unsigned Sum of Absolute Differences [and Accumulate].
2212def t2USAD8   : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2213                                           (ins rGPR:$Rn, rGPR:$Rm),
2214                        NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2215          Requires<[IsThumb2, HasDSP]> {
2216  let Inst{15-12} = 0b1111;
2217}
2218def t2USADA8  : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2219                       (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
2220                        "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2221          Requires<[IsThumb2, HasDSP]>;
2222
2223// Signed/Unsigned saturate.
2224class T2SatI<dag oops, dag iops, InstrItinClass itin,
2225           string opc, string asm, list<dag> pattern>
2226  : T2I<oops, iops, itin, opc, asm, pattern> {
2227  bits<4> Rd;
2228  bits<4> Rn;
2229  bits<5> sat_imm;
2230  bits<7> sh;
2231
2232  let Inst{11-8}  = Rd;
2233  let Inst{19-16} = Rn;
2234  let Inst{4-0}   = sat_imm;
2235  let Inst{21}    = sh{5};
2236  let Inst{14-12} = sh{4-2};
2237  let Inst{7-6}   = sh{1-0};
2238}
2239
2240def t2SSAT: T2SatI<
2241              (outs rGPR:$Rd),
2242              (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
2243              NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
2244  let Inst{31-27} = 0b11110;
2245  let Inst{25-22} = 0b1100;
2246  let Inst{20} = 0;
2247  let Inst{15} = 0;
2248  let Inst{5}  = 0;
2249}
2250
2251def t2SSAT16: T2SatI<
2252                (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
2253                "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
2254          Requires<[IsThumb2, HasDSP]> {
2255  let Inst{31-27} = 0b11110;
2256  let Inst{25-22} = 0b1100;
2257  let Inst{20} = 0;
2258  let Inst{15} = 0;
2259  let Inst{21} = 1;        // sh = '1'
2260  let Inst{14-12} = 0b000; // imm3 = '000'
2261  let Inst{7-6} = 0b00;    // imm2 = '00'
2262  let Inst{5-4} = 0b00;
2263}
2264
2265def t2USAT: T2SatI<
2266               (outs rGPR:$Rd),
2267               (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
2268                NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
2269  let Inst{31-27} = 0b11110;
2270  let Inst{25-22} = 0b1110;
2271  let Inst{20} = 0;
2272  let Inst{15} = 0;
2273}
2274
2275def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
2276                     NoItinerary,
2277                     "usat16", "\t$Rd, $sat_imm, $Rn", []>,
2278          Requires<[IsThumb2, HasDSP]> {
2279  let Inst{31-22} = 0b1111001110;
2280  let Inst{20} = 0;
2281  let Inst{15} = 0;
2282  let Inst{21} = 1;        // sh = '1'
2283  let Inst{14-12} = 0b000; // imm3 = '000'
2284  let Inst{7-6} = 0b00;    // imm2 = '00'
2285  let Inst{5-4} = 0b00;
2286}
2287
2288def : T2Pat<(int_arm_ssat GPR:$a, imm1_32:$pos), (t2SSAT imm1_32:$pos, GPR:$a, 0)>;
2289def : T2Pat<(int_arm_usat GPR:$a, imm0_31:$pos), (t2USAT imm0_31:$pos, GPR:$a, 0)>;
2290def : T2Pat<(ARMssatnoshift GPRnopc:$Rn, imm0_31:$imm),
2291             (t2SSAT imm0_31:$imm, GPRnopc:$Rn, 0)>;
2292
2293//===----------------------------------------------------------------------===//
2294//  Shift and rotate Instructions.
2295//
2296
2297defm t2LSL  : T2I_sh_ir<0b00, "lsl", imm0_31, shl>;
2298defm t2LSR  : T2I_sh_ir<0b01, "lsr", imm_sr,  srl>;
2299defm t2ASR  : T2I_sh_ir<0b10, "asr", imm_sr,  sra>;
2300defm t2ROR  : T2I_sh_ir<0b11, "ror", imm0_31, rotr>;
2301
2302// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2303def : T2Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2304            (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2305
2306let Uses = [CPSR] in {
2307def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2308                   "rrx", "\t$Rd, $Rm",
2309                   [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]>, Sched<[WriteALU]> {
2310  let Inst{31-27} = 0b11101;
2311  let Inst{26-25} = 0b01;
2312  let Inst{24-21} = 0b0010;
2313  let Inst{19-16} = 0b1111; // Rn
2314  let Inst{14-12} = 0b000;
2315  let Inst{7-4} = 0b0011;
2316}
2317}
2318
2319let isCodeGenOnly = 1, Defs = [CPSR] in {
2320def t2MOVsrl_flag : T2TwoRegShiftImm<
2321                        (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2322                        "lsrs", ".w\t$Rd, $Rm, #1",
2323                        [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]>,
2324                        Sched<[WriteALU]> {
2325  let Inst{31-27} = 0b11101;
2326  let Inst{26-25} = 0b01;
2327  let Inst{24-21} = 0b0010;
2328  let Inst{20} = 1; // The S bit.
2329  let Inst{19-16} = 0b1111; // Rn
2330  let Inst{5-4} = 0b01; // Shift type.
2331  // Shift amount = Inst{14-12:7-6} = 1.
2332  let Inst{14-12} = 0b000;
2333  let Inst{7-6} = 0b01;
2334}
2335def t2MOVsra_flag : T2TwoRegShiftImm<
2336                        (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2337                        "asrs", ".w\t$Rd, $Rm, #1",
2338                        [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]>,
2339                        Sched<[WriteALU]> {
2340  let Inst{31-27} = 0b11101;
2341  let Inst{26-25} = 0b01;
2342  let Inst{24-21} = 0b0010;
2343  let Inst{20} = 1; // The S bit.
2344  let Inst{19-16} = 0b1111; // Rn
2345  let Inst{5-4} = 0b10; // Shift type.
2346  // Shift amount = Inst{14-12:7-6} = 1.
2347  let Inst{14-12} = 0b000;
2348  let Inst{7-6} = 0b01;
2349}
2350}
2351
2352//===----------------------------------------------------------------------===//
2353//  Bitwise Instructions.
2354//
2355
2356defm t2AND  : T2I_bin_w_irs<0b0000, "and",
2357                            IIC_iBITi, IIC_iBITr, IIC_iBITsi, and, 1>;
2358defm t2ORR  : T2I_bin_w_irs<0b0010, "orr",
2359                            IIC_iBITi, IIC_iBITr, IIC_iBITsi, or, 1>;
2360defm t2EOR  : T2I_bin_w_irs<0b0100, "eor",
2361                            IIC_iBITi, IIC_iBITr, IIC_iBITsi, xor, 1>;
2362
2363defm t2BIC  : T2I_bin_w_irs<0b0001, "bic",
2364                            IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2365                            BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
2366
2367class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2368              string opc, string asm, list<dag> pattern>
2369    : T2I<oops, iops, itin, opc, asm, pattern> {
2370  bits<4> Rd;
2371  bits<5> msb;
2372  bits<5> lsb;
2373
2374  let Inst{11-8}  = Rd;
2375  let Inst{4-0}   = msb{4-0};
2376  let Inst{14-12} = lsb{4-2};
2377  let Inst{7-6}   = lsb{1-0};
2378}
2379
2380class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2381              string opc, string asm, list<dag> pattern>
2382    : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2383  bits<4> Rn;
2384
2385  let Inst{19-16} = Rn;
2386}
2387
2388let Constraints = "$src = $Rd" in
2389def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2390                IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2391                [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
2392  let Inst{31-27} = 0b11110;
2393  let Inst{26} = 0; // should be 0.
2394  let Inst{25} = 1;
2395  let Inst{24-20} = 0b10110;
2396  let Inst{19-16} = 0b1111; // Rn
2397  let Inst{15} = 0;
2398  let Inst{5} = 0; // should be 0.
2399
2400  bits<10> imm;
2401  let msb{4-0} = imm{9-5};
2402  let lsb{4-0} = imm{4-0};
2403}
2404
2405def t2SBFX: T2TwoRegBitFI<
2406                (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
2407                 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
2408  let Inst{31-27} = 0b11110;
2409  let Inst{25} = 1;
2410  let Inst{24-20} = 0b10100;
2411  let Inst{15} = 0;
2412}
2413
2414def t2UBFX: T2TwoRegBitFI<
2415                (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
2416                 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
2417  let Inst{31-27} = 0b11110;
2418  let Inst{25} = 1;
2419  let Inst{24-20} = 0b11100;
2420  let Inst{15} = 0;
2421}
2422
2423// A8.8.247  UDF - Undefined (Encoding T2)
2424def t2UDF : T2XI<(outs), (ins imm0_65535:$imm16), IIC_Br, "udf.w\t$imm16",
2425                 [(int_arm_undefined imm0_65535:$imm16)]> {
2426  bits<16> imm16;
2427  let Inst{31-29} = 0b111;
2428  let Inst{28-27} = 0b10;
2429  let Inst{26-20} = 0b1111111;
2430  let Inst{19-16} = imm16{15-12};
2431  let Inst{15} = 0b1;
2432  let Inst{14-12} = 0b010;
2433  let Inst{11-0} = imm16{11-0};
2434}
2435
2436// A8.6.18  BFI - Bitfield insert (Encoding T1)
2437let Constraints = "$src = $Rd" in {
2438  def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2439                  (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2440                  IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2441                  [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2442                                   bf_inv_mask_imm:$imm))]> {
2443    let Inst{31-27} = 0b11110;
2444    let Inst{26} = 0; // should be 0.
2445    let Inst{25} = 1;
2446    let Inst{24-20} = 0b10110;
2447    let Inst{15} = 0;
2448    let Inst{5} = 0; // should be 0.
2449
2450    bits<10> imm;
2451    let msb{4-0} = imm{9-5};
2452    let lsb{4-0} = imm{4-0};
2453  }
2454}
2455
2456defm t2ORN  : T2I_bin_irs<0b0011, "orn",
2457                          IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2458                          BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
2459
2460/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2461/// unary operation that produces a value. These are predicable and can be
2462/// changed to modify CPSR.
2463multiclass T2I_un_irs<bits<4> opcod, string opc,
2464                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2465                      PatFrag opnode,
2466                      bit Cheap = 0, bit ReMat = 0, bit MoveImm = 0> {
2467   // shifted imm
2468   def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2469                opc, "\t$Rd, $imm",
2470                [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]>, Sched<[WriteALU]> {
2471     let isAsCheapAsAMove = Cheap;
2472     let isReMaterializable = ReMat;
2473     let isMoveImm = MoveImm;
2474     let Inst{31-27} = 0b11110;
2475     let Inst{25} = 0;
2476     let Inst{24-21} = opcod;
2477     let Inst{19-16} = 0b1111; // Rn
2478     let Inst{15} = 0;
2479   }
2480   // register
2481   def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2482                opc, ".w\t$Rd, $Rm",
2483                [(set rGPR:$Rd, (opnode rGPR:$Rm))]>, Sched<[WriteALU]> {
2484     let Inst{31-27} = 0b11101;
2485     let Inst{26-25} = 0b01;
2486     let Inst{24-21} = opcod;
2487     let Inst{19-16} = 0b1111; // Rn
2488     let Inst{14-12} = 0b000; // imm3
2489     let Inst{7-6} = 0b00; // imm2
2490     let Inst{5-4} = 0b00; // type
2491   }
2492   // shifted register
2493   def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2494                opc, ".w\t$Rd, $ShiftedRm",
2495                [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]>,
2496                Sched<[WriteALU]> {
2497     let Inst{31-27} = 0b11101;
2498     let Inst{26-25} = 0b01;
2499     let Inst{24-21} = opcod;
2500     let Inst{19-16} = 0b1111; // Rn
2501   }
2502}
2503
2504// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2505let AddedComplexity = 1 in
2506defm t2MVN  : T2I_un_irs <0b0011, "mvn",
2507                          IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
2508                          not, 1, 1, 1>;
2509
2510let AddedComplexity = 1 in
2511def : T2Pat<(and     rGPR:$src, t2_so_imm_not:$imm),
2512            (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
2513
2514// top16Zero - answer true if the upper 16 bits of $src are 0, false otherwise
2515def top16Zero: PatLeaf<(i32 rGPR:$src), [{
2516  return CurDAG->MaskedValueIsZero(SDValue(N,0), APInt::getHighBitsSet(32, 16));
2517  }]>;
2518
2519// so_imm_notSext is needed instead of so_imm_not, as the value of imm
2520// will match the extended, not the original bitWidth for $src.
2521def : T2Pat<(and top16Zero:$src, t2_so_imm_notSext:$imm),
2522            (t2BICri rGPR:$src, t2_so_imm_notSext:$imm)>;
2523
2524
2525// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
2526def : T2Pat<(or      rGPR:$src, t2_so_imm_not:$imm),
2527            (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
2528            Requires<[IsThumb2]>;
2529
2530def : T2Pat<(t2_so_imm_not:$src),
2531            (t2MVNi t2_so_imm_not:$src)>;
2532
2533//===----------------------------------------------------------------------===//
2534//  Multiply Instructions.
2535//
2536let isCommutable = 1 in
2537def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2538                "mul", "\t$Rd, $Rn, $Rm",
2539                [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
2540  let Inst{31-27} = 0b11111;
2541  let Inst{26-23} = 0b0110;
2542  let Inst{22-20} = 0b000;
2543  let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2544  let Inst{7-4} = 0b0000; // Multiply
2545}
2546
2547def t2MLA: T2FourReg<
2548                (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2549                "mla", "\t$Rd, $Rn, $Rm, $Ra",
2550                [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]>,
2551           Requires<[IsThumb2, UseMulOps]> {
2552  let Inst{31-27} = 0b11111;
2553  let Inst{26-23} = 0b0110;
2554  let Inst{22-20} = 0b000;
2555  let Inst{7-4} = 0b0000; // Multiply
2556}
2557
2558def t2MLS: T2FourReg<
2559                (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2560                "mls", "\t$Rd, $Rn, $Rm, $Ra",
2561                [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]>,
2562           Requires<[IsThumb2, UseMulOps]> {
2563  let Inst{31-27} = 0b11111;
2564  let Inst{26-23} = 0b0110;
2565  let Inst{22-20} = 0b000;
2566  let Inst{7-4} = 0b0001; // Multiply and Subtract
2567}
2568
2569// Extra precision multiplies with low / high results
2570let hasSideEffects = 0 in {
2571let isCommutable = 1 in {
2572def t2SMULL : T2MulLong<0b000, 0b0000,
2573                  (outs rGPR:$RdLo, rGPR:$RdHi),
2574                  (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2575                   "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
2576
2577def t2UMULL : T2MulLong<0b010, 0b0000,
2578                  (outs rGPR:$RdLo, rGPR:$RdHi),
2579                  (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2580                   "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
2581} // isCommutable
2582
2583// Multiply + accumulate
2584def t2SMLAL : T2MlaLong<0b100, 0b0000,
2585                  (outs rGPR:$RdLo, rGPR:$RdHi),
2586                  (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), IIC_iMAC64,
2587                  "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2588                  RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">;
2589
2590def t2UMLAL : T2MlaLong<0b110, 0b0000,
2591                  (outs rGPR:$RdLo, rGPR:$RdHi),
2592                  (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), IIC_iMAC64,
2593                  "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2594                  RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">;
2595
2596def t2UMAAL : T2MulLong<0b110, 0b0110,
2597                  (outs rGPR:$RdLo, rGPR:$RdHi),
2598                  (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), IIC_iMAC64,
2599                  "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2600          RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">,
2601          Requires<[IsThumb2, HasDSP]>;
2602} // hasSideEffects
2603
2604// Rounding variants of the below included for disassembly only
2605
2606// Most significant word multiply
2607def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2608                  "smmul", "\t$Rd, $Rn, $Rm",
2609                  [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2610          Requires<[IsThumb2, HasDSP]> {
2611  let Inst{31-27} = 0b11111;
2612  let Inst{26-23} = 0b0110;
2613  let Inst{22-20} = 0b101;
2614  let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2615  let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2616}
2617
2618def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2619                  "smmulr", "\t$Rd, $Rn, $Rm", []>,
2620          Requires<[IsThumb2, HasDSP]> {
2621  let Inst{31-27} = 0b11111;
2622  let Inst{26-23} = 0b0110;
2623  let Inst{22-20} = 0b101;
2624  let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2625  let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2626}
2627
2628def t2SMMLA : T2FourReg<
2629        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2630                "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2631                [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2632              Requires<[IsThumb2, HasDSP, UseMulOps]> {
2633  let Inst{31-27} = 0b11111;
2634  let Inst{26-23} = 0b0110;
2635  let Inst{22-20} = 0b101;
2636  let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2637}
2638
2639def t2SMMLAR: T2FourReg<
2640        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2641                  "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2642          Requires<[IsThumb2, HasDSP]> {
2643  let Inst{31-27} = 0b11111;
2644  let Inst{26-23} = 0b0110;
2645  let Inst{22-20} = 0b101;
2646  let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2647}
2648
2649def t2SMMLS: T2FourReg<
2650        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2651                "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2652                [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2653             Requires<[IsThumb2, HasDSP, UseMulOps]> {
2654  let Inst{31-27} = 0b11111;
2655  let Inst{26-23} = 0b0110;
2656  let Inst{22-20} = 0b110;
2657  let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2658}
2659
2660def t2SMMLSR:T2FourReg<
2661        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2662                "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2663          Requires<[IsThumb2, HasDSP]> {
2664  let Inst{31-27} = 0b11111;
2665  let Inst{26-23} = 0b0110;
2666  let Inst{22-20} = 0b110;
2667  let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2668}
2669
2670multiclass T2I_smul<string opc, SDNode opnode> {
2671  def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2672              !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2673              [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2674                                      (sext_inreg rGPR:$Rm, i16)))]>,
2675          Requires<[IsThumb2, HasDSP]> {
2676    let Inst{31-27} = 0b11111;
2677    let Inst{26-23} = 0b0110;
2678    let Inst{22-20} = 0b001;
2679    let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2680    let Inst{7-6} = 0b00;
2681    let Inst{5-4} = 0b00;
2682  }
2683
2684  def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2685              !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2686              [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2687                                      (sra rGPR:$Rm, (i32 16))))]>,
2688          Requires<[IsThumb2, HasDSP]> {
2689    let Inst{31-27} = 0b11111;
2690    let Inst{26-23} = 0b0110;
2691    let Inst{22-20} = 0b001;
2692    let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2693    let Inst{7-6} = 0b00;
2694    let Inst{5-4} = 0b01;
2695  }
2696
2697  def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2698              !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2699              [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2700                                      (sext_inreg rGPR:$Rm, i16)))]>,
2701          Requires<[IsThumb2, HasDSP]> {
2702    let Inst{31-27} = 0b11111;
2703    let Inst{26-23} = 0b0110;
2704    let Inst{22-20} = 0b001;
2705    let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2706    let Inst{7-6} = 0b00;
2707    let Inst{5-4} = 0b10;
2708  }
2709
2710  def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2711              !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2712              [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2713                                      (sra rGPR:$Rm, (i32 16))))]>,
2714          Requires<[IsThumb2, HasDSP]> {
2715    let Inst{31-27} = 0b11111;
2716    let Inst{26-23} = 0b0110;
2717    let Inst{22-20} = 0b001;
2718    let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2719    let Inst{7-6} = 0b00;
2720    let Inst{5-4} = 0b11;
2721  }
2722
2723  def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2724              !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2725              []>,
2726          Requires<[IsThumb2, HasDSP]> {
2727    let Inst{31-27} = 0b11111;
2728    let Inst{26-23} = 0b0110;
2729    let Inst{22-20} = 0b011;
2730    let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2731    let Inst{7-6} = 0b00;
2732    let Inst{5-4} = 0b00;
2733  }
2734
2735  def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2736              !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2737              []>,
2738          Requires<[IsThumb2, HasDSP]> {
2739    let Inst{31-27} = 0b11111;
2740    let Inst{26-23} = 0b0110;
2741    let Inst{22-20} = 0b011;
2742    let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2743    let Inst{7-6} = 0b00;
2744    let Inst{5-4} = 0b01;
2745  }
2746}
2747
2748
2749multiclass T2I_smla<string opc, SDNode opnode> {
2750  def BB : T2FourReg<
2751        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2752              !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2753              [(set rGPR:$Rd, (add rGPR:$Ra,
2754                               (opnode (sext_inreg rGPR:$Rn, i16),
2755                                       (sext_inreg rGPR:$Rm, i16))))]>,
2756           Requires<[IsThumb2, HasDSP, UseMulOps]> {
2757    let Inst{31-27} = 0b11111;
2758    let Inst{26-23} = 0b0110;
2759    let Inst{22-20} = 0b001;
2760    let Inst{7-6} = 0b00;
2761    let Inst{5-4} = 0b00;
2762  }
2763
2764  def BT : T2FourReg<
2765       (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2766             !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2767             [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2768                                                 (sra rGPR:$Rm, (i32 16)))))]>,
2769           Requires<[IsThumb2, HasDSP, UseMulOps]> {
2770    let Inst{31-27} = 0b11111;
2771    let Inst{26-23} = 0b0110;
2772    let Inst{22-20} = 0b001;
2773    let Inst{7-6} = 0b00;
2774    let Inst{5-4} = 0b01;
2775  }
2776
2777  def TB : T2FourReg<
2778        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2779              !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2780              [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2781                                               (sext_inreg rGPR:$Rm, i16))))]>,
2782           Requires<[IsThumb2, HasDSP, UseMulOps]> {
2783    let Inst{31-27} = 0b11111;
2784    let Inst{26-23} = 0b0110;
2785    let Inst{22-20} = 0b001;
2786    let Inst{7-6} = 0b00;
2787    let Inst{5-4} = 0b10;
2788  }
2789
2790  def TT : T2FourReg<
2791        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2792              !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2793             [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2794                                                 (sra rGPR:$Rm, (i32 16)))))]>,
2795           Requires<[IsThumb2, HasDSP, UseMulOps]> {
2796    let Inst{31-27} = 0b11111;
2797    let Inst{26-23} = 0b0110;
2798    let Inst{22-20} = 0b001;
2799    let Inst{7-6} = 0b00;
2800    let Inst{5-4} = 0b11;
2801  }
2802
2803  def WB : T2FourReg<
2804        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2805              !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2806              []>,
2807           Requires<[IsThumb2, HasDSP, UseMulOps]> {
2808    let Inst{31-27} = 0b11111;
2809    let Inst{26-23} = 0b0110;
2810    let Inst{22-20} = 0b011;
2811    let Inst{7-6} = 0b00;
2812    let Inst{5-4} = 0b00;
2813  }
2814
2815  def WT : T2FourReg<
2816        (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2817              !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2818              []>,
2819           Requires<[IsThumb2, HasDSP, UseMulOps]> {
2820    let Inst{31-27} = 0b11111;
2821    let Inst{26-23} = 0b0110;
2822    let Inst{22-20} = 0b011;
2823    let Inst{7-6} = 0b00;
2824    let Inst{5-4} = 0b01;
2825  }
2826}
2827
2828defm t2SMUL : T2I_smul<"smul", mul>;
2829defm t2SMLA : T2I_smla<"smla", mul>;
2830
2831// Halfword multiple accumulate long: SMLAL<x><y>
2832def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2833         (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
2834           [/* For disassembly only; pattern left blank */]>,
2835          Requires<[IsThumb2, HasDSP]>;
2836def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2837         (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
2838           [/* For disassembly only; pattern left blank */]>,
2839          Requires<[IsThumb2, HasDSP]>;
2840def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2841         (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
2842           [/* For disassembly only; pattern left blank */]>,
2843          Requires<[IsThumb2, HasDSP]>;
2844def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2845         (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
2846           [/* For disassembly only; pattern left blank */]>,
2847          Requires<[IsThumb2, HasDSP]>;
2848
2849// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2850def t2SMUAD: T2ThreeReg_mac<
2851            0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2852            IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2853          Requires<[IsThumb2, HasDSP]> {
2854  let Inst{15-12} = 0b1111;
2855}
2856def t2SMUADX:T2ThreeReg_mac<
2857            0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2858            IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2859          Requires<[IsThumb2, HasDSP]> {
2860  let Inst{15-12} = 0b1111;
2861}
2862def t2SMUSD: T2ThreeReg_mac<
2863            0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2864            IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2865          Requires<[IsThumb2, HasDSP]> {
2866  let Inst{15-12} = 0b1111;
2867}
2868def t2SMUSDX:T2ThreeReg_mac<
2869            0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2870            IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2871          Requires<[IsThumb2, HasDSP]> {
2872  let Inst{15-12} = 0b1111;
2873}
2874def t2SMLAD   : T2FourReg_mac<
2875            0, 0b010, 0b0000, (outs rGPR:$Rd),
2876            (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2877            "\t$Rd, $Rn, $Rm, $Ra", []>,
2878          Requires<[IsThumb2, HasDSP]>;
2879def t2SMLADX  : T2FourReg_mac<
2880            0, 0b010, 0b0001, (outs rGPR:$Rd),
2881            (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2882            "\t$Rd, $Rn, $Rm, $Ra", []>,
2883          Requires<[IsThumb2, HasDSP]>;
2884def t2SMLSD   : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2885            (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2886            "\t$Rd, $Rn, $Rm, $Ra", []>,
2887          Requires<[IsThumb2, HasDSP]>;
2888def t2SMLSDX  : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2889            (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2890            "\t$Rd, $Rn, $Rm, $Ra", []>,
2891          Requires<[IsThumb2, HasDSP]>;
2892def t2SMLALD  : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2893                        (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2894                        "\t$Ra, $Rd, $Rn, $Rm", []>,
2895          Requires<[IsThumb2, HasDSP]>;
2896def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2897                        (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2898                        "\t$Ra, $Rd, $Rn, $Rm", []>,
2899          Requires<[IsThumb2, HasDSP]>;
2900def t2SMLSLD  : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2901                        (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2902                        "\t$Ra, $Rd, $Rn, $Rm", []>,
2903          Requires<[IsThumb2, HasDSP]>;
2904def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2905                        (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2906                        "\t$Ra, $Rd, $Rn, $Rm", []>,
2907          Requires<[IsThumb2, HasDSP]>;
2908
2909//===----------------------------------------------------------------------===//
2910//  Division Instructions.
2911//  Signed and unsigned division on v7-M
2912//
2913def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV,
2914                 "sdiv", "\t$Rd, $Rn, $Rm",
2915                 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2916                 Requires<[HasDivide, IsThumb, HasV8MBaseline]> {
2917  let Inst{31-27} = 0b11111;
2918  let Inst{26-21} = 0b011100;
2919  let Inst{20} = 0b1;
2920  let Inst{15-12} = 0b1111;
2921  let Inst{7-4} = 0b1111;
2922}
2923
2924def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV,
2925                 "udiv", "\t$Rd, $Rn, $Rm",
2926                 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2927                 Requires<[HasDivide, IsThumb, HasV8MBaseline]> {
2928  let Inst{31-27} = 0b11111;
2929  let Inst{26-21} = 0b011101;
2930  let Inst{20} = 0b1;
2931  let Inst{15-12} = 0b1111;
2932  let Inst{7-4} = 0b1111;
2933}
2934
2935//===----------------------------------------------------------------------===//
2936//  Misc. Arithmetic Instructions.
2937//
2938
2939class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2940      InstrItinClass itin, string opc, string asm, list<dag> pattern>
2941  : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2942  let Inst{31-27} = 0b11111;
2943  let Inst{26-22} = 0b01010;
2944  let Inst{21-20} = op1;
2945  let Inst{15-12} = 0b1111;
2946  let Inst{7-6} = 0b10;
2947  let Inst{5-4} = op2;
2948  let Rn{3-0} = Rm;
2949}
2950
2951def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2952                    "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>,
2953                    Sched<[WriteALU]>;
2954
2955def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2956                      "rbit", "\t$Rd, $Rm",
2957                      [(set rGPR:$Rd, (bitreverse rGPR:$Rm))]>,
2958                      Sched<[WriteALU]>;
2959
2960def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2961                 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>,
2962                 Sched<[WriteALU]>;
2963
2964def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2965                       "rev16", ".w\t$Rd, $Rm",
2966                [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>,
2967                Sched<[WriteALU]>;
2968
2969def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2970                       "revsh", ".w\t$Rd, $Rm",
2971                 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>,
2972                 Sched<[WriteALU]>;
2973
2974def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
2975                (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
2976            (t2REVSH rGPR:$Rm)>;
2977
2978def t2PKHBT : T2ThreeReg<
2979            (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2980                  IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2981                  [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2982                                      (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
2983                                           0xFFFF0000)))]>,
2984                  Requires<[HasT2ExtractPack, IsThumb2]>,
2985                  Sched<[WriteALUsi, ReadALU]> {
2986  let Inst{31-27} = 0b11101;
2987  let Inst{26-25} = 0b01;
2988  let Inst{24-20} = 0b01100;
2989  let Inst{5} = 0; // BT form
2990  let Inst{4} = 0;
2991
2992  bits<5> sh;
2993  let Inst{14-12} = sh{4-2};
2994  let Inst{7-6}   = sh{1-0};
2995}
2996
2997// Alternate cases for PKHBT where identities eliminate some nodes.
2998def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2999            (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
3000            Requires<[HasT2ExtractPack, IsThumb2]>;
3001def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
3002            (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
3003            Requires<[HasT2ExtractPack, IsThumb2]>;
3004
3005// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3006// will match the pattern below.
3007def t2PKHTB : T2ThreeReg<
3008                  (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
3009                  IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3010                  [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
3011                                       (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
3012                                            0xFFFF)))]>,
3013                  Requires<[HasT2ExtractPack, IsThumb2]>,
3014                  Sched<[WriteALUsi, ReadALU]> {
3015  let Inst{31-27} = 0b11101;
3016  let Inst{26-25} = 0b01;
3017  let Inst{24-20} = 0b01100;
3018  let Inst{5} = 1; // TB form
3019  let Inst{4} = 0;
3020
3021  bits<5> sh;
3022  let Inst{14-12} = sh{4-2};
3023  let Inst{7-6}   = sh{1-0};
3024}
3025
3026// Alternate cases for PKHTB where identities eliminate some nodes.  Note that
3027// a shift amount of 0 is *not legal* here, it is PKHBT instead.
3028// We also can not replace a srl (17..31) by an arithmetic shift we would use in
3029// pkhtb src1, src2, asr (17..31).
3030def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16:$sh)),
3031            (t2PKHTB rGPR:$src1, rGPR:$src2, imm16:$sh)>,
3032            Requires<[HasT2ExtractPack, IsThumb2]>;
3033def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (sra rGPR:$src2, imm16_31:$sh)),
3034            (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
3035            Requires<[HasT2ExtractPack, IsThumb2]>;
3036def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
3037                (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
3038            (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
3039            Requires<[HasT2ExtractPack, IsThumb2]>;
3040
3041//===----------------------------------------------------------------------===//
3042// CRC32 Instructions
3043//
3044// Polynomials:
3045// + CRC32{B,H,W}       0x04C11DB7
3046// + CRC32C{B,H,W}      0x1EDC6F41
3047//
3048
3049class T2I_crc32<bit C, bits<2> sz, string suffix, SDPatternOperator builtin>
3050  : T2ThreeRegNoP<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary,
3051               !strconcat("crc32", suffix, "\t$Rd, $Rn, $Rm"),
3052               [(set rGPR:$Rd, (builtin rGPR:$Rn, rGPR:$Rm))]>,
3053               Requires<[IsThumb2, HasV8, HasCRC]> {
3054  let Inst{31-27} = 0b11111;
3055  let Inst{26-21} = 0b010110;
3056  let Inst{20}    = C;
3057  let Inst{15-12} = 0b1111;
3058  let Inst{7-6}   = 0b10;
3059  let Inst{5-4}   = sz;
3060}
3061
3062def t2CRC32B  : T2I_crc32<0, 0b00, "b", int_arm_crc32b>;
3063def t2CRC32CB : T2I_crc32<1, 0b00, "cb", int_arm_crc32cb>;
3064def t2CRC32H  : T2I_crc32<0, 0b01, "h", int_arm_crc32h>;
3065def t2CRC32CH : T2I_crc32<1, 0b01, "ch", int_arm_crc32ch>;
3066def t2CRC32W  : T2I_crc32<0, 0b10, "w", int_arm_crc32w>;
3067def t2CRC32CW : T2I_crc32<1, 0b10, "cw", int_arm_crc32cw>;
3068
3069//===----------------------------------------------------------------------===//
3070//  Comparison Instructions...
3071//
3072defm t2CMP  : T2I_cmp_irs<0b1101, "cmp",
3073                          IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, ARMcmp>;
3074
3075def : T2Pat<(ARMcmpZ  GPRnopc:$lhs, t2_so_imm:$imm),
3076            (t2CMPri  GPRnopc:$lhs, t2_so_imm:$imm)>;
3077def : T2Pat<(ARMcmpZ  GPRnopc:$lhs, rGPR:$rhs),
3078            (t2CMPrr  GPRnopc:$lhs, rGPR:$rhs)>;
3079def : T2Pat<(ARMcmpZ  GPRnopc:$lhs, t2_so_reg:$rhs),
3080            (t2CMPrs  GPRnopc:$lhs, t2_so_reg:$rhs)>;
3081
3082let isCompare = 1, Defs = [CPSR] in {
3083   // shifted imm
3084   def t2CMNri : T2OneRegCmpImm<
3085                (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iCMPi,
3086                "cmn", ".w\t$Rn, $imm",
3087                [(ARMcmn GPRnopc:$Rn, (ineg t2_so_imm:$imm))]>,
3088                Sched<[WriteCMP, ReadALU]> {
3089     let Inst{31-27} = 0b11110;
3090     let Inst{25} = 0;
3091     let Inst{24-21} = 0b1000;
3092     let Inst{20} = 1; // The S bit.
3093     let Inst{15} = 0;
3094     let Inst{11-8} = 0b1111; // Rd
3095   }
3096   // register
3097   def t2CMNzrr : T2TwoRegCmp<
3098                (outs), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iCMPr,
3099                "cmn", ".w\t$Rn, $Rm",
3100                [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3101                  GPRnopc:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP, ReadALU, ReadALU]> {
3102     let Inst{31-27} = 0b11101;
3103     let Inst{26-25} = 0b01;
3104     let Inst{24-21} = 0b1000;
3105     let Inst{20} = 1; // The S bit.
3106     let Inst{14-12} = 0b000; // imm3
3107     let Inst{11-8} = 0b1111; // Rd
3108     let Inst{7-6} = 0b00; // imm2
3109     let Inst{5-4} = 0b00; // type
3110   }
3111   // shifted register
3112   def t2CMNzrs : T2OneRegCmpShiftedReg<
3113                (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), IIC_iCMPsi,
3114                "cmn", ".w\t$Rn, $ShiftedRm",
3115                [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3116                  GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]>,
3117                  Sched<[WriteCMPsi, ReadALU, ReadALU]> {
3118     let Inst{31-27} = 0b11101;
3119     let Inst{26-25} = 0b01;
3120     let Inst{24-21} = 0b1000;
3121     let Inst{20} = 1; // The S bit.
3122     let Inst{11-8} = 0b1111; // Rd
3123   }
3124}
3125
3126// Assembler aliases w/o the ".w" suffix.
3127// No alias here for 'rr' version as not all instantiations of this multiclass
3128// want one (CMP in particular, does not).
3129def : t2InstAlias<"cmn${p} $Rn, $imm",
3130   (t2CMNri GPRnopc:$Rn, t2_so_imm:$imm, pred:$p)>;
3131def : t2InstAlias<"cmn${p} $Rn, $shift",
3132   (t2CMNzrs GPRnopc:$Rn, t2_so_reg:$shift, pred:$p)>;
3133
3134def : T2Pat<(ARMcmp  GPR:$src, t2_so_imm_neg:$imm),
3135            (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
3136
3137def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
3138            (t2CMNri GPRnopc:$src, t2_so_imm_neg:$imm)>;
3139
3140defm t2TST  : T2I_cmp_irs<0b0000, "tst",
3141                          IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
3142                         BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
3143defm t2TEQ  : T2I_cmp_irs<0b0100, "teq",
3144                          IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
3145                         BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
3146
3147// Conditional moves
3148let hasSideEffects = 0 in {
3149
3150let isCommutable = 1, isSelect = 1 in
3151def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
3152                            (ins rGPR:$false, rGPR:$Rm, cmovpred:$p),
3153                            4, IIC_iCMOVr,
3154                            [(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm,
3155                                                     cmovpred:$p))]>,
3156               RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3157
3158let isMoveImm = 1 in
3159def t2MOVCCi
3160    : t2PseudoInst<(outs rGPR:$Rd),
3161                   (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p),
3162                   4, IIC_iCMOVi,
3163                   [(set rGPR:$Rd, (ARMcmov rGPR:$false,t2_so_imm:$imm,
3164                                            cmovpred:$p))]>,
3165      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3166
3167let isCodeGenOnly = 1 in {
3168let isMoveImm = 1 in
3169def t2MOVCCi16
3170    : t2PseudoInst<(outs rGPR:$Rd),
3171                   (ins  rGPR:$false, imm0_65535_expr:$imm, cmovpred:$p),
3172                   4, IIC_iCMOVi,
3173                   [(set rGPR:$Rd, (ARMcmov rGPR:$false, imm0_65535:$imm,
3174                                            cmovpred:$p))]>,
3175      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3176
3177let isMoveImm = 1 in
3178def t2MVNCCi
3179    : t2PseudoInst<(outs rGPR:$Rd),
3180                   (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p),
3181                   4, IIC_iCMOVi,
3182                   [(set rGPR:$Rd,
3183                         (ARMcmov rGPR:$false, t2_so_imm_not:$imm,
3184                                  cmovpred:$p))]>,
3185      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3186
3187class MOVCCShPseudo<SDPatternOperator opnode, Operand ty>
3188    : t2PseudoInst<(outs rGPR:$Rd),
3189                   (ins rGPR:$false, rGPR:$Rm, i32imm:$imm, cmovpred:$p),
3190                   4, IIC_iCMOVsi,
3191                   [(set rGPR:$Rd, (ARMcmov rGPR:$false,
3192                                            (opnode rGPR:$Rm, (i32 ty:$imm)),
3193                                            cmovpred:$p))]>,
3194      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3195
3196def t2MOVCClsl : MOVCCShPseudo<shl,  imm0_31>;
3197def t2MOVCClsr : MOVCCShPseudo<srl,  imm_sr>;
3198def t2MOVCCasr : MOVCCShPseudo<sra,  imm_sr>;
3199def t2MOVCCror : MOVCCShPseudo<rotr, imm0_31>;
3200
3201let isMoveImm = 1 in
3202def t2MOVCCi32imm
3203    : t2PseudoInst<(outs rGPR:$dst),
3204                   (ins rGPR:$false, i32imm:$src, cmovpred:$p),
3205                   8, IIC_iCMOVix2,
3206                   [(set rGPR:$dst, (ARMcmov rGPR:$false, imm:$src,
3207                                             cmovpred:$p))]>,
3208      RegConstraint<"$false = $dst">;
3209} // isCodeGenOnly = 1
3210
3211} // hasSideEffects
3212
3213//===----------------------------------------------------------------------===//
3214// Atomic operations intrinsics
3215//
3216
3217// memory barriers protect the atomic sequences
3218let hasSideEffects = 1 in {
3219def t2DMB : T2I<(outs), (ins memb_opt:$opt), NoItinerary,
3220                "dmb", "\t$opt", [(int_arm_dmb (i32 imm0_15:$opt))]>,
3221                Requires<[IsThumb, HasDB]> {
3222  bits<4> opt;
3223  let Inst{31-4} = 0xf3bf8f5;
3224  let Inst{3-0} = opt;
3225}
3226
3227def t2DSB : T2I<(outs), (ins memb_opt:$opt), NoItinerary,
3228                "dsb", "\t$opt", [(int_arm_dsb (i32 imm0_15:$opt))]>,
3229                Requires<[IsThumb, HasDB]> {
3230  bits<4> opt;
3231  let Inst{31-4} = 0xf3bf8f4;
3232  let Inst{3-0} = opt;
3233}
3234
3235def t2ISB : T2I<(outs), (ins instsyncb_opt:$opt), NoItinerary,
3236                "isb", "\t$opt", [(int_arm_isb (i32 imm0_15:$opt))]>,
3237                Requires<[IsThumb, HasDB]> {
3238  bits<4> opt;
3239  let Inst{31-4} = 0xf3bf8f6;
3240  let Inst{3-0} = opt;
3241}
3242}
3243
3244class T2I_ldrex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz,
3245                InstrItinClass itin, string opc, string asm, string cstr,
3246                list<dag> pattern, bits<4> rt2 = 0b1111>
3247  : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3248  let Inst{31-27} = 0b11101;
3249  let Inst{26-20} = 0b0001101;
3250  let Inst{11-8} = rt2;
3251  let Inst{7-4} = opcod;
3252  let Inst{3-0} = 0b1111;
3253
3254  bits<4> addr;
3255  bits<4> Rt;
3256  let Inst{19-16} = addr;
3257  let Inst{15-12} = Rt;
3258}
3259class T2I_strex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz,
3260                InstrItinClass itin, string opc, string asm, string cstr,
3261                list<dag> pattern, bits<4> rt2 = 0b1111>
3262  : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3263  let Inst{31-27} = 0b11101;
3264  let Inst{26-20} = 0b0001100;
3265  let Inst{11-8} = rt2;
3266  let Inst{7-4} = opcod;
3267
3268  bits<4> Rd;
3269  bits<4> addr;
3270  bits<4> Rt;
3271  let Inst{3-0}  = Rd;
3272  let Inst{19-16} = addr;
3273  let Inst{15-12} = Rt;
3274}
3275
3276let mayLoad = 1 in {
3277def t2LDREXB : T2I_ldrex<0b0100, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3278                         AddrModeNone, 4, NoItinerary,
3279                         "ldrexb", "\t$Rt, $addr", "",
3280                         [(set rGPR:$Rt, (ldrex_1 addr_offset_none:$addr))]>,
3281               Requires<[IsThumb, HasV8MBaseline]>;
3282def t2LDREXH : T2I_ldrex<0b0101, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3283                         AddrModeNone, 4, NoItinerary,
3284                         "ldrexh", "\t$Rt, $addr", "",
3285                         [(set rGPR:$Rt, (ldrex_2 addr_offset_none:$addr))]>,
3286               Requires<[IsThumb, HasV8MBaseline]>;
3287def t2LDREX  : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
3288                       AddrModeNone, 4, NoItinerary,
3289                       "ldrex", "\t$Rt, $addr", "",
3290                     [(set rGPR:$Rt, (ldrex_4 t2addrmode_imm0_1020s4:$addr))]>,
3291               Requires<[IsThumb, HasV8MBaseline]> {
3292  bits<4> Rt;
3293  bits<12> addr;
3294  let Inst{31-27} = 0b11101;
3295  let Inst{26-20} = 0b0000101;
3296  let Inst{19-16} = addr{11-8};
3297  let Inst{15-12} = Rt;
3298  let Inst{11-8} = 0b1111;
3299  let Inst{7-0} = addr{7-0};
3300}
3301let hasExtraDefRegAllocReq = 1 in
3302def t2LDREXD : T2I_ldrex<0b0111, (outs rGPR:$Rt, rGPR:$Rt2),
3303                         (ins addr_offset_none:$addr),
3304                         AddrModeNone, 4, NoItinerary,
3305                         "ldrexd", "\t$Rt, $Rt2, $addr", "",
3306                         [], {?, ?, ?, ?}>,
3307               Requires<[IsThumb2, IsNotMClass]> {
3308  bits<4> Rt2;
3309  let Inst{11-8} = Rt2;
3310}
3311def t2LDAEXB : T2I_ldrex<0b1100, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3312                         AddrModeNone, 4, NoItinerary,
3313                         "ldaexb", "\t$Rt, $addr", "",
3314                         [(set rGPR:$Rt, (ldaex_1 addr_offset_none:$addr))]>,
3315               Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3316def t2LDAEXH : T2I_ldrex<0b1101, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3317                         AddrModeNone, 4, NoItinerary,
3318                         "ldaexh", "\t$Rt, $addr", "",
3319                         [(set rGPR:$Rt, (ldaex_2 addr_offset_none:$addr))]>,
3320               Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3321def t2LDAEX  : Thumb2I<(outs rGPR:$Rt), (ins addr_offset_none:$addr),
3322                       AddrModeNone, 4, NoItinerary,
3323                       "ldaex", "\t$Rt, $addr", "",
3324                         [(set rGPR:$Rt, (ldaex_4 addr_offset_none:$addr))]>,
3325               Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]> {
3326  bits<4> Rt;
3327  bits<4> addr;
3328  let Inst{31-27} = 0b11101;
3329  let Inst{26-20} = 0b0001101;
3330  let Inst{19-16} = addr;
3331  let Inst{15-12} = Rt;
3332  let Inst{11-8} = 0b1111;
3333  let Inst{7-0} = 0b11101111;
3334}
3335let hasExtraDefRegAllocReq = 1 in
3336def t2LDAEXD : T2I_ldrex<0b1111, (outs rGPR:$Rt, rGPR:$Rt2),
3337                         (ins addr_offset_none:$addr),
3338                         AddrModeNone, 4, NoItinerary,
3339                         "ldaexd", "\t$Rt, $Rt2, $addr", "",
3340                         [], {?, ?, ?, ?}>, Requires<[IsThumb,
3341                         HasAcquireRelease, HasV7Clrex, IsNotMClass]> {
3342  bits<4> Rt2;
3343  let Inst{11-8} = Rt2;
3344
3345  let Inst{7} = 1;
3346}
3347}
3348
3349let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3350def t2STREXB : T2I_strex<0b0100, (outs rGPR:$Rd),
3351                         (ins rGPR:$Rt, addr_offset_none:$addr),
3352                         AddrModeNone, 4, NoItinerary,
3353                         "strexb", "\t$Rd, $Rt, $addr", "",
3354                         [(set rGPR:$Rd,
3355                               (strex_1 rGPR:$Rt, addr_offset_none:$addr))]>,
3356               Requires<[IsThumb, HasV8MBaseline]>;
3357def t2STREXH : T2I_strex<0b0101, (outs rGPR:$Rd),
3358                         (ins rGPR:$Rt, addr_offset_none:$addr),
3359                         AddrModeNone, 4, NoItinerary,
3360                         "strexh", "\t$Rd, $Rt, $addr", "",
3361                         [(set rGPR:$Rd,
3362                               (strex_2 rGPR:$Rt, addr_offset_none:$addr))]>,
3363               Requires<[IsThumb, HasV8MBaseline]>;
3364
3365def t2STREX  : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3366                             t2addrmode_imm0_1020s4:$addr),
3367                  AddrModeNone, 4, NoItinerary,
3368                  "strex", "\t$Rd, $Rt, $addr", "",
3369                  [(set rGPR:$Rd,
3370                        (strex_4 rGPR:$Rt, t2addrmode_imm0_1020s4:$addr))]>,
3371               Requires<[IsThumb, HasV8MBaseline]> {
3372  bits<4> Rd;
3373  bits<4> Rt;
3374  bits<12> addr;
3375  let Inst{31-27} = 0b11101;
3376  let Inst{26-20} = 0b0000100;
3377  let Inst{19-16} = addr{11-8};
3378  let Inst{15-12} = Rt;
3379  let Inst{11-8}  = Rd;
3380  let Inst{7-0} = addr{7-0};
3381}
3382let hasExtraSrcRegAllocReq = 1 in
3383def t2STREXD : T2I_strex<0b0111, (outs rGPR:$Rd),
3384                         (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
3385                         AddrModeNone, 4, NoItinerary,
3386                         "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
3387                         {?, ?, ?, ?}>,
3388               Requires<[IsThumb2, IsNotMClass]> {
3389  bits<4> Rt2;
3390  let Inst{11-8} = Rt2;
3391}
3392def t2STLEXB : T2I_strex<0b1100, (outs rGPR:$Rd),
3393                         (ins rGPR:$Rt, addr_offset_none:$addr),
3394                         AddrModeNone, 4, NoItinerary,
3395                         "stlexb", "\t$Rd, $Rt, $addr", "",
3396                         [(set rGPR:$Rd,
3397                               (stlex_1 rGPR:$Rt, addr_offset_none:$addr))]>,
3398                         Requires<[IsThumb, HasAcquireRelease,
3399                                   HasV7Clrex]>;
3400
3401def t2STLEXH : T2I_strex<0b1101, (outs rGPR:$Rd),
3402                         (ins rGPR:$Rt, addr_offset_none:$addr),
3403                         AddrModeNone, 4, NoItinerary,
3404                         "stlexh", "\t$Rd, $Rt, $addr", "",
3405                         [(set rGPR:$Rd,
3406                               (stlex_2 rGPR:$Rt, addr_offset_none:$addr))]>,
3407                         Requires<[IsThumb, HasAcquireRelease,
3408                                   HasV7Clrex]>;
3409
3410def t2STLEX  : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3411                             addr_offset_none:$addr),
3412                  AddrModeNone, 4, NoItinerary,
3413                  "stlex", "\t$Rd, $Rt, $addr", "",
3414                  [(set rGPR:$Rd,
3415                        (stlex_4 rGPR:$Rt, addr_offset_none:$addr))]>,
3416                  Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]> {
3417  bits<4> Rd;
3418  bits<4> Rt;
3419  bits<4> addr;
3420  let Inst{31-27} = 0b11101;
3421  let Inst{26-20} = 0b0001100;
3422  let Inst{19-16} = addr;
3423  let Inst{15-12} = Rt;
3424  let Inst{11-4}  = 0b11111110;
3425  let Inst{3-0}   = Rd;
3426}
3427let hasExtraSrcRegAllocReq = 1 in
3428def t2STLEXD : T2I_strex<0b1111, (outs rGPR:$Rd),
3429                         (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
3430                         AddrModeNone, 4, NoItinerary,
3431                         "stlexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
3432                         {?, ?, ?, ?}>, Requires<[IsThumb, HasAcquireRelease,
3433                         HasV7Clrex, IsNotMClass]> {
3434  bits<4> Rt2;
3435  let Inst{11-8} = Rt2;
3436}
3437}
3438
3439def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", [(int_arm_clrex)]>,
3440            Requires<[IsThumb, HasV7Clrex]>  {
3441  let Inst{31-16} = 0xf3bf;
3442  let Inst{15-14} = 0b10;
3443  let Inst{13} = 0;
3444  let Inst{12} = 0;
3445  let Inst{11-8} = 0b1111;
3446  let Inst{7-4} = 0b0010;
3447  let Inst{3-0} = 0b1111;
3448}
3449
3450def : T2Pat<(and (ldrex_1 addr_offset_none:$addr), 0xff),
3451            (t2LDREXB addr_offset_none:$addr)>,
3452            Requires<[IsThumb, HasV8MBaseline]>;
3453def : T2Pat<(and (ldrex_2 addr_offset_none:$addr), 0xffff),
3454            (t2LDREXH addr_offset_none:$addr)>,
3455            Requires<[IsThumb, HasV8MBaseline]>;
3456def : T2Pat<(strex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
3457            (t2STREXB GPR:$Rt, addr_offset_none:$addr)>,
3458            Requires<[IsThumb, HasV8MBaseline]>;
3459def : T2Pat<(strex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
3460            (t2STREXH GPR:$Rt, addr_offset_none:$addr)>,
3461            Requires<[IsThumb, HasV8MBaseline]>;
3462
3463def : T2Pat<(and (ldaex_1 addr_offset_none:$addr), 0xff),
3464            (t2LDAEXB addr_offset_none:$addr)>,
3465            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3466def : T2Pat<(and (ldaex_2 addr_offset_none:$addr), 0xffff),
3467            (t2LDAEXH addr_offset_none:$addr)>,
3468            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3469def : T2Pat<(stlex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
3470            (t2STLEXB GPR:$Rt, addr_offset_none:$addr)>,
3471            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3472def : T2Pat<(stlex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
3473            (t2STLEXH GPR:$Rt, addr_offset_none:$addr)>,
3474            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3475
3476//===----------------------------------------------------------------------===//
3477// SJLJ Exception handling intrinsics
3478//   eh_sjlj_setjmp() is an instruction sequence to store the return
3479//   address and save #0 in R0 for the non-longjmp case.
3480//   Since by its nature we may be coming from some other function to get
3481//   here, and we're using the stack frame for the containing function to
3482//   save/restore registers, we can't keep anything live in regs across
3483//   the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3484//   when we get here from a longjmp(). We force everything out of registers
3485//   except for our own input by listing the relevant registers in Defs. By
3486//   doing so, we also cause the prologue/epilogue code to actively preserve
3487//   all of the callee-saved resgisters, which is exactly what we want.
3488//   $val is a scratch register for our use.
3489let Defs =
3490  [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR,
3491    Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
3492  hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3493  usesCustomInserter = 1 in {
3494  def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
3495                               AddrModeNone, 0, NoItinerary, "", "",
3496                          [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
3497                             Requires<[IsThumb2, HasVFP2]>;
3498}
3499
3500let Defs =
3501  [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR ],
3502  hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3503  usesCustomInserter = 1 in {
3504  def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
3505                               AddrModeNone, 0, NoItinerary, "", "",
3506                          [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
3507                                  Requires<[IsThumb2, NoVFP]>;
3508}
3509
3510
3511//===----------------------------------------------------------------------===//
3512// Control-Flow Instructions
3513//
3514
3515// FIXME: remove when we have a way to marking a MI with these properties.
3516// FIXME: Should pc be an implicit operand like PICADD, etc?
3517let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
3518    hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
3519def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
3520                                                   reglist:$regs, variable_ops),
3521                              4, IIC_iLoad_mBr, [],
3522            (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
3523                         RegConstraint<"$Rn = $wb">;
3524
3525let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3526let isPredicable = 1 in
3527def t2B   : T2I<(outs), (ins thumb_br_target:$target), IIC_Br,
3528                 "b", ".w\t$target",
3529                 [(br bb:$target)]>, Sched<[WriteBr]>,
3530                 Requires<[IsThumb, HasV8MBaseline]> {
3531  let Inst{31-27} = 0b11110;
3532  let Inst{15-14} = 0b10;
3533  let Inst{12} = 1;
3534
3535  bits<24> target;
3536  let Inst{26} = target{23};
3537  let Inst{13} = target{22};
3538  let Inst{11} = target{21};
3539  let Inst{25-16} = target{20-11};
3540  let Inst{10-0} = target{10-0};
3541  let DecoderMethod = "DecodeT2BInstruction";
3542  let AsmMatchConverter = "cvtThumbBranches";
3543}
3544
3545let Size = 4, isNotDuplicable = 1, isIndirectBranch = 1 in {
3546def t2BR_JT : t2PseudoInst<(outs),
3547          (ins GPR:$target, GPR:$index, i32imm:$jt),
3548           0, IIC_Br,
3549          [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt)]>,
3550          Sched<[WriteBr]>;
3551
3552// FIXME: Add a case that can be predicated.
3553def t2TBB_JT : t2PseudoInst<(outs),
3554        (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
3555        Sched<[WriteBr]>;
3556
3557def t2TBH_JT : t2PseudoInst<(outs),
3558        (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
3559        Sched<[WriteBr]>;
3560
3561def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3562                    "tbb", "\t$addr", []>, Sched<[WriteBrTbl]> {
3563  bits<4> Rn;
3564  bits<4> Rm;
3565  let Inst{31-20} = 0b111010001101;
3566  let Inst{19-16} = Rn;
3567  let Inst{15-5} = 0b11110000000;
3568  let Inst{4} = 0; // B form
3569  let Inst{3-0} = Rm;
3570
3571  let DecoderMethod = "DecodeThumbTableBranch";
3572}
3573
3574def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3575                   "tbh", "\t$addr", []>, Sched<[WriteBrTbl]> {
3576  bits<4> Rn;
3577  bits<4> Rm;
3578  let Inst{31-20} = 0b111010001101;
3579  let Inst{19-16} = Rn;
3580  let Inst{15-5} = 0b11110000000;
3581  let Inst{4} = 1; // H form
3582  let Inst{3-0} = Rm;
3583
3584  let DecoderMethod = "DecodeThumbTableBranch";
3585}
3586} // isNotDuplicable, isIndirectBranch
3587
3588} // isBranch, isTerminator, isBarrier
3589
3590// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3591// a two-value operand where a dag node expects ", "two operands. :(
3592let isBranch = 1, isTerminator = 1 in
3593def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
3594                "b", ".w\t$target",
3595                [/*(ARMbrcond bb:$target, imm:$cc)*/]>, Sched<[WriteBr]> {
3596  let Inst{31-27} = 0b11110;
3597  let Inst{15-14} = 0b10;
3598  let Inst{12} = 0;
3599
3600  bits<4> p;
3601  let Inst{25-22} = p;
3602
3603  bits<21> target;
3604  let Inst{26} = target{20};
3605  let Inst{11} = target{19};
3606  let Inst{13} = target{18};
3607  let Inst{21-16} = target{17-12};
3608  let Inst{10-0} = target{11-1};
3609
3610  let DecoderMethod = "DecodeThumb2BCCInstruction";
3611  let AsmMatchConverter = "cvtThumbBranches";
3612}
3613
3614// Tail calls. The MachO version of thumb tail calls uses a t2 branch, so
3615// it goes here.
3616let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3617  // IOS version.
3618  let Uses = [SP] in
3619  def tTAILJMPd: tPseudoExpand<(outs),
3620                   (ins thumb_br_target:$dst, pred:$p),
3621                   4, IIC_Br, [],
3622                   (t2B thumb_br_target:$dst, pred:$p)>,
3623                 Requires<[IsThumb2, IsMachO]>, Sched<[WriteBr]>;
3624}
3625
3626// IT block
3627let Defs = [ITSTATE] in
3628def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
3629                    AddrModeNone, 2,  IIC_iALUx,
3630                    "it$mask\t$cc", "", []>,
3631           ComplexDeprecationPredicate<"IT"> {
3632  // 16-bit instruction.
3633  let Inst{31-16} = 0x0000;
3634  let Inst{15-8} = 0b10111111;
3635
3636  bits<4> cc;
3637  bits<4> mask;
3638  let Inst{7-4} = cc;
3639  let Inst{3-0} = mask;
3640
3641  let DecoderMethod = "DecodeIT";
3642}
3643
3644// Branch and Exchange Jazelle -- for disassembly only
3645// Rm = Inst{19-16}
3646def t2BXJ : T2I<(outs), (ins GPRnopc:$func), NoItinerary, "bxj", "\t$func", []>,
3647    Sched<[WriteBr]>, Requires<[IsThumb2, IsNotMClass]> {
3648  bits<4> func;
3649  let Inst{31-27} = 0b11110;
3650  let Inst{26} = 0;
3651  let Inst{25-20} = 0b111100;
3652  let Inst{19-16} = func;
3653  let Inst{15-0} = 0b1000111100000000;
3654}
3655
3656// Compare and branch on zero / non-zero
3657let isBranch = 1, isTerminator = 1 in {
3658  def tCBZ  : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br,
3659                  "cbz\t$Rn, $target", []>,
3660              T1Misc<{0,0,?,1,?,?,?}>,
3661              Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> {
3662    // A8.6.27
3663    bits<6> target;
3664    bits<3> Rn;
3665    let Inst{9}   = target{5};
3666    let Inst{7-3} = target{4-0};
3667    let Inst{2-0} = Rn;
3668  }
3669
3670  def tCBNZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br,
3671                  "cbnz\t$Rn, $target", []>,
3672              T1Misc<{1,0,?,1,?,?,?}>,
3673              Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> {
3674    // A8.6.27
3675    bits<6> target;
3676    bits<3> Rn;
3677    let Inst{9}   = target{5};
3678    let Inst{7-3} = target{4-0};
3679    let Inst{2-0} = Rn;
3680  }
3681}
3682
3683
3684// Change Processor State is a system instruction.
3685// FIXME: Since the asm parser has currently no clean way to handle optional
3686// operands, create 3 versions of the same instruction. Once there's a clean
3687// framework to represent optional operands, change this behavior.
3688class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3689            !strconcat("cps", asm_op), []>,
3690          Requires<[IsThumb2, IsNotMClass]> {
3691  bits<2> imod;
3692  bits<3> iflags;
3693  bits<5> mode;
3694  bit M;
3695
3696  let Inst{31-11} = 0b111100111010111110000;
3697  let Inst{10-9}  = imod;
3698  let Inst{8}     = M;
3699  let Inst{7-5}   = iflags;
3700  let Inst{4-0}   = mode;
3701  let DecoderMethod = "DecodeT2CPSInstruction";
3702}
3703
3704let M = 1 in
3705  def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3706                      "$imod\t$iflags, $mode">;
3707let mode = 0, M = 0 in
3708  def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3709                      "$imod.w\t$iflags">;
3710let imod = 0, iflags = 0, M = 1 in
3711  def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
3712
3713def : t2InstAlias<"cps$imod.w $iflags, $mode",
3714                   (t2CPS3p imod_op:$imod, iflags_op:$iflags, i32imm:$mode), 0>;
3715def : t2InstAlias<"cps.w $mode", (t2CPS1p imm0_31:$mode), 0>;
3716
3717// A6.3.4 Branches and miscellaneous control
3718// Table A6-14 Change Processor State, and hint instructions
3719def t2HINT : T2I<(outs), (ins imm0_239:$imm), NoItinerary, "hint", ".w\t$imm",
3720                  [(int_arm_hint imm0_239:$imm)]> {
3721  bits<8> imm;
3722  let Inst{31-3} = 0b11110011101011111000000000000;
3723  let Inst{7-0} = imm;
3724}
3725
3726def : t2InstAlias<"hint$p $imm", (t2HINT imm0_239:$imm, pred:$p), 0>;
3727def : t2InstAlias<"nop$p.w", (t2HINT 0, pred:$p), 1>;
3728def : t2InstAlias<"yield$p.w", (t2HINT 1, pred:$p), 1>;
3729def : t2InstAlias<"wfe$p.w", (t2HINT 2, pred:$p), 1>;
3730def : t2InstAlias<"wfi$p.w", (t2HINT 3, pred:$p), 1>;
3731def : t2InstAlias<"sev$p.w", (t2HINT 4, pred:$p), 1>;
3732def : t2InstAlias<"sevl$p.w", (t2HINT 5, pred:$p), 1> {
3733  let Predicates = [IsThumb2, HasV8];
3734}
3735def : t2InstAlias<"esb$p.w", (t2HINT 16, pred:$p), 1> {
3736  let Predicates = [IsThumb2, HasRAS];
3737}
3738def : t2InstAlias<"esb$p", (t2HINT 16, pred:$p), 0> {
3739  let Predicates = [IsThumb2, HasRAS];
3740}
3741
3742def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt",
3743                [(int_arm_dbg imm0_15:$opt)]> {
3744  bits<4> opt;
3745  let Inst{31-20} = 0b111100111010;
3746  let Inst{19-16} = 0b1111;
3747  let Inst{15-8} = 0b10000000;
3748  let Inst{7-4} = 0b1111;
3749  let Inst{3-0} = opt;
3750}
3751
3752// Secure Monitor Call is a system instruction.
3753// Option = Inst{19-16}
3754def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
3755                []>, Requires<[IsThumb2, HasTrustZone]> {
3756  let Inst{31-27} = 0b11110;
3757  let Inst{26-20} = 0b1111111;
3758  let Inst{15-12} = 0b1000;
3759
3760  bits<4> opt;
3761  let Inst{19-16} = opt;
3762}
3763
3764class T2DCPS<bits<2> opt, string opc>
3765  : T2I<(outs), (ins), NoItinerary, opc, "", []>, Requires<[IsThumb2, HasV8]> {
3766  let Inst{31-27} = 0b11110;
3767  let Inst{26-20} = 0b1111000;
3768  let Inst{19-16} = 0b1111;
3769  let Inst{15-12} = 0b1000;
3770  let Inst{11-2} = 0b0000000000;
3771  let Inst{1-0} = opt;
3772}
3773
3774def t2DCPS1 : T2DCPS<0b01, "dcps1">;
3775def t2DCPS2 : T2DCPS<0b10, "dcps2">;
3776def t2DCPS3 : T2DCPS<0b11, "dcps3">;
3777
3778class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3779            string opc, string asm, list<dag> pattern>
3780  : T2I<oops, iops, itin, opc, asm, pattern>,
3781    Requires<[IsThumb2,IsNotMClass]> {
3782  bits<5> mode;
3783  let Inst{31-25} = 0b1110100;
3784  let Inst{24-23} = Op;
3785  let Inst{22} = 0;
3786  let Inst{21} = W;
3787  let Inst{20-16} = 0b01101;
3788  let Inst{15-5} = 0b11000000000;
3789  let Inst{4-0} = mode{4-0};
3790}
3791
3792// Store Return State is a system instruction.
3793def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3794                        "srsdb", "\tsp!, $mode", []>;
3795def t2SRSDB  : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3796                     "srsdb","\tsp, $mode", []>;
3797def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3798                        "srsia","\tsp!, $mode", []>;
3799def t2SRSIA  : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3800                     "srsia","\tsp, $mode", []>;
3801
3802
3803def : t2InstAlias<"srsdb${p} $mode", (t2SRSDB imm0_31:$mode, pred:$p)>;
3804def : t2InstAlias<"srsdb${p} $mode!", (t2SRSDB_UPD imm0_31:$mode, pred:$p)>;
3805
3806def : t2InstAlias<"srsia${p} $mode", (t2SRSIA imm0_31:$mode, pred:$p)>;
3807def : t2InstAlias<"srsia${p} $mode!", (t2SRSIA_UPD imm0_31:$mode, pred:$p)>;
3808
3809// Return From Exception is a system instruction.
3810class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
3811          string opc, string asm, list<dag> pattern>
3812  : T2I<oops, iops, itin, opc, asm, pattern>,
3813    Requires<[IsThumb2,IsNotMClass]> {
3814  let Inst{31-20} = op31_20{11-0};
3815
3816  bits<4> Rn;
3817  let Inst{19-16} = Rn;
3818  let Inst{15-0} = 0xc000;
3819}
3820
3821def t2RFEDBW : T2RFE<0b111010000011,
3822                   (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3823                   [/* For disassembly only; pattern left blank */]>;
3824def t2RFEDB  : T2RFE<0b111010000001,
3825                   (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
3826                   [/* For disassembly only; pattern left blank */]>;
3827def t2RFEIAW : T2RFE<0b111010011011,
3828                   (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3829                   [/* For disassembly only; pattern left blank */]>;
3830def t2RFEIA  : T2RFE<0b111010011001,
3831                   (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3832                   [/* For disassembly only; pattern left blank */]>;
3833
3834// B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction.
3835// Exception return instruction is "subs pc, lr, #imm".
3836let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in
3837def t2SUBS_PC_LR : T2I <(outs), (ins imm0_255:$imm), NoItinerary,
3838                        "subs", "\tpc, lr, $imm",
3839                        [(ARMintretflag imm0_255:$imm)]>,
3840                   Requires<[IsThumb2,IsNotMClass]> {
3841  let Inst{31-8} = 0b111100111101111010001111;
3842
3843  bits<8> imm;
3844  let Inst{7-0} = imm;
3845}
3846
3847// Hypervisor Call is a system instruction.
3848let isCall = 1 in {
3849def t2HVC : T2XI <(outs), (ins imm0_65535:$imm16), IIC_Br, "hvc.w\t$imm16", []>,
3850      Requires<[IsThumb2, HasVirtualization]>, Sched<[WriteBr]> {
3851    bits<16> imm16;
3852    let Inst{31-20} = 0b111101111110;
3853    let Inst{19-16} = imm16{15-12};
3854    let Inst{15-12} = 0b1000;
3855    let Inst{11-0} = imm16{11-0};
3856}
3857}
3858
3859// Alias for HVC without the ".w" optional width specifier
3860def : t2InstAlias<"hvc\t$imm16", (t2HVC imm0_65535:$imm16)>;
3861
3862// ERET - Return from exception in Hypervisor mode.
3863// B9.3.3, B9.3.20: ERET is an alias for "SUBS PC, LR, #0" in an implementation that
3864// includes virtualization extensions.
3865def t2ERET : InstAlias<"eret${p}", (t2SUBS_PC_LR 0, pred:$p), 1>,
3866             Requires<[IsThumb2, HasVirtualization]>;
3867
3868//===----------------------------------------------------------------------===//
3869// Non-Instruction Patterns
3870//
3871
3872// 32-bit immediate using movw + movt.
3873// This is a single pseudo instruction to make it re-materializable.
3874// FIXME: Remove this when we can do generalized remat.
3875let isReMaterializable = 1, isMoveImm = 1 in
3876def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3877                            [(set rGPR:$dst, (i32 imm:$src))]>,
3878                            Requires<[IsThumb, UseMovt]>;
3879
3880// Pseudo instruction that combines movw + movt + add pc (if pic).
3881// It also makes it possible to rematerialize the instructions.
3882// FIXME: Remove this when we can do generalized remat and when machine licm
3883// can properly the instructions.
3884let isReMaterializable = 1 in {
3885def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3886                                IIC_iMOVix2addpc,
3887                          [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3888                          Requires<[IsThumb, HasV8MBaseline, UseMovt]>;
3889
3890}
3891
3892def : T2Pat<(ARMWrapperPIC tglobaltlsaddr :$dst),
3893            (t2MOV_ga_pcrel tglobaltlsaddr:$dst)>,
3894      Requires<[IsThumb2, UseMovt]>;
3895def : T2Pat<(ARMWrapper tglobaltlsaddr:$dst),
3896            (t2MOVi32imm tglobaltlsaddr:$dst)>,
3897      Requires<[IsThumb2, UseMovt]>;
3898
3899// ConstantPool, GlobalAddress, and JumpTable
3900def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3901def : T2Pat<(ARMWrapper texternalsym :$dst), (t2MOVi32imm texternalsym :$dst)>,
3902    Requires<[IsThumb, HasV8MBaseline, UseMovt]>;
3903def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3904    Requires<[IsThumb, HasV8MBaseline, UseMovt]>;
3905
3906def : T2Pat<(ARMWrapperJT tjumptable:$dst), (t2LEApcrelJT tjumptable:$dst)>;
3907
3908// Pseudo instruction that combines ldr from constpool and add pc. This should
3909// be expanded into two instructions late to allow if-conversion and
3910// scheduling.
3911let canFoldAsLoad = 1, isReMaterializable = 1 in
3912def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
3913                   IIC_iLoadiALU,
3914              [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3915                                           imm:$cp))]>,
3916               Requires<[IsThumb2]>;
3917
3918// Pseudo isntruction that combines movs + predicated rsbmi
3919// to implement integer ABS
3920let usesCustomInserter = 1, Defs = [CPSR] in {
3921def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3922                       NoItinerary, []>, Requires<[IsThumb2]>;
3923}
3924
3925//===----------------------------------------------------------------------===//
3926// Coprocessor load/store -- for disassembly only
3927//
3928class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm, list<dag> pattern>
3929  : T2I<oops, iops, NoItinerary, opc, asm, pattern> {
3930  let Inst{31-28} = op31_28;
3931  let Inst{27-25} = 0b110;
3932}
3933
3934multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm, list<dag> pattern> {
3935  def _OFFSET : T2CI<op31_28,
3936                     (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3937                     asm, "\t$cop, $CRd, $addr", pattern> {
3938    bits<13> addr;
3939    bits<4> cop;
3940    bits<4> CRd;
3941    let Inst{24} = 1; // P = 1
3942    let Inst{23} = addr{8};
3943    let Inst{22} = Dbit;
3944    let Inst{21} = 0; // W = 0
3945    let Inst{20} = load;
3946    let Inst{19-16} = addr{12-9};
3947    let Inst{15-12} = CRd;
3948    let Inst{11-8} = cop;
3949    let Inst{7-0} = addr{7-0};
3950    let DecoderMethod = "DecodeCopMemInstruction";
3951  }
3952  def _PRE : T2CI<op31_28,
3953                  (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5_pre:$addr),
3954                  asm, "\t$cop, $CRd, $addr!", []> {
3955    bits<13> addr;
3956    bits<4> cop;
3957    bits<4> CRd;
3958    let Inst{24} = 1; // P = 1
3959    let Inst{23} = addr{8};
3960    let Inst{22} = Dbit;
3961    let Inst{21} = 1; // W = 1
3962    let Inst{20} = load;
3963    let Inst{19-16} = addr{12-9};
3964    let Inst{15-12} = CRd;
3965    let Inst{11-8} = cop;
3966    let Inst{7-0} = addr{7-0};
3967    let DecoderMethod = "DecodeCopMemInstruction";
3968  }
3969  def _POST: T2CI<op31_28,
3970                  (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3971                               postidx_imm8s4:$offset),
3972                 asm, "\t$cop, $CRd, $addr, $offset", []> {
3973    bits<9> offset;
3974    bits<4> addr;
3975    bits<4> cop;
3976    bits<4> CRd;
3977    let Inst{24} = 0; // P = 0
3978    let Inst{23} = offset{8};
3979    let Inst{22} = Dbit;
3980    let Inst{21} = 1; // W = 1
3981    let Inst{20} = load;
3982    let Inst{19-16} = addr;
3983    let Inst{15-12} = CRd;
3984    let Inst{11-8} = cop;
3985    let Inst{7-0} = offset{7-0};
3986    let DecoderMethod = "DecodeCopMemInstruction";
3987  }
3988  def _OPTION : T2CI<op31_28, (outs),
3989                     (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3990                          coproc_option_imm:$option),
3991      asm, "\t$cop, $CRd, $addr, $option", []> {
3992    bits<8> option;
3993    bits<4> addr;
3994    bits<4> cop;
3995    bits<4> CRd;
3996    let Inst{24} = 0; // P = 0
3997    let Inst{23} = 1; // U = 1
3998    let Inst{22} = Dbit;
3999    let Inst{21} = 0; // W = 0
4000    let Inst{20} = load;
4001    let Inst{19-16} = addr;
4002    let Inst{15-12} = CRd;
4003    let Inst{11-8} = cop;
4004    let Inst{7-0} = option;
4005    let DecoderMethod = "DecodeCopMemInstruction";
4006  }
4007}
4008
4009defm t2LDC   : t2LdStCop<0b1110, 1, 0, "ldc", [(int_arm_ldc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4010defm t2LDCL  : t2LdStCop<0b1110, 1, 1, "ldcl", [(int_arm_ldcl imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4011defm t2LDC2  : t2LdStCop<0b1111, 1, 0, "ldc2", [(int_arm_ldc2 imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4012defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l", [(int_arm_ldc2l imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4013
4014defm t2STC   : t2LdStCop<0b1110, 0, 0, "stc", [(int_arm_stc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4015defm t2STCL  : t2LdStCop<0b1110, 0, 1, "stcl", [(int_arm_stcl imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4016defm t2STC2  : t2LdStCop<0b1111, 0, 0, "stc2", [(int_arm_stc2 imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4017defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l", [(int_arm_stc2l imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4018
4019
4020//===----------------------------------------------------------------------===//
4021// Move between special register and ARM core register -- for disassembly only
4022//
4023// Move to ARM core register from Special Register
4024
4025// A/R class MRS.
4026//
4027// A/R class can only move from CPSR or SPSR.
4028def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr",
4029                  []>, Requires<[IsThumb2,IsNotMClass]> {
4030  bits<4> Rd;
4031  let Inst{31-12} = 0b11110011111011111000;
4032  let Inst{11-8} = Rd;
4033  let Inst{7-0} = 0b00000000;
4034}
4035
4036def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
4037
4038def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
4039                   []>, Requires<[IsThumb2,IsNotMClass]> {
4040  bits<4> Rd;
4041  let Inst{31-12} = 0b11110011111111111000;
4042  let Inst{11-8} = Rd;
4043  let Inst{7-0} = 0b00000000;
4044}
4045
4046def t2MRSbanked : T2I<(outs rGPR:$Rd), (ins banked_reg:$banked),
4047                      NoItinerary, "mrs", "\t$Rd, $banked", []>,
4048                  Requires<[IsThumb, HasVirtualization]> {
4049  bits<6> banked;
4050  bits<4> Rd;
4051
4052  let Inst{31-21} = 0b11110011111;
4053  let Inst{20} = banked{5}; // R bit
4054  let Inst{19-16} = banked{3-0};
4055  let Inst{15-12} = 0b1000;
4056  let Inst{11-8} = Rd;
4057  let Inst{7-5} = 0b001;
4058  let Inst{4} = banked{4};
4059  let Inst{3-0} = 0b0000;
4060}
4061
4062
4063// M class MRS.
4064//
4065// This MRS has a mask field in bits 7-0 and can take more values than
4066// the A/R class (a full msr_mask).
4067def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$SYSm), NoItinerary,
4068                  "mrs", "\t$Rd, $SYSm", []>,
4069              Requires<[IsThumb,IsMClass]> {
4070  bits<4> Rd;
4071  bits<8> SYSm;
4072  let Inst{31-12} = 0b11110011111011111000;
4073  let Inst{11-8} = Rd;
4074  let Inst{7-0} = SYSm;
4075
4076  let Unpredictable{20-16} = 0b11111;
4077  let Unpredictable{13} = 0b1;
4078}
4079
4080
4081// Move from ARM core register to Special Register
4082//
4083// A/R class MSR.
4084//
4085// No need to have both system and application versions, the encodings are the
4086// same and the assembly parser has no way to distinguish between them. The mask
4087// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4088// the mask with the fields to be accessed in the special register.
4089let Defs = [CPSR] in
4090def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
4091                   NoItinerary, "msr", "\t$mask, $Rn", []>,
4092               Requires<[IsThumb2,IsNotMClass]> {
4093  bits<5> mask;
4094  bits<4> Rn;
4095  let Inst{31-21} = 0b11110011100;
4096  let Inst{20}    = mask{4}; // R Bit
4097  let Inst{19-16} = Rn;
4098  let Inst{15-12} = 0b1000;
4099  let Inst{11-8}  = mask{3-0};
4100  let Inst{7-0}   = 0;
4101}
4102
4103// However, the MSR (banked register) system instruction (ARMv7VE) *does* have a
4104// separate encoding (distinguished by bit 5.
4105def t2MSRbanked : T2I<(outs), (ins banked_reg:$banked, rGPR:$Rn),
4106                      NoItinerary, "msr", "\t$banked, $Rn", []>,
4107                  Requires<[IsThumb, HasVirtualization]> {
4108  bits<6> banked;
4109  bits<4> Rn;
4110
4111  let Inst{31-21} = 0b11110011100;
4112  let Inst{20} = banked{5}; // R bit
4113  let Inst{19-16} = Rn;
4114  let Inst{15-12} = 0b1000;
4115  let Inst{11-8} = banked{3-0};
4116  let Inst{7-5} = 0b001;
4117  let Inst{4} = banked{4};
4118  let Inst{3-0} = 0b0000;
4119}
4120
4121
4122// M class MSR.
4123//
4124// Move from ARM core register to Special Register
4125let Defs = [CPSR] in
4126def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
4127                  NoItinerary, "msr", "\t$SYSm, $Rn", []>,
4128              Requires<[IsThumb,IsMClass]> {
4129  bits<12> SYSm;
4130  bits<4> Rn;
4131  let Inst{31-21} = 0b11110011100;
4132  let Inst{20}    = 0b0;
4133  let Inst{19-16} = Rn;
4134  let Inst{15-12} = 0b1000;
4135  let Inst{11-10} = SYSm{11-10};
4136  let Inst{9-8}   = 0b00;
4137  let Inst{7-0}   = SYSm{7-0};
4138
4139  let Unpredictable{20} = 0b1;
4140  let Unpredictable{13} = 0b1;
4141  let Unpredictable{9-8} = 0b11;
4142}
4143
4144
4145//===----------------------------------------------------------------------===//
4146// Move between coprocessor and ARM core register
4147//
4148
4149class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
4150                  list<dag> pattern>
4151  : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
4152          pattern> {
4153  let Inst{27-24} = 0b1110;
4154  let Inst{20} = direction;
4155  let Inst{4} = 1;
4156
4157  bits<4> Rt;
4158  bits<4> cop;
4159  bits<3> opc1;
4160  bits<3> opc2;
4161  bits<4> CRm;
4162  bits<4> CRn;
4163
4164  let Inst{15-12} = Rt;
4165  let Inst{11-8}  = cop;
4166  let Inst{23-21} = opc1;
4167  let Inst{7-5}   = opc2;
4168  let Inst{3-0}   = CRm;
4169  let Inst{19-16} = CRn;
4170}
4171
4172class t2MovRRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
4173                   list<dag> pattern = []>
4174  : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
4175  let Inst{27-24} = 0b1100;
4176  let Inst{23-21} = 0b010;
4177  let Inst{20} = direction;
4178
4179  bits<4> Rt;
4180  bits<4> Rt2;
4181  bits<4> cop;
4182  bits<4> opc1;
4183  bits<4> CRm;
4184
4185  let Inst{15-12} = Rt;
4186  let Inst{19-16} = Rt2;
4187  let Inst{11-8}  = cop;
4188  let Inst{7-4}   = opc1;
4189  let Inst{3-0}   = CRm;
4190}
4191
4192/* from ARM core register to coprocessor */
4193def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
4194           (outs),
4195           (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4196                c_imm:$CRm, imm0_7:$opc2),
4197           [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4198                         imm:$CRm, imm:$opc2)]>,
4199           ComplexDeprecationPredicate<"MCR">;
4200def : t2InstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4201                  (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4202                         c_imm:$CRm, 0, pred:$p)>;
4203def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
4204             (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4205                          c_imm:$CRm, imm0_7:$opc2),
4206             [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4207                            imm:$CRm, imm:$opc2)]> {
4208  let Predicates = [IsThumb2, PreV8];
4209}
4210def : t2InstAlias<"mcr2${p} $cop, $opc1, $Rt, $CRn, $CRm",
4211                  (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4212                          c_imm:$CRm, 0, pred:$p)>;
4213
4214/* from coprocessor to ARM core register */
4215def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
4216             (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4217                                  c_imm:$CRm, imm0_7:$opc2), []>;
4218def : t2InstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4219                  (t2MRC GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4220                         c_imm:$CRm, 0, pred:$p)>;
4221
4222def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
4223             (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4224                                  c_imm:$CRm, imm0_7:$opc2), []> {
4225  let Predicates = [IsThumb2, PreV8];
4226}
4227def : t2InstAlias<"mrc2${p} $cop, $opc1, $Rt, $CRn, $CRm",
4228                  (t2MRC2 GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4229                          c_imm:$CRm, 0, pred:$p)>;
4230
4231def : T2v6Pat<(int_arm_mrc  imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4232              (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4233
4234def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4235              (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4236
4237
4238/* from ARM core register to coprocessor */
4239def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, (outs),
4240                         (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2,
4241                         c_imm:$CRm),
4242                        [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4243                                       imm:$CRm)]>;
4244def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0, (outs),
4245                          (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2,
4246                           c_imm:$CRm),
4247                          [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
4248                                          GPR:$Rt2, imm:$CRm)]> {
4249  let Predicates = [IsThumb2, PreV8];
4250}
4251
4252/* from coprocessor to ARM core register */
4253def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1, (outs GPR:$Rt, GPR:$Rt2),
4254                          (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)>;
4255
4256def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1, (outs GPR:$Rt, GPR:$Rt2),
4257                           (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)> {
4258  let Predicates = [IsThumb2, PreV8];
4259}
4260
4261//===----------------------------------------------------------------------===//
4262// Other Coprocessor Instructions.
4263//
4264
4265def t2CDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4266                 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
4267                 "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
4268                 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4269                               imm:$CRm, imm:$opc2)]> {
4270  let Inst{27-24} = 0b1110;
4271
4272  bits<4> opc1;
4273  bits<4> CRn;
4274  bits<4> CRd;
4275  bits<4> cop;
4276  bits<3> opc2;
4277  bits<4> CRm;
4278
4279  let Inst{3-0}   = CRm;
4280  let Inst{4}     = 0;
4281  let Inst{7-5}   = opc2;
4282  let Inst{11-8}  = cop;
4283  let Inst{15-12} = CRd;
4284  let Inst{19-16} = CRn;
4285  let Inst{23-20} = opc1;
4286
4287  let Predicates = [IsThumb2, PreV8];
4288}
4289
4290def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4291                   c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
4292                   "cdp2", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
4293                   [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4294                                  imm:$CRm, imm:$opc2)]> {
4295  let Inst{27-24} = 0b1110;
4296
4297  bits<4> opc1;
4298  bits<4> CRn;
4299  bits<4> CRd;
4300  bits<4> cop;
4301  bits<3> opc2;
4302  bits<4> CRm;
4303
4304  let Inst{3-0}   = CRm;
4305  let Inst{4}     = 0;
4306  let Inst{7-5}   = opc2;
4307  let Inst{11-8}  = cop;
4308  let Inst{15-12} = CRd;
4309  let Inst{19-16} = CRn;
4310  let Inst{23-20} = opc1;
4311
4312  let Predicates = [IsThumb2, PreV8];
4313}
4314
4315
4316
4317//===----------------------------------------------------------------------===//
4318// ARMv8.1 Privilege Access Never extension
4319//
4320// SETPAN #imm1
4321
4322def t2SETPAN : T1I<(outs), (ins imm0_1:$imm), NoItinerary, "setpan\t$imm", []>,
4323               T1Misc<0b0110000>, Requires<[IsThumb2, HasV8, HasV8_1a]> {
4324  bits<1> imm;
4325
4326  let Inst{4} = 0b1;
4327  let Inst{3} = imm;
4328  let Inst{2-0} = 0b000;
4329
4330  let Unpredictable{4} = 0b1;
4331  let Unpredictable{2-0} = 0b111;
4332}
4333
4334//===----------------------------------------------------------------------===//
4335// ARMv8-M Security Extensions instructions
4336//
4337
4338let hasSideEffects = 1 in
4339def t2SG : T2I<(outs), (ins), NoItinerary, "sg", "", []>,
4340           Requires<[Has8MSecExt]> {
4341  let Inst = 0xe97fe97f;
4342}
4343
4344class T2TT<bits<2> at, string asm, list<dag> pattern>
4345  : T2I<(outs rGPR:$Rt), (ins GPRnopc:$Rn), NoItinerary, asm, "\t$Rt, $Rn",
4346        pattern> {
4347  bits<4> Rn;
4348  bits<4> Rt;
4349
4350  let Inst{31-20} = 0b111010000100;
4351  let Inst{19-16} = Rn;
4352  let Inst{15-12} = 0b1111;
4353  let Inst{11-8} = Rt;
4354  let Inst{7-6} = at;
4355  let Inst{5-0} = 0b000000;
4356
4357  let Unpredictable{5-0} = 0b111111;
4358}
4359
4360def t2TT   : T2TT<0b00, "tt",   []>, Requires<[IsThumb,Has8MSecExt]>;
4361def t2TTT  : T2TT<0b01, "ttt",  []>, Requires<[IsThumb,Has8MSecExt]>;
4362def t2TTA  : T2TT<0b10, "tta",  []>, Requires<[IsThumb,Has8MSecExt]>;
4363def t2TTAT : T2TT<0b11, "ttat", []>, Requires<[IsThumb,Has8MSecExt]>;
4364
4365//===----------------------------------------------------------------------===//
4366// Non-Instruction Patterns
4367//
4368
4369// SXT/UXT with no rotate
4370let AddedComplexity = 16 in {
4371def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
4372           Requires<[IsThumb2]>;
4373def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
4374           Requires<[IsThumb2]>;
4375def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
4376           Requires<[HasT2ExtractPack, IsThumb2]>;
4377def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
4378            (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
4379           Requires<[HasT2ExtractPack, IsThumb2]>;
4380def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
4381            (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
4382           Requires<[HasT2ExtractPack, IsThumb2]>;
4383}
4384
4385def : T2Pat<(sext_inreg rGPR:$Src, i8),  (t2SXTB rGPR:$Src, 0)>,
4386           Requires<[IsThumb2]>;
4387def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
4388           Requires<[IsThumb2]>;
4389def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
4390            (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
4391           Requires<[HasT2ExtractPack, IsThumb2]>;
4392def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
4393            (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
4394           Requires<[HasT2ExtractPack, IsThumb2]>;
4395
4396// Atomic load/store patterns
4397def : T2Pat<(atomic_load_8   t2addrmode_imm12:$addr),
4398            (t2LDRBi12  t2addrmode_imm12:$addr)>;
4399def : T2Pat<(atomic_load_8   t2addrmode_negimm8:$addr),
4400            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
4401def : T2Pat<(atomic_load_8   t2addrmode_so_reg:$addr),
4402            (t2LDRBs    t2addrmode_so_reg:$addr)>;
4403def : T2Pat<(atomic_load_16  t2addrmode_imm12:$addr),
4404            (t2LDRHi12  t2addrmode_imm12:$addr)>;
4405def : T2Pat<(atomic_load_16  t2addrmode_negimm8:$addr),
4406            (t2LDRHi8   t2addrmode_negimm8:$addr)>;
4407def : T2Pat<(atomic_load_16  t2addrmode_so_reg:$addr),
4408            (t2LDRHs    t2addrmode_so_reg:$addr)>;
4409def : T2Pat<(atomic_load_32  t2addrmode_imm12:$addr),
4410            (t2LDRi12   t2addrmode_imm12:$addr)>;
4411def : T2Pat<(atomic_load_32  t2addrmode_negimm8:$addr),
4412            (t2LDRi8    t2addrmode_negimm8:$addr)>;
4413def : T2Pat<(atomic_load_32  t2addrmode_so_reg:$addr),
4414            (t2LDRs     t2addrmode_so_reg:$addr)>;
4415def : T2Pat<(atomic_store_8  t2addrmode_imm12:$addr, GPR:$val),
4416            (t2STRBi12  GPR:$val, t2addrmode_imm12:$addr)>;
4417def : T2Pat<(atomic_store_8  t2addrmode_negimm8:$addr, GPR:$val),
4418            (t2STRBi8   GPR:$val, t2addrmode_negimm8:$addr)>;
4419def : T2Pat<(atomic_store_8  t2addrmode_so_reg:$addr, GPR:$val),
4420            (t2STRBs    GPR:$val, t2addrmode_so_reg:$addr)>;
4421def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
4422            (t2STRHi12  GPR:$val, t2addrmode_imm12:$addr)>;
4423def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
4424            (t2STRHi8   GPR:$val, t2addrmode_negimm8:$addr)>;
4425def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
4426            (t2STRHs    GPR:$val, t2addrmode_so_reg:$addr)>;
4427def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
4428            (t2STRi12   GPR:$val, t2addrmode_imm12:$addr)>;
4429def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
4430            (t2STRi8    GPR:$val, t2addrmode_negimm8:$addr)>;
4431def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
4432            (t2STRs     GPR:$val, t2addrmode_so_reg:$addr)>;
4433
4434let AddedComplexity = 8 in {
4435  def : T2Pat<(atomic_load_acquire_8 addr_offset_none:$addr),  (t2LDAB addr_offset_none:$addr)>;
4436  def : T2Pat<(atomic_load_acquire_16 addr_offset_none:$addr), (t2LDAH addr_offset_none:$addr)>;
4437  def : T2Pat<(atomic_load_acquire_32 addr_offset_none:$addr), (t2LDA  addr_offset_none:$addr)>;
4438  def : T2Pat<(atomic_store_release_8 addr_offset_none:$addr, GPR:$val),  (t2STLB GPR:$val, addr_offset_none:$addr)>;
4439  def : T2Pat<(atomic_store_release_16 addr_offset_none:$addr, GPR:$val), (t2STLH GPR:$val, addr_offset_none:$addr)>;
4440  def : T2Pat<(atomic_store_release_32 addr_offset_none:$addr, GPR:$val), (t2STL  GPR:$val, addr_offset_none:$addr)>;
4441}
4442
4443
4444//===----------------------------------------------------------------------===//
4445// Assembler aliases
4446//
4447
4448// Aliases for ADC without the ".w" optional width specifier.
4449def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
4450                  (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4451def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
4452                  (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
4453                           pred:$p, cc_out:$s)>;
4454
4455// Aliases for SBC without the ".w" optional width specifier.
4456def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
4457                  (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4458def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
4459                  (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
4460                           pred:$p, cc_out:$s)>;
4461
4462// Aliases for ADD without the ".w" optional width specifier.
4463def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4464        (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p,
4465         cc_out:$s)>;
4466def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
4467           (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
4468def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
4469              (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4470def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
4471                  (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
4472                           pred:$p, cc_out:$s)>;
4473// ... and with the destination and source register combined.
4474def : t2InstAlias<"add${s}${p} $Rdn, $imm",
4475      (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4476def : t2InstAlias<"add${p} $Rdn, $imm",
4477           (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
4478def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
4479            (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4480def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
4481                  (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
4482                           pred:$p, cc_out:$s)>;
4483
4484// add w/ negative immediates is just a sub.
4485def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4486        (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
4487                 cc_out:$s)>;
4488def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
4489           (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4490def : t2InstAlias<"add${s}${p} $Rdn, $imm",
4491      (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4492               cc_out:$s)>;
4493def : t2InstAlias<"add${p} $Rdn, $imm",
4494           (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4495
4496def : t2InstAlias<"add${s}${p}.w $Rd, $Rn, $imm",
4497        (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
4498                 cc_out:$s)>;
4499def : t2InstAlias<"addw${p} $Rd, $Rn, $imm",
4500           (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4501def : t2InstAlias<"add${s}${p}.w $Rdn, $imm",
4502      (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4503               cc_out:$s)>;
4504def : t2InstAlias<"addw${p} $Rdn, $imm",
4505           (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4506
4507
4508// Aliases for SUB without the ".w" optional width specifier.
4509def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
4510        (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4511def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
4512           (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
4513def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
4514              (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4515def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
4516                  (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
4517                           pred:$p, cc_out:$s)>;
4518// ... and with the destination and source register combined.
4519def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
4520      (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4521def : t2InstAlias<"sub${p} $Rdn, $imm",
4522           (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
4523def : t2InstAlias<"sub${s}${p}.w $Rdn, $Rm",
4524            (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4525def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
4526            (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4527def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
4528                  (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
4529                           pred:$p, cc_out:$s)>;
4530
4531// Alias for compares without the ".w" optional width specifier.
4532def : t2InstAlias<"cmn${p} $Rn, $Rm",
4533                  (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4534def : t2InstAlias<"teq${p} $Rn, $Rm",
4535                  (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4536def : t2InstAlias<"tst${p} $Rn, $Rm",
4537                  (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4538
4539// Memory barriers
4540def : InstAlias<"dmb${p}", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4541def : InstAlias<"dsb${p}", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4542def : InstAlias<"isb${p}", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4543
4544// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
4545// width specifier.
4546def : t2InstAlias<"ldr${p} $Rt, $addr",
4547                  (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4548def : t2InstAlias<"ldrb${p} $Rt, $addr",
4549                  (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4550def : t2InstAlias<"ldrh${p} $Rt, $addr",
4551                  (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4552def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4553                  (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4554def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4555                  (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4556
4557def : t2InstAlias<"ldr${p} $Rt, $addr",
4558                  (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4559def : t2InstAlias<"ldrb${p} $Rt, $addr",
4560                  (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4561def : t2InstAlias<"ldrh${p} $Rt, $addr",
4562                  (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4563def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4564                  (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4565def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4566                  (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4567
4568def : t2InstAlias<"ldr${p} $Rt, $addr",
4569                  (t2LDRpci GPRnopc:$Rt, t2ldrlabel:$addr, pred:$p)>;
4570def : t2InstAlias<"ldrb${p} $Rt, $addr",
4571                  (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4572def : t2InstAlias<"ldrh${p} $Rt, $addr",
4573                  (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4574def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4575                  (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4576def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4577                  (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4578
4579// Alias for MVN with(out) the ".w" optional width specifier.
4580def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
4581           (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4582def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
4583           (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
4584def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
4585           (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
4586
4587// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT with the
4588// input operands swapped when the shift amount is zero (i.e., unspecified).
4589def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4590                (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
4591            Requires<[HasT2ExtractPack, IsThumb2]>;
4592def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4593                (t2PKHBT rGPR:$Rd, rGPR:$Rm, rGPR:$Rn, 0, pred:$p), 0>,
4594            Requires<[HasT2ExtractPack, IsThumb2]>;
4595
4596// PUSH/POP aliases for STM/LDM
4597def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4598def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4599def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4600def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4601
4602// STMIA/STMIA_UPD aliases w/o the optional .w suffix
4603def : t2InstAlias<"stm${p} $Rn, $regs",
4604                  (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4605def : t2InstAlias<"stm${p} $Rn!, $regs",
4606                  (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4607
4608// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
4609def : t2InstAlias<"ldm${p} $Rn, $regs",
4610                  (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4611def : t2InstAlias<"ldm${p} $Rn!, $regs",
4612                  (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4613
4614// STMDB/STMDB_UPD aliases w/ the optional .w suffix
4615def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
4616                  (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4617def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
4618                  (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4619
4620// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
4621def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
4622                  (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4623def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
4624                  (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4625
4626// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
4627def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4628def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4629def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4630
4631
4632// Alias for RSB without the ".w" optional width specifier, and with optional
4633// implied destination register.
4634def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
4635           (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4636def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
4637           (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4638def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
4639           (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4640def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4641           (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4642                    cc_out:$s)>;
4643
4644// SSAT/USAT optional shift operand.
4645def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4646                  (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4647def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4648                  (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4649
4650// STM w/o the .w suffix.
4651def : t2InstAlias<"stm${p} $Rn, $regs",
4652                  (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4653
4654// Alias for STR, STRB, and STRH without the ".w" optional
4655// width specifier.
4656def : t2InstAlias<"str${p} $Rt, $addr",
4657                  (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4658def : t2InstAlias<"strb${p} $Rt, $addr",
4659                  (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4660def : t2InstAlias<"strh${p} $Rt, $addr",
4661                  (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4662
4663def : t2InstAlias<"str${p} $Rt, $addr",
4664                  (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4665def : t2InstAlias<"strb${p} $Rt, $addr",
4666                  (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4667def : t2InstAlias<"strh${p} $Rt, $addr",
4668                  (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4669
4670// Extend instruction optional rotate operand.
4671def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4672              (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
4673              Requires<[HasT2ExtractPack, IsThumb2]>;
4674def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4675              (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
4676              Requires<[HasT2ExtractPack, IsThumb2]>;
4677def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4678              (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
4679              Requires<[HasT2ExtractPack, IsThumb2]>;
4680def : InstAlias<"sxtb16${p} $Rd, $Rm",
4681              (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>,
4682              Requires<[HasT2ExtractPack, IsThumb2]>;
4683
4684def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4685                (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4686def : t2InstAlias<"sxth${p} $Rd, $Rm",
4687                (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4688def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4689                (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4690def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4691                (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4692
4693def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4694              (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
4695              Requires<[HasT2ExtractPack, IsThumb2]>;
4696def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4697              (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
4698              Requires<[HasT2ExtractPack, IsThumb2]>;
4699def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4700              (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
4701              Requires<[HasT2ExtractPack, IsThumb2]>;
4702def : InstAlias<"uxtb16${p} $Rd, $Rm",
4703              (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>,
4704              Requires<[HasT2ExtractPack, IsThumb2]>;
4705
4706def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4707                (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4708def : t2InstAlias<"uxth${p} $Rd, $Rm",
4709                (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4710def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4711                (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4712def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4713                (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4714
4715// Extend instruction w/o the ".w" optional width specifier.
4716def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4717                  (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4718def : InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4719                (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>,
4720                Requires<[HasT2ExtractPack, IsThumb2]>;
4721def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4722                  (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4723
4724def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4725                  (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4726def : InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4727                (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>,
4728                Requires<[HasT2ExtractPack, IsThumb2]>;
4729def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4730                  (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4731
4732
4733// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4734// for isel.
4735def : t2InstAlias<"mov${p} $Rd, $imm",
4736                  (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
4737def : t2InstAlias<"mvn${p} $Rd, $imm",
4738                  (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
4739// Same for AND <--> BIC
4740def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm",
4741                  (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
4742                           pred:$p, cc_out:$s)>;
4743def : t2InstAlias<"bic${s}${p} $Rdn, $imm",
4744                  (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
4745                           pred:$p, cc_out:$s)>;
4746def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm",
4747                  (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
4748                           pred:$p, cc_out:$s)>;
4749def : t2InstAlias<"and${s}${p} $Rdn, $imm",
4750                  (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
4751                           pred:$p, cc_out:$s)>;
4752// Likewise, "add Rd, t2_so_imm_neg" -> sub
4753def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4754                  (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
4755                           pred:$p, cc_out:$s)>;
4756def : t2InstAlias<"add${s}${p} $Rd, $imm",
4757                  (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm,
4758                           pred:$p, cc_out:$s)>;
4759// Same for CMP <--> CMN via t2_so_imm_neg
4760def : t2InstAlias<"cmp${p} $Rd, $imm",
4761                  (t2CMNri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
4762def : t2InstAlias<"cmn${p} $Rd, $imm",
4763                  (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
4764
4765
4766// Wide 'mul' encoding can be specified with only two operands.
4767def : t2InstAlias<"mul${p} $Rn, $Rm",
4768                  (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
4769
4770// "neg" is and alias for "rsb rd, rn, #0"
4771def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
4772                  (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
4773
4774// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
4775// these, unfortunately.
4776def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
4777                         (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4778def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
4779                          (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4780
4781def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
4782                         (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4783def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
4784                          (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4785
4786// ADR w/o the .w suffix
4787def : t2InstAlias<"adr${p} $Rd, $addr",
4788                  (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
4789
4790// LDR(literal) w/ alternate [pc, #imm] syntax.
4791def t2LDRpcrel   : t2AsmPseudo<"ldr${p} $Rt, $addr",
4792                         (ins GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4793def t2LDRBpcrel  : t2AsmPseudo<"ldrb${p} $Rt, $addr",
4794                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4795def t2LDRHpcrel  : t2AsmPseudo<"ldrh${p} $Rt, $addr",
4796                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4797def t2LDRSBpcrel  : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
4798                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4799def t2LDRSHpcrel  : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
4800                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4801    // Version w/ the .w suffix.
4802def : t2InstAlias<"ldr${p}.w $Rt, $addr",
4803                  (t2LDRpcrel GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p), 0>;
4804def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
4805                  (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4806def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
4807                  (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4808def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
4809                  (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4810def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
4811                  (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4812
4813def : t2InstAlias<"add${p} $Rd, pc, $imm",
4814                  (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>;
4815
4816// Pseudo instruction ldr Rt, =immediate
4817def t2LDRConstPool
4818  : t2AsmPseudo<"ldr${p} $Rt, $immediate",
4819                (ins GPRnopc:$Rt, const_pool_asm_imm:$immediate, pred:$p)>;
4820
4821// PLD/PLDW/PLI with alternate literal form.
4822def : t2InstAlias<"pld${p} $addr",
4823                  (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>;
4824def : InstAlias<"pli${p} $addr",
4825                 (t2PLIpci  t2ldr_pcrel_imm12:$addr, pred:$p), 0>,
4826      Requires<[IsThumb2,HasV7]>;
4827