1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * Copyright (C) 2014-2018 The Linux Foundation. All rights reserved.
4 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <[email protected]>
6 */
7
8 #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
9
10 #include <linux/debugfs.h>
11 #include <linux/dma-buf.h>
12
13 #include <drm/drm_atomic.h>
14 #include <drm/drm_atomic_uapi.h>
15 #include <drm/drm_blend.h>
16 #include <drm/drm_damage_helper.h>
17 #include <drm/drm_framebuffer.h>
18 #include <drm/drm_gem_atomic_helper.h>
19
20 #include "msm_drv.h"
21 #include "msm_mdss.h"
22 #include "dpu_kms.h"
23 #include "dpu_hw_sspp.h"
24 #include "dpu_hw_util.h"
25 #include "dpu_trace.h"
26 #include "dpu_crtc.h"
27 #include "dpu_vbif.h"
28 #include "dpu_plane.h"
29
30 #define DPU_DEBUG_PLANE(pl, fmt, ...) DRM_DEBUG_ATOMIC("plane%d " fmt,\
31 (pl) ? (pl)->base.base.id : -1, ##__VA_ARGS__)
32
33 #define DPU_ERROR_PLANE(pl, fmt, ...) DPU_ERROR("plane%d " fmt,\
34 (pl) ? (pl)->base.base.id : -1, ##__VA_ARGS__)
35
36 #define DECIMATED_DIMENSION(dim, deci) (((dim) + ((1 << (deci)) - 1)) >> (deci))
37 #define PHASE_STEP_SHIFT 21
38 #define PHASE_STEP_UNIT_SCALE ((int) (1 << PHASE_STEP_SHIFT))
39 #define PHASE_RESIDUAL 15
40
41 #define SHARP_STRENGTH_DEFAULT 32
42 #define SHARP_EDGE_THR_DEFAULT 112
43 #define SHARP_SMOOTH_THR_DEFAULT 8
44 #define SHARP_NOISE_THR_DEFAULT 2
45
46 #define DPU_PLANE_COLOR_FILL_FLAG BIT(31)
47 #define DPU_ZPOS_MAX 255
48
49 /*
50 * Default Preload Values
51 */
52 #define DPU_QSEED3_DEFAULT_PRELOAD_H 0x4
53 #define DPU_QSEED3_DEFAULT_PRELOAD_V 0x3
54 #define DPU_QSEED4_DEFAULT_PRELOAD_V 0x2
55 #define DPU_QSEED4_DEFAULT_PRELOAD_H 0x4
56
57 #define DEFAULT_REFRESH_RATE 60
58
59 static const uint32_t qcom_compressed_supported_formats[] = {
60 DRM_FORMAT_ABGR8888,
61 DRM_FORMAT_ARGB8888,
62 DRM_FORMAT_XBGR8888,
63 DRM_FORMAT_XRGB8888,
64 DRM_FORMAT_ARGB2101010,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_BGR565,
67
68 DRM_FORMAT_NV12,
69 DRM_FORMAT_P010,
70 };
71
72 /*
73 * struct dpu_plane - local dpu plane structure
74 * @aspace: address space pointer
75 * @csc_ptr: Points to dpu_csc_cfg structure to use for current
76 * @catalog: Points to dpu catalog structure
77 * @revalidate: force revalidation of all the plane properties
78 */
79 struct dpu_plane {
80 struct drm_plane base;
81
82 enum dpu_sspp pipe;
83
84 uint32_t color_fill;
85 bool is_error;
86 bool is_rt_pipe;
87 const struct dpu_mdss_cfg *catalog;
88 };
89
90 static const uint64_t supported_format_modifiers[] = {
91 DRM_FORMAT_MOD_QCOM_COMPRESSED,
92 DRM_FORMAT_MOD_LINEAR,
93 DRM_FORMAT_MOD_INVALID
94 };
95
96 #define to_dpu_plane(x) container_of(x, struct dpu_plane, base)
97
_dpu_plane_get_kms(struct drm_plane * plane)98 static struct dpu_kms *_dpu_plane_get_kms(struct drm_plane *plane)
99 {
100 struct msm_drm_private *priv = plane->dev->dev_private;
101
102 return to_dpu_kms(priv->kms);
103 }
104
105 /**
106 * _dpu_plane_calc_bw - calculate bandwidth required for a plane
107 * @catalog: Points to dpu catalog structure
108 * @fmt: Pointer to source buffer format
109 * @mode: Pointer to drm display mode
110 * @pipe_cfg: Pointer to pipe configuration
111 * Result: Updates calculated bandwidth in the plane state.
112 * BW Equation: src_w * src_h * bpp * fps * (v_total / v_dest)
113 * Prefill BW Equation: line src bytes * line_time
114 */
_dpu_plane_calc_bw(const struct dpu_mdss_cfg * catalog,const struct msm_format * fmt,const struct drm_display_mode * mode,struct dpu_sw_pipe_cfg * pipe_cfg)115 static u64 _dpu_plane_calc_bw(const struct dpu_mdss_cfg *catalog,
116 const struct msm_format *fmt,
117 const struct drm_display_mode *mode,
118 struct dpu_sw_pipe_cfg *pipe_cfg)
119 {
120 int src_width, src_height, dst_height, fps;
121 u64 plane_pixel_rate, plane_bit_rate;
122 u64 plane_prefill_bw;
123 u64 plane_bw;
124 u32 hw_latency_lines;
125 u64 scale_factor;
126 int vbp, vpw, vfp;
127
128 src_width = drm_rect_width(&pipe_cfg->src_rect);
129 src_height = drm_rect_height(&pipe_cfg->src_rect);
130 dst_height = drm_rect_height(&pipe_cfg->dst_rect);
131 fps = drm_mode_vrefresh(mode);
132 vbp = mode->vtotal - mode->vsync_end;
133 vpw = mode->vsync_end - mode->vsync_start;
134 vfp = mode->vsync_start - mode->vdisplay;
135 hw_latency_lines = catalog->perf->min_prefill_lines;
136 scale_factor = src_height > dst_height ?
137 mult_frac(src_height, 1, dst_height) : 1;
138
139 plane_pixel_rate = src_width * mode->vtotal * fps;
140 plane_bit_rate = plane_pixel_rate * fmt->bpp;
141
142 plane_bw = plane_bit_rate * scale_factor;
143
144 plane_prefill_bw = plane_bw * hw_latency_lines;
145
146 if ((vbp+vpw) > hw_latency_lines)
147 do_div(plane_prefill_bw, (vbp+vpw));
148 else if ((vbp+vpw+vfp) < hw_latency_lines)
149 do_div(plane_prefill_bw, (vbp+vpw+vfp));
150 else
151 do_div(plane_prefill_bw, hw_latency_lines);
152
153
154 return max(plane_bw, plane_prefill_bw);
155 }
156
157 /**
158 * _dpu_plane_calc_clk - calculate clock required for a plane
159 * @mode: Pointer to drm display mode
160 * @pipe_cfg: Pointer to pipe configuration
161 * Result: Updates calculated clock in the plane state.
162 * Clock equation: dst_w * v_total * fps * (src_h / dst_h)
163 */
_dpu_plane_calc_clk(const struct drm_display_mode * mode,struct dpu_sw_pipe_cfg * pipe_cfg)164 static u64 _dpu_plane_calc_clk(const struct drm_display_mode *mode,
165 struct dpu_sw_pipe_cfg *pipe_cfg)
166 {
167 int dst_width, src_height, dst_height, fps;
168 u64 plane_clk;
169
170 src_height = drm_rect_height(&pipe_cfg->src_rect);
171 dst_width = drm_rect_width(&pipe_cfg->dst_rect);
172 dst_height = drm_rect_height(&pipe_cfg->dst_rect);
173 fps = drm_mode_vrefresh(mode);
174
175 plane_clk =
176 dst_width * mode->vtotal * fps;
177
178 if (src_height > dst_height) {
179 plane_clk *= src_height;
180 do_div(plane_clk, dst_height);
181 }
182
183 return plane_clk;
184 }
185
186 /**
187 * _dpu_plane_calc_fill_level - calculate fill level of the given source format
188 * @plane: Pointer to drm plane
189 * @pipe: Pointer to software pipe
190 * @lut_usage: LUT usecase
191 * @fmt: Pointer to source buffer format
192 * @src_width: width of source buffer
193 * Return: fill level corresponding to the source buffer/format or 0 if error
194 */
_dpu_plane_calc_fill_level(struct drm_plane * plane,struct dpu_sw_pipe * pipe,enum dpu_qos_lut_usage lut_usage,const struct msm_format * fmt,u32 src_width)195 static int _dpu_plane_calc_fill_level(struct drm_plane *plane,
196 struct dpu_sw_pipe *pipe,
197 enum dpu_qos_lut_usage lut_usage,
198 const struct msm_format *fmt, u32 src_width)
199 {
200 struct dpu_plane *pdpu;
201 u32 fixed_buff_size;
202 u32 total_fl;
203
204 if (!fmt || !pipe || !src_width || !fmt->bpp) {
205 DPU_ERROR("invalid arguments\n");
206 return 0;
207 }
208
209 if (lut_usage == DPU_QOS_LUT_USAGE_NRT)
210 return 0;
211
212 pdpu = to_dpu_plane(plane);
213 fixed_buff_size = pdpu->catalog->caps->pixel_ram_size;
214
215 /* FIXME: in multirect case account for the src_width of all the planes */
216
217 if (fmt->fetch_type == MDP_PLANE_PSEUDO_PLANAR) {
218 if (fmt->chroma_sample == CHROMA_420) {
219 /* NV12 */
220 total_fl = (fixed_buff_size / 2) /
221 ((src_width + 32) * fmt->bpp);
222 } else {
223 /* non NV12 */
224 total_fl = (fixed_buff_size / 2) * 2 /
225 ((src_width + 32) * fmt->bpp);
226 }
227 } else {
228 if (pipe->multirect_mode == DPU_SSPP_MULTIRECT_PARALLEL) {
229 total_fl = (fixed_buff_size / 2) * 2 /
230 ((src_width + 32) * fmt->bpp);
231 } else {
232 total_fl = (fixed_buff_size) * 2 /
233 ((src_width + 32) * fmt->bpp);
234 }
235 }
236
237 DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc w:%u fl:%u\n",
238 pipe->sspp->idx - SSPP_VIG0,
239 &fmt->pixel_format,
240 src_width, total_fl);
241
242 return total_fl;
243 }
244
245 /**
246 * _dpu_plane_set_qos_lut - set QoS LUT of the given plane
247 * @plane: Pointer to drm plane
248 * @pipe: Pointer to software pipe
249 * @fmt: Pointer to source buffer format
250 * @pipe_cfg: Pointer to pipe configuration
251 */
_dpu_plane_set_qos_lut(struct drm_plane * plane,struct dpu_sw_pipe * pipe,const struct msm_format * fmt,struct dpu_sw_pipe_cfg * pipe_cfg)252 static void _dpu_plane_set_qos_lut(struct drm_plane *plane,
253 struct dpu_sw_pipe *pipe,
254 const struct msm_format *fmt, struct dpu_sw_pipe_cfg *pipe_cfg)
255 {
256 struct dpu_plane *pdpu = to_dpu_plane(plane);
257 struct dpu_hw_qos_cfg cfg;
258 u32 total_fl, lut_usage;
259
260 if (!pdpu->is_rt_pipe) {
261 lut_usage = DPU_QOS_LUT_USAGE_NRT;
262 } else {
263 if (fmt && MSM_FORMAT_IS_LINEAR(fmt))
264 lut_usage = DPU_QOS_LUT_USAGE_LINEAR;
265 else
266 lut_usage = DPU_QOS_LUT_USAGE_MACROTILE;
267 }
268
269 total_fl = _dpu_plane_calc_fill_level(plane, pipe, lut_usage, fmt,
270 drm_rect_width(&pipe_cfg->src_rect));
271
272 cfg.creq_lut = _dpu_hw_get_qos_lut(&pdpu->catalog->perf->qos_lut_tbl[lut_usage], total_fl);
273 cfg.danger_lut = pdpu->catalog->perf->danger_lut_tbl[lut_usage];
274 cfg.safe_lut = pdpu->catalog->perf->safe_lut_tbl[lut_usage];
275
276 if (pipe->sspp->idx != SSPP_CURSOR0 &&
277 pipe->sspp->idx != SSPP_CURSOR1 &&
278 pdpu->is_rt_pipe)
279 cfg.danger_safe_en = true;
280
281 DPU_DEBUG_PLANE(pdpu, "pnum:%d ds:%d is_rt:%d\n",
282 pdpu->pipe - SSPP_VIG0,
283 cfg.danger_safe_en,
284 pdpu->is_rt_pipe);
285
286 trace_dpu_perf_set_qos_luts(pipe->sspp->idx - SSPP_VIG0,
287 (fmt) ? fmt->pixel_format : 0,
288 pdpu->is_rt_pipe, total_fl, cfg.creq_lut, lut_usage);
289
290 DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc rt:%d fl:%u lut:0x%llx\n",
291 pdpu->pipe - SSPP_VIG0,
292 fmt ? &fmt->pixel_format : NULL,
293 pdpu->is_rt_pipe, total_fl, cfg.creq_lut);
294
295 trace_dpu_perf_set_danger_luts(pdpu->pipe - SSPP_VIG0,
296 (fmt) ? fmt->pixel_format : 0,
297 (fmt) ? fmt->fetch_mode : 0,
298 cfg.danger_lut,
299 cfg.safe_lut);
300
301 DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc mode:%d luts[0x%x, 0x%x]\n",
302 pdpu->pipe - SSPP_VIG0,
303 fmt ? &fmt->pixel_format : NULL,
304 fmt ? fmt->fetch_mode : -1,
305 cfg.danger_lut,
306 cfg.safe_lut);
307
308 pipe->sspp->ops.setup_qos_lut(pipe->sspp, &cfg);
309 }
310
311 /**
312 * _dpu_plane_set_qos_ctrl - set QoS control of the given plane
313 * @plane: Pointer to drm plane
314 * @pipe: Pointer to software pipe
315 * @enable: true to enable QoS control
316 */
_dpu_plane_set_qos_ctrl(struct drm_plane * plane,struct dpu_sw_pipe * pipe,bool enable)317 static void _dpu_plane_set_qos_ctrl(struct drm_plane *plane,
318 struct dpu_sw_pipe *pipe,
319 bool enable)
320 {
321 struct dpu_plane *pdpu = to_dpu_plane(plane);
322
323 if (!pdpu->is_rt_pipe)
324 enable = false;
325
326 DPU_DEBUG_PLANE(pdpu, "pnum:%d ds:%d is_rt:%d\n",
327 pdpu->pipe - SSPP_VIG0,
328 enable,
329 pdpu->is_rt_pipe);
330
331 pipe->sspp->ops.setup_qos_ctrl(pipe->sspp,
332 enable);
333 }
334
_dpu_plane_sspp_clk_force_ctrl(struct dpu_hw_sspp * sspp,struct dpu_hw_mdp * mdp,bool enable,bool * forced_on)335 static bool _dpu_plane_sspp_clk_force_ctrl(struct dpu_hw_sspp *sspp,
336 struct dpu_hw_mdp *mdp,
337 bool enable, bool *forced_on)
338 {
339 if (sspp->ops.setup_clk_force_ctrl) {
340 *forced_on = sspp->ops.setup_clk_force_ctrl(sspp, enable);
341 return true;
342 }
343
344 if (mdp->ops.setup_clk_force_ctrl) {
345 *forced_on = mdp->ops.setup_clk_force_ctrl(mdp, sspp->cap->clk_ctrl, enable);
346 return true;
347 }
348
349 return false;
350 }
351
352 /**
353 * _dpu_plane_set_ot_limit - set OT limit for the given plane
354 * @plane: Pointer to drm plane
355 * @pipe: Pointer to software pipe
356 * @pipe_cfg: Pointer to pipe configuration
357 * @frame_rate: CRTC's frame rate
358 */
_dpu_plane_set_ot_limit(struct drm_plane * plane,struct dpu_sw_pipe * pipe,struct dpu_sw_pipe_cfg * pipe_cfg,int frame_rate)359 static void _dpu_plane_set_ot_limit(struct drm_plane *plane,
360 struct dpu_sw_pipe *pipe,
361 struct dpu_sw_pipe_cfg *pipe_cfg,
362 int frame_rate)
363 {
364 struct dpu_plane *pdpu = to_dpu_plane(plane);
365 struct dpu_vbif_set_ot_params ot_params;
366 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
367 bool forced_on = false;
368
369 memset(&ot_params, 0, sizeof(ot_params));
370 ot_params.xin_id = pipe->sspp->cap->xin_id;
371 ot_params.num = pipe->sspp->idx - SSPP_NONE;
372 ot_params.width = drm_rect_width(&pipe_cfg->src_rect);
373 ot_params.height = drm_rect_height(&pipe_cfg->src_rect);
374 ot_params.is_wfd = !pdpu->is_rt_pipe;
375 ot_params.frame_rate = frame_rate;
376 ot_params.vbif_idx = VBIF_RT;
377 ot_params.rd = true;
378
379 if (!_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
380 true, &forced_on))
381 return;
382
383 dpu_vbif_set_ot_limit(dpu_kms, &ot_params);
384
385 if (forced_on)
386 _dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
387 false, &forced_on);
388 }
389
390 /**
391 * _dpu_plane_set_qos_remap - set vbif QoS for the given plane
392 * @plane: Pointer to drm plane
393 * @pipe: Pointer to software pipe
394 */
_dpu_plane_set_qos_remap(struct drm_plane * plane,struct dpu_sw_pipe * pipe)395 static void _dpu_plane_set_qos_remap(struct drm_plane *plane,
396 struct dpu_sw_pipe *pipe)
397 {
398 struct dpu_plane *pdpu = to_dpu_plane(plane);
399 struct dpu_vbif_set_qos_params qos_params;
400 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
401 bool forced_on = false;
402
403 memset(&qos_params, 0, sizeof(qos_params));
404 qos_params.vbif_idx = VBIF_RT;
405 qos_params.xin_id = pipe->sspp->cap->xin_id;
406 qos_params.num = pipe->sspp->idx - SSPP_VIG0;
407 qos_params.is_rt = pdpu->is_rt_pipe;
408
409 DPU_DEBUG_PLANE(pdpu, "pipe:%d vbif:%d xin:%d rt:%d\n",
410 qos_params.num,
411 qos_params.vbif_idx,
412 qos_params.xin_id, qos_params.is_rt);
413
414 if (!_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
415 true, &forced_on))
416 return;
417
418 dpu_vbif_set_qos_remap(dpu_kms, &qos_params);
419
420 if (forced_on)
421 _dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
422 false, &forced_on);
423 }
424
_dpu_plane_setup_scaler3(struct dpu_hw_sspp * pipe_hw,uint32_t src_w,uint32_t src_h,uint32_t dst_w,uint32_t dst_h,struct dpu_hw_scaler3_cfg * scale_cfg,const struct msm_format * fmt,uint32_t chroma_subsmpl_h,uint32_t chroma_subsmpl_v,unsigned int rotation)425 static void _dpu_plane_setup_scaler3(struct dpu_hw_sspp *pipe_hw,
426 uint32_t src_w, uint32_t src_h, uint32_t dst_w, uint32_t dst_h,
427 struct dpu_hw_scaler3_cfg *scale_cfg,
428 const struct msm_format *fmt,
429 uint32_t chroma_subsmpl_h, uint32_t chroma_subsmpl_v,
430 unsigned int rotation)
431 {
432 uint32_t i;
433 bool inline_rotation = rotation & DRM_MODE_ROTATE_90;
434
435 /*
436 * For inline rotation cases, scaler config is post-rotation,
437 * so swap the dimensions here. However, pixel extension will
438 * need pre-rotation settings.
439 */
440 if (inline_rotation)
441 swap(src_w, src_h);
442
443 scale_cfg->phase_step_x[DPU_SSPP_COMP_0] =
444 mult_frac((1 << PHASE_STEP_SHIFT), src_w, dst_w);
445 scale_cfg->phase_step_y[DPU_SSPP_COMP_0] =
446 mult_frac((1 << PHASE_STEP_SHIFT), src_h, dst_h);
447
448
449 scale_cfg->phase_step_y[DPU_SSPP_COMP_1_2] =
450 scale_cfg->phase_step_y[DPU_SSPP_COMP_0] / chroma_subsmpl_v;
451 scale_cfg->phase_step_x[DPU_SSPP_COMP_1_2] =
452 scale_cfg->phase_step_x[DPU_SSPP_COMP_0] / chroma_subsmpl_h;
453
454 scale_cfg->phase_step_x[DPU_SSPP_COMP_2] =
455 scale_cfg->phase_step_x[DPU_SSPP_COMP_1_2];
456 scale_cfg->phase_step_y[DPU_SSPP_COMP_2] =
457 scale_cfg->phase_step_y[DPU_SSPP_COMP_1_2];
458
459 scale_cfg->phase_step_x[DPU_SSPP_COMP_3] =
460 scale_cfg->phase_step_x[DPU_SSPP_COMP_0];
461 scale_cfg->phase_step_y[DPU_SSPP_COMP_3] =
462 scale_cfg->phase_step_y[DPU_SSPP_COMP_0];
463
464 for (i = 0; i < DPU_MAX_PLANES; i++) {
465 scale_cfg->src_width[i] = src_w;
466 scale_cfg->src_height[i] = src_h;
467 if (i == DPU_SSPP_COMP_1_2 || i == DPU_SSPP_COMP_2) {
468 scale_cfg->src_width[i] /= chroma_subsmpl_h;
469 scale_cfg->src_height[i] /= chroma_subsmpl_v;
470 }
471
472 if (pipe_hw->cap->sblk->scaler_blk.version >= 0x3000) {
473 scale_cfg->preload_x[i] = DPU_QSEED4_DEFAULT_PRELOAD_H;
474 scale_cfg->preload_y[i] = DPU_QSEED4_DEFAULT_PRELOAD_V;
475 } else {
476 scale_cfg->preload_x[i] = DPU_QSEED3_DEFAULT_PRELOAD_H;
477 scale_cfg->preload_y[i] = DPU_QSEED3_DEFAULT_PRELOAD_V;
478 }
479 }
480 if (!(MSM_FORMAT_IS_YUV(fmt)) && (src_h == dst_h)
481 && (src_w == dst_w))
482 return;
483
484 scale_cfg->dst_width = dst_w;
485 scale_cfg->dst_height = dst_h;
486 scale_cfg->y_rgb_filter_cfg = DPU_SCALE_BIL;
487 scale_cfg->uv_filter_cfg = DPU_SCALE_BIL;
488 scale_cfg->alpha_filter_cfg = DPU_SCALE_ALPHA_BIL;
489 scale_cfg->lut_flag = 0;
490 scale_cfg->blend_cfg = 1;
491 scale_cfg->enable = 1;
492 }
493
_dpu_plane_setup_pixel_ext(struct dpu_hw_scaler3_cfg * scale_cfg,struct dpu_hw_pixel_ext * pixel_ext,uint32_t src_w,uint32_t src_h,uint32_t chroma_subsmpl_h,uint32_t chroma_subsmpl_v)494 static void _dpu_plane_setup_pixel_ext(struct dpu_hw_scaler3_cfg *scale_cfg,
495 struct dpu_hw_pixel_ext *pixel_ext,
496 uint32_t src_w, uint32_t src_h,
497 uint32_t chroma_subsmpl_h, uint32_t chroma_subsmpl_v)
498 {
499 int i;
500
501 for (i = 0; i < DPU_MAX_PLANES; i++) {
502 if (i == DPU_SSPP_COMP_1_2 || i == DPU_SSPP_COMP_2) {
503 src_w /= chroma_subsmpl_h;
504 src_h /= chroma_subsmpl_v;
505 }
506
507 pixel_ext->num_ext_pxls_top[i] = src_h;
508 pixel_ext->num_ext_pxls_left[i] = src_w;
509 }
510 }
511
_dpu_plane_get_csc(struct dpu_sw_pipe * pipe,const struct msm_format * fmt)512 static const struct dpu_csc_cfg *_dpu_plane_get_csc(struct dpu_sw_pipe *pipe,
513 const struct msm_format *fmt)
514 {
515 const struct dpu_csc_cfg *csc_ptr;
516
517 if (!MSM_FORMAT_IS_YUV(fmt))
518 return NULL;
519
520 if (BIT(DPU_SSPP_CSC_10BIT) & pipe->sspp->cap->features)
521 csc_ptr = &dpu_csc10_YUV2RGB_601L;
522 else
523 csc_ptr = &dpu_csc_YUV2RGB_601L;
524
525 return csc_ptr;
526 }
527
_dpu_plane_setup_scaler(struct dpu_sw_pipe * pipe,const struct msm_format * fmt,bool color_fill,struct dpu_sw_pipe_cfg * pipe_cfg)528 static void _dpu_plane_setup_scaler(struct dpu_sw_pipe *pipe,
529 const struct msm_format *fmt, bool color_fill,
530 struct dpu_sw_pipe_cfg *pipe_cfg)
531 {
532 struct dpu_hw_sspp *pipe_hw = pipe->sspp;
533 const struct drm_format_info *info = drm_format_info(fmt->pixel_format);
534 struct dpu_hw_scaler3_cfg scaler3_cfg;
535 struct dpu_hw_pixel_ext pixel_ext;
536 u32 src_width = drm_rect_width(&pipe_cfg->src_rect);
537 u32 src_height = drm_rect_height(&pipe_cfg->src_rect);
538 u32 dst_width = drm_rect_width(&pipe_cfg->dst_rect);
539 u32 dst_height = drm_rect_height(&pipe_cfg->dst_rect);
540
541 memset(&scaler3_cfg, 0, sizeof(scaler3_cfg));
542 memset(&pixel_ext, 0, sizeof(pixel_ext));
543
544 /* don't chroma subsample if decimating */
545 /* update scaler. calculate default config for QSEED3 */
546 _dpu_plane_setup_scaler3(pipe_hw,
547 src_width,
548 src_height,
549 dst_width,
550 dst_height,
551 &scaler3_cfg, fmt,
552 info->hsub, info->vsub,
553 pipe_cfg->rotation);
554
555 /* configure pixel extension based on scalar config */
556 _dpu_plane_setup_pixel_ext(&scaler3_cfg, &pixel_ext,
557 src_width, src_height, info->hsub, info->vsub);
558
559 if (pipe_hw->ops.setup_pe)
560 pipe_hw->ops.setup_pe(pipe_hw,
561 &pixel_ext);
562
563 /**
564 * when programmed in multirect mode, scalar block will be
565 * bypassed. Still we need to update alpha and bitwidth
566 * ONLY for RECT0
567 */
568 if (pipe_hw->ops.setup_scaler &&
569 pipe->multirect_index != DPU_SSPP_RECT_1)
570 pipe_hw->ops.setup_scaler(pipe_hw,
571 &scaler3_cfg,
572 fmt);
573 }
574
_dpu_plane_color_fill_pipe(struct dpu_plane_state * pstate,struct dpu_sw_pipe * pipe,struct drm_rect * dst_rect,u32 fill_color,const struct msm_format * fmt)575 static void _dpu_plane_color_fill_pipe(struct dpu_plane_state *pstate,
576 struct dpu_sw_pipe *pipe,
577 struct drm_rect *dst_rect,
578 u32 fill_color,
579 const struct msm_format *fmt)
580 {
581 struct dpu_sw_pipe_cfg pipe_cfg;
582
583 /* update sspp */
584 if (!pipe->sspp->ops.setup_solidfill)
585 return;
586
587 pipe->sspp->ops.setup_solidfill(pipe, fill_color);
588
589 /* override scaler/decimation if solid fill */
590 pipe_cfg.dst_rect = *dst_rect;
591
592 pipe_cfg.src_rect.x1 = 0;
593 pipe_cfg.src_rect.y1 = 0;
594 pipe_cfg.src_rect.x2 =
595 drm_rect_width(&pipe_cfg.dst_rect);
596 pipe_cfg.src_rect.y2 =
597 drm_rect_height(&pipe_cfg.dst_rect);
598
599 if (pipe->sspp->ops.setup_format)
600 pipe->sspp->ops.setup_format(pipe, fmt, DPU_SSPP_SOLID_FILL);
601
602 if (pipe->sspp->ops.setup_rects)
603 pipe->sspp->ops.setup_rects(pipe, &pipe_cfg);
604
605 _dpu_plane_setup_scaler(pipe, fmt, true, &pipe_cfg);
606 }
607
608 /**
609 * _dpu_plane_color_fill - enables color fill on plane
610 * @pdpu: Pointer to DPU plane object
611 * @color: RGB fill color value, [23..16] Blue, [15..8] Green, [7..0] Red
612 * @alpha: 8-bit fill alpha value, 255 selects 100% alpha
613 */
_dpu_plane_color_fill(struct dpu_plane * pdpu,uint32_t color,uint32_t alpha)614 static void _dpu_plane_color_fill(struct dpu_plane *pdpu,
615 uint32_t color, uint32_t alpha)
616 {
617 const struct msm_format *fmt;
618 const struct drm_plane *plane = &pdpu->base;
619 struct msm_drm_private *priv = plane->dev->dev_private;
620 struct dpu_plane_state *pstate = to_dpu_plane_state(plane->state);
621 u32 fill_color = (color & 0xFFFFFF) | ((alpha & 0xFF) << 24);
622
623 DPU_DEBUG_PLANE(pdpu, "\n");
624
625 /*
626 * select fill format to match user property expectation,
627 * h/w only supports RGB variants
628 */
629 fmt = mdp_get_format(priv->kms, DRM_FORMAT_ABGR8888, 0);
630 /* should not happen ever */
631 if (!fmt)
632 return;
633
634 /* update sspp */
635 _dpu_plane_color_fill_pipe(pstate, &pstate->pipe, &pstate->pipe_cfg.dst_rect,
636 fill_color, fmt);
637
638 if (pstate->r_pipe.sspp)
639 _dpu_plane_color_fill_pipe(pstate, &pstate->r_pipe, &pstate->r_pipe_cfg.dst_rect,
640 fill_color, fmt);
641 }
642
dpu_plane_prepare_fb(struct drm_plane * plane,struct drm_plane_state * new_state)643 static int dpu_plane_prepare_fb(struct drm_plane *plane,
644 struct drm_plane_state *new_state)
645 {
646 struct drm_framebuffer *fb = new_state->fb;
647 struct dpu_plane *pdpu = to_dpu_plane(plane);
648 struct dpu_plane_state *pstate = to_dpu_plane_state(new_state);
649 struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base);
650 int ret;
651
652 if (!new_state->fb)
653 return 0;
654
655 DPU_DEBUG_PLANE(pdpu, "FB[%u]\n", fb->base.id);
656
657 /* cache aspace */
658 pstate->aspace = kms->base.aspace;
659
660 /*
661 * TODO: Need to sort out the msm_framebuffer_prepare() call below so
662 * we can use msm_atomic_prepare_fb() instead of doing the
663 * implicit fence and fb prepare by hand here.
664 */
665 drm_gem_plane_helper_prepare_fb(plane, new_state);
666
667 if (pstate->aspace) {
668 ret = msm_framebuffer_prepare(new_state->fb,
669 pstate->aspace, pstate->needs_dirtyfb);
670 if (ret) {
671 DPU_ERROR("failed to prepare framebuffer\n");
672 return ret;
673 }
674 }
675
676 return 0;
677 }
678
dpu_plane_cleanup_fb(struct drm_plane * plane,struct drm_plane_state * old_state)679 static void dpu_plane_cleanup_fb(struct drm_plane *plane,
680 struct drm_plane_state *old_state)
681 {
682 struct dpu_plane *pdpu = to_dpu_plane(plane);
683 struct dpu_plane_state *old_pstate;
684
685 if (!old_state || !old_state->fb)
686 return;
687
688 old_pstate = to_dpu_plane_state(old_state);
689
690 DPU_DEBUG_PLANE(pdpu, "FB[%u]\n", old_state->fb->base.id);
691
692 msm_framebuffer_cleanup(old_state->fb, old_pstate->aspace,
693 old_pstate->needs_dirtyfb);
694 }
695
dpu_plane_check_inline_rotation(struct dpu_plane * pdpu,struct dpu_sw_pipe * pipe,struct drm_rect src,const struct msm_format * fmt)696 static int dpu_plane_check_inline_rotation(struct dpu_plane *pdpu,
697 struct dpu_sw_pipe *pipe,
698 struct drm_rect src,
699 const struct msm_format *fmt)
700 {
701 const struct dpu_sspp_sub_blks *sblk = pipe->sspp->cap->sblk;
702 size_t num_formats;
703 const u32 *supported_formats;
704
705 if (!test_bit(DPU_SSPP_INLINE_ROTATION, &pipe->sspp->cap->features))
706 return -EINVAL;
707
708 if (!sblk->rotation_cfg) {
709 DPU_ERROR("invalid rotation cfg\n");
710 return -EINVAL;
711 }
712
713 if (drm_rect_width(&src) > sblk->rotation_cfg->rot_maxheight) {
714 DPU_DEBUG_PLANE(pdpu, "invalid height for inline rot:%d max:%d\n",
715 src.y2, sblk->rotation_cfg->rot_maxheight);
716 return -EINVAL;
717 }
718
719 supported_formats = sblk->rotation_cfg->rot_format_list;
720 num_formats = sblk->rotation_cfg->rot_num_formats;
721
722 if (!MSM_FORMAT_IS_UBWC(fmt) ||
723 !dpu_find_format(fmt->pixel_format, supported_formats, num_formats))
724 return -EINVAL;
725
726 return 0;
727 }
728
dpu_plane_atomic_check_pipe(struct dpu_plane * pdpu,struct dpu_sw_pipe * pipe,struct dpu_sw_pipe_cfg * pipe_cfg,const struct msm_format * fmt,const struct drm_display_mode * mode)729 static int dpu_plane_atomic_check_pipe(struct dpu_plane *pdpu,
730 struct dpu_sw_pipe *pipe,
731 struct dpu_sw_pipe_cfg *pipe_cfg,
732 const struct msm_format *fmt,
733 const struct drm_display_mode *mode)
734 {
735 uint32_t min_src_size;
736 struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base);
737 int ret;
738
739 min_src_size = MSM_FORMAT_IS_YUV(fmt) ? 2 : 1;
740
741 if (MSM_FORMAT_IS_YUV(fmt) &&
742 !pipe->sspp->cap->sblk->csc_blk.len) {
743 DPU_DEBUG_PLANE(pdpu,
744 "plane doesn't have csc for yuv\n");
745 return -EINVAL;
746 }
747
748 /* check src bounds */
749 if (drm_rect_width(&pipe_cfg->src_rect) < min_src_size ||
750 drm_rect_height(&pipe_cfg->src_rect) < min_src_size) {
751 DPU_DEBUG_PLANE(pdpu, "invalid source " DRM_RECT_FMT "\n",
752 DRM_RECT_ARG(&pipe_cfg->src_rect));
753 return -E2BIG;
754 }
755
756 /* valid yuv image */
757 if (MSM_FORMAT_IS_YUV(fmt) &&
758 (pipe_cfg->src_rect.x1 & 0x1 ||
759 pipe_cfg->src_rect.y1 & 0x1 ||
760 drm_rect_width(&pipe_cfg->src_rect) & 0x1 ||
761 drm_rect_height(&pipe_cfg->src_rect) & 0x1)) {
762 DPU_DEBUG_PLANE(pdpu, "invalid yuv source " DRM_RECT_FMT "\n",
763 DRM_RECT_ARG(&pipe_cfg->src_rect));
764 return -EINVAL;
765 }
766
767 /* min dst support */
768 if (drm_rect_width(&pipe_cfg->dst_rect) < 0x1 ||
769 drm_rect_height(&pipe_cfg->dst_rect) < 0x1) {
770 DPU_DEBUG_PLANE(pdpu, "invalid dest rect " DRM_RECT_FMT "\n",
771 DRM_RECT_ARG(&pipe_cfg->dst_rect));
772 return -EINVAL;
773 }
774
775 if (pipe_cfg->rotation & DRM_MODE_ROTATE_90) {
776 ret = dpu_plane_check_inline_rotation(pdpu, pipe, pipe_cfg->src_rect, fmt);
777 if (ret)
778 return ret;
779 }
780
781 /* max clk check */
782 if (_dpu_plane_calc_clk(mode, pipe_cfg) > kms->perf.max_core_clk_rate) {
783 DPU_DEBUG_PLANE(pdpu, "plane exceeds max mdp core clk limits\n");
784 return -E2BIG;
785 }
786
787 return 0;
788 }
789
790 #define MAX_UPSCALE_RATIO 20
791 #define MAX_DOWNSCALE_RATIO 4
792
dpu_plane_atomic_check_nosspp(struct drm_plane * plane,struct drm_plane_state * new_plane_state,const struct drm_crtc_state * crtc_state)793 static int dpu_plane_atomic_check_nosspp(struct drm_plane *plane,
794 struct drm_plane_state *new_plane_state,
795 const struct drm_crtc_state *crtc_state)
796 {
797 int i, ret = 0, min_scale, max_scale;
798 struct dpu_plane *pdpu = to_dpu_plane(plane);
799 struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base);
800 u64 max_mdp_clk_rate = kms->perf.max_core_clk_rate;
801 struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state);
802 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
803 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
804 struct drm_rect fb_rect = { 0 };
805 uint32_t max_linewidth;
806
807 min_scale = FRAC_16_16(1, MAX_UPSCALE_RATIO);
808 max_scale = MAX_DOWNSCALE_RATIO << 16;
809
810 ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state,
811 min_scale,
812 max_scale,
813 true, true);
814 if (ret) {
815 DPU_DEBUG_PLANE(pdpu, "Check plane state failed (%d)\n", ret);
816 return ret;
817 }
818 if (!new_plane_state->visible)
819 return 0;
820
821 pstate->stage = DPU_STAGE_0 + pstate->base.normalized_zpos;
822 if (pstate->stage >= pdpu->catalog->caps->max_mixer_blendstages) {
823 DPU_ERROR("> %d plane stages assigned\n",
824 pdpu->catalog->caps->max_mixer_blendstages - DPU_STAGE_0);
825 return -EINVAL;
826 }
827
828 /* state->src is 16.16, src_rect is not */
829 drm_rect_fp_to_int(&pipe_cfg->src_rect, &new_plane_state->src);
830
831 pipe_cfg->dst_rect = new_plane_state->dst;
832
833 fb_rect.x2 = new_plane_state->fb->width;
834 fb_rect.y2 = new_plane_state->fb->height;
835
836 /* Ensure fb size is supported */
837 if (drm_rect_width(&fb_rect) > DPU_MAX_IMG_WIDTH ||
838 drm_rect_height(&fb_rect) > DPU_MAX_IMG_HEIGHT) {
839 DPU_DEBUG_PLANE(pdpu, "invalid framebuffer " DRM_RECT_FMT "\n",
840 DRM_RECT_ARG(&fb_rect));
841 return -E2BIG;
842 }
843
844 ret = dpu_format_populate_plane_sizes(new_plane_state->fb, &pstate->layout);
845 if (ret) {
846 DPU_ERROR_PLANE(pdpu, "failed to get format plane sizes, %d\n", ret);
847 return ret;
848 }
849
850 for (i = 0; i < pstate->layout.num_planes; i++)
851 if (pstate->layout.plane_pitch[i] > DPU_SSPP_MAX_PITCH_SIZE)
852 return -E2BIG;
853
854 max_linewidth = pdpu->catalog->caps->max_linewidth;
855
856 drm_rect_rotate(&pipe_cfg->src_rect,
857 new_plane_state->fb->width, new_plane_state->fb->height,
858 new_plane_state->rotation);
859
860 if ((drm_rect_width(&pipe_cfg->src_rect) > max_linewidth) ||
861 _dpu_plane_calc_clk(&crtc_state->adjusted_mode, pipe_cfg) > max_mdp_clk_rate) {
862 if (drm_rect_width(&pipe_cfg->src_rect) > 2 * max_linewidth) {
863 DPU_DEBUG_PLANE(pdpu, "invalid src " DRM_RECT_FMT " line:%u\n",
864 DRM_RECT_ARG(&pipe_cfg->src_rect), max_linewidth);
865 return -E2BIG;
866 }
867
868 *r_pipe_cfg = *pipe_cfg;
869 pipe_cfg->src_rect.x2 = (pipe_cfg->src_rect.x1 + pipe_cfg->src_rect.x2) >> 1;
870 pipe_cfg->dst_rect.x2 = (pipe_cfg->dst_rect.x1 + pipe_cfg->dst_rect.x2) >> 1;
871 r_pipe_cfg->src_rect.x1 = pipe_cfg->src_rect.x2;
872 r_pipe_cfg->dst_rect.x1 = pipe_cfg->dst_rect.x2;
873 } else {
874 memset(r_pipe_cfg, 0, sizeof(*r_pipe_cfg));
875 }
876
877 drm_rect_rotate_inv(&pipe_cfg->src_rect,
878 new_plane_state->fb->width, new_plane_state->fb->height,
879 new_plane_state->rotation);
880 if (drm_rect_width(&r_pipe_cfg->src_rect) != 0)
881 drm_rect_rotate_inv(&r_pipe_cfg->src_rect,
882 new_plane_state->fb->width, new_plane_state->fb->height,
883 new_plane_state->rotation);
884
885 pstate->needs_qos_remap = drm_atomic_crtc_needs_modeset(crtc_state);
886
887 return 0;
888 }
889
dpu_plane_is_multirect_parallel_capable(struct dpu_hw_sspp * sspp,struct dpu_sw_pipe_cfg * pipe_cfg,const struct msm_format * fmt,uint32_t max_linewidth)890 static int dpu_plane_is_multirect_parallel_capable(struct dpu_hw_sspp *sspp,
891 struct dpu_sw_pipe_cfg *pipe_cfg,
892 const struct msm_format *fmt,
893 uint32_t max_linewidth)
894 {
895 if (drm_rect_width(&pipe_cfg->src_rect) != drm_rect_width(&pipe_cfg->dst_rect) ||
896 drm_rect_height(&pipe_cfg->src_rect) != drm_rect_height(&pipe_cfg->dst_rect))
897 return false;
898
899 if (pipe_cfg->rotation & DRM_MODE_ROTATE_90)
900 return false;
901
902 if (MSM_FORMAT_IS_YUV(fmt))
903 return false;
904
905 if (MSM_FORMAT_IS_UBWC(fmt) &&
906 drm_rect_width(&pipe_cfg->src_rect) > max_linewidth / 2)
907 return false;
908
909 if (!test_bit(DPU_SSPP_SMART_DMA_V1, &sspp->cap->features) &&
910 !test_bit(DPU_SSPP_SMART_DMA_V2, &sspp->cap->features))
911 return false;
912
913 return true;
914 }
915
dpu_plane_atomic_check_sspp(struct drm_plane * plane,struct drm_atomic_state * state,const struct drm_crtc_state * crtc_state)916 static int dpu_plane_atomic_check_sspp(struct drm_plane *plane,
917 struct drm_atomic_state *state,
918 const struct drm_crtc_state *crtc_state)
919 {
920 struct drm_plane_state *new_plane_state =
921 drm_atomic_get_new_plane_state(state, plane);
922 struct dpu_plane *pdpu = to_dpu_plane(plane);
923 struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state);
924 struct dpu_sw_pipe *pipe = &pstate->pipe;
925 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
926 const struct msm_format *fmt;
927 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
928 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
929 uint32_t supported_rotations;
930 const struct dpu_sspp_cfg *pipe_hw_caps;
931 const struct dpu_sspp_sub_blks *sblk;
932 int ret = 0;
933
934 pipe_hw_caps = pipe->sspp->cap;
935 sblk = pipe->sspp->cap->sblk;
936
937 /*
938 * We already have verified scaling against platform limitations.
939 * Now check if the SSPP supports scaling at all.
940 */
941 if (!sblk->scaler_blk.len &&
942 ((drm_rect_width(&new_plane_state->src) >> 16 !=
943 drm_rect_width(&new_plane_state->dst)) ||
944 (drm_rect_height(&new_plane_state->src) >> 16 !=
945 drm_rect_height(&new_plane_state->dst))))
946 return -ERANGE;
947
948 fmt = msm_framebuffer_format(new_plane_state->fb);
949
950 supported_rotations = DRM_MODE_REFLECT_MASK | DRM_MODE_ROTATE_0;
951
952 if (pipe_hw_caps->features & BIT(DPU_SSPP_INLINE_ROTATION))
953 supported_rotations |= DRM_MODE_ROTATE_90;
954
955 pipe_cfg->rotation = drm_rotation_simplify(new_plane_state->rotation,
956 supported_rotations);
957 r_pipe_cfg->rotation = pipe_cfg->rotation;
958
959 ret = dpu_plane_atomic_check_pipe(pdpu, pipe, pipe_cfg, fmt,
960 &crtc_state->adjusted_mode);
961 if (ret)
962 return ret;
963
964 if (drm_rect_width(&r_pipe_cfg->src_rect) != 0) {
965 ret = dpu_plane_atomic_check_pipe(pdpu, r_pipe, r_pipe_cfg, fmt,
966 &crtc_state->adjusted_mode);
967 if (ret)
968 return ret;
969 }
970
971 return 0;
972 }
973
dpu_plane_try_multirect_parallel(struct dpu_sw_pipe * pipe,struct dpu_sw_pipe_cfg * pipe_cfg,struct dpu_sw_pipe * r_pipe,struct dpu_sw_pipe_cfg * r_pipe_cfg,struct dpu_hw_sspp * sspp,const struct msm_format * fmt,uint32_t max_linewidth)974 static bool dpu_plane_try_multirect_parallel(struct dpu_sw_pipe *pipe, struct dpu_sw_pipe_cfg *pipe_cfg,
975 struct dpu_sw_pipe *r_pipe, struct dpu_sw_pipe_cfg *r_pipe_cfg,
976 struct dpu_hw_sspp *sspp, const struct msm_format *fmt,
977 uint32_t max_linewidth)
978 {
979 r_pipe->sspp = NULL;
980
981 pipe->multirect_index = DPU_SSPP_RECT_SOLO;
982 pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
983
984 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO;
985 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
986
987 if (drm_rect_width(&r_pipe_cfg->src_rect) != 0) {
988 if (!dpu_plane_is_multirect_parallel_capable(pipe->sspp, pipe_cfg, fmt, max_linewidth) ||
989 !dpu_plane_is_multirect_parallel_capable(pipe->sspp, r_pipe_cfg, fmt, max_linewidth))
990 return false;
991
992 r_pipe->sspp = pipe->sspp;
993
994 pipe->multirect_index = DPU_SSPP_RECT_0;
995 pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL;
996
997 r_pipe->multirect_index = DPU_SSPP_RECT_1;
998 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL;
999 }
1000
1001 return true;
1002 }
1003
dpu_plane_atomic_check(struct drm_plane * plane,struct drm_atomic_state * state)1004 static int dpu_plane_atomic_check(struct drm_plane *plane,
1005 struct drm_atomic_state *state)
1006 {
1007 struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
1008 plane);
1009 int ret = 0;
1010 struct dpu_plane *pdpu = to_dpu_plane(plane);
1011 struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state);
1012 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
1013 struct dpu_sw_pipe *pipe = &pstate->pipe;
1014 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
1015 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
1016 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
1017 const struct drm_crtc_state *crtc_state = NULL;
1018 uint32_t max_linewidth = dpu_kms->catalog->caps->max_linewidth;
1019
1020 if (new_plane_state->crtc)
1021 crtc_state = drm_atomic_get_new_crtc_state(state,
1022 new_plane_state->crtc);
1023
1024 pipe->sspp = dpu_rm_get_sspp(&dpu_kms->rm, pdpu->pipe);
1025
1026 if (!pipe->sspp)
1027 return -EINVAL;
1028
1029 ret = dpu_plane_atomic_check_nosspp(plane, new_plane_state, crtc_state);
1030 if (ret)
1031 return ret;
1032
1033 if (!new_plane_state->visible)
1034 return 0;
1035
1036 if (!dpu_plane_try_multirect_parallel(pipe, pipe_cfg, r_pipe, r_pipe_cfg,
1037 pipe->sspp,
1038 msm_framebuffer_format(new_plane_state->fb),
1039 max_linewidth)) {
1040 DPU_DEBUG_PLANE(pdpu, "invalid " DRM_RECT_FMT " /" DRM_RECT_FMT
1041 " max_line:%u, can't use split source\n",
1042 DRM_RECT_ARG(&pipe_cfg->src_rect),
1043 DRM_RECT_ARG(&r_pipe_cfg->src_rect),
1044 max_linewidth);
1045 return -E2BIG;
1046 }
1047
1048 return dpu_plane_atomic_check_sspp(plane, state, crtc_state);
1049 }
1050
dpu_plane_virtual_atomic_check(struct drm_plane * plane,struct drm_atomic_state * state)1051 static int dpu_plane_virtual_atomic_check(struct drm_plane *plane,
1052 struct drm_atomic_state *state)
1053 {
1054 struct drm_plane_state *plane_state =
1055 drm_atomic_get_plane_state(state, plane);
1056 struct drm_plane_state *old_plane_state =
1057 drm_atomic_get_old_plane_state(state, plane);
1058 struct dpu_plane_state *pstate = to_dpu_plane_state(plane_state);
1059 struct drm_crtc_state *crtc_state;
1060 int ret;
1061
1062 if (IS_ERR(plane_state))
1063 return PTR_ERR(plane_state);
1064
1065 if (plane_state->crtc)
1066 crtc_state = drm_atomic_get_new_crtc_state(state,
1067 plane_state->crtc);
1068
1069 ret = dpu_plane_atomic_check_nosspp(plane, plane_state, crtc_state);
1070 if (ret)
1071 return ret;
1072
1073 if (!plane_state->visible) {
1074 /*
1075 * resources are freed by dpu_crtc_assign_plane_resources(),
1076 * but clean them here.
1077 */
1078 pstate->pipe.sspp = NULL;
1079 pstate->r_pipe.sspp = NULL;
1080
1081 return 0;
1082 }
1083
1084 /*
1085 * Force resource reallocation if the format of FB or src/dst have
1086 * changed. We might need to allocate different SSPP or SSPPs for this
1087 * plane than the one used previously.
1088 */
1089 if (!old_plane_state || !old_plane_state->fb ||
1090 old_plane_state->src_w != plane_state->src_w ||
1091 old_plane_state->src_h != plane_state->src_h ||
1092 old_plane_state->src_w != plane_state->src_w ||
1093 old_plane_state->crtc_h != plane_state->crtc_h ||
1094 msm_framebuffer_format(old_plane_state->fb) !=
1095 msm_framebuffer_format(plane_state->fb))
1096 crtc_state->planes_changed = true;
1097
1098 return 0;
1099 }
1100
dpu_plane_virtual_assign_resources(struct drm_crtc * crtc,struct dpu_global_state * global_state,struct drm_atomic_state * state,struct drm_plane_state * plane_state)1101 static int dpu_plane_virtual_assign_resources(struct drm_crtc *crtc,
1102 struct dpu_global_state *global_state,
1103 struct drm_atomic_state *state,
1104 struct drm_plane_state *plane_state)
1105 {
1106 const struct drm_crtc_state *crtc_state = NULL;
1107 struct drm_plane *plane = plane_state->plane;
1108 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
1109 struct dpu_rm_sspp_requirements reqs;
1110 struct dpu_plane_state *pstate;
1111 struct dpu_sw_pipe *pipe;
1112 struct dpu_sw_pipe *r_pipe;
1113 struct dpu_sw_pipe_cfg *pipe_cfg;
1114 struct dpu_sw_pipe_cfg *r_pipe_cfg;
1115 const struct msm_format *fmt;
1116
1117 if (plane_state->crtc)
1118 crtc_state = drm_atomic_get_new_crtc_state(state,
1119 plane_state->crtc);
1120
1121 pstate = to_dpu_plane_state(plane_state);
1122 pipe = &pstate->pipe;
1123 r_pipe = &pstate->r_pipe;
1124 pipe_cfg = &pstate->pipe_cfg;
1125 r_pipe_cfg = &pstate->r_pipe_cfg;
1126
1127 pipe->sspp = NULL;
1128 r_pipe->sspp = NULL;
1129
1130 if (!plane_state->fb)
1131 return -EINVAL;
1132
1133 fmt = msm_framebuffer_format(plane_state->fb);
1134 reqs.yuv = MSM_FORMAT_IS_YUV(fmt);
1135 reqs.scale = (plane_state->src_w >> 16 != plane_state->crtc_w) ||
1136 (plane_state->src_h >> 16 != plane_state->crtc_h);
1137
1138 reqs.rot90 = drm_rotation_90_or_270(plane_state->rotation);
1139
1140 pipe->sspp = dpu_rm_reserve_sspp(&dpu_kms->rm, global_state, crtc, &reqs);
1141 if (!pipe->sspp)
1142 return -ENODEV;
1143
1144 if (!dpu_plane_try_multirect_parallel(pipe, pipe_cfg, r_pipe, r_pipe_cfg,
1145 pipe->sspp,
1146 msm_framebuffer_format(plane_state->fb),
1147 dpu_kms->catalog->caps->max_linewidth)) {
1148 /* multirect is not possible, use two SSPP blocks */
1149 r_pipe->sspp = dpu_rm_reserve_sspp(&dpu_kms->rm, global_state, crtc, &reqs);
1150 if (!r_pipe->sspp)
1151 return -ENODEV;
1152
1153 pipe->multirect_index = DPU_SSPP_RECT_SOLO;
1154 pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
1155
1156 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO;
1157 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
1158 }
1159
1160 return dpu_plane_atomic_check_sspp(plane, state, crtc_state);
1161 }
1162
dpu_assign_plane_resources(struct dpu_global_state * global_state,struct drm_atomic_state * state,struct drm_crtc * crtc,struct drm_plane_state ** states,unsigned int num_planes)1163 int dpu_assign_plane_resources(struct dpu_global_state *global_state,
1164 struct drm_atomic_state *state,
1165 struct drm_crtc *crtc,
1166 struct drm_plane_state **states,
1167 unsigned int num_planes)
1168 {
1169 unsigned int i;
1170
1171 for (i = 0; i < num_planes; i++) {
1172 struct drm_plane_state *plane_state = states[i];
1173
1174 if (!plane_state ||
1175 !plane_state->visible)
1176 continue;
1177
1178 int ret = dpu_plane_virtual_assign_resources(crtc, global_state,
1179 state, plane_state);
1180 if (ret)
1181 return ret;
1182 }
1183
1184 return 0;
1185 }
1186
dpu_plane_flush_csc(struct dpu_plane * pdpu,struct dpu_sw_pipe * pipe)1187 static void dpu_plane_flush_csc(struct dpu_plane *pdpu, struct dpu_sw_pipe *pipe)
1188 {
1189 const struct msm_format *format =
1190 msm_framebuffer_format(pdpu->base.state->fb);
1191 const struct dpu_csc_cfg *csc_ptr;
1192
1193 if (!pipe->sspp || !pipe->sspp->ops.setup_csc)
1194 return;
1195
1196 csc_ptr = _dpu_plane_get_csc(pipe, format);
1197 if (!csc_ptr)
1198 return;
1199
1200 DPU_DEBUG_PLANE(pdpu, "using 0x%X 0x%X 0x%X...\n",
1201 csc_ptr->csc_mv[0],
1202 csc_ptr->csc_mv[1],
1203 csc_ptr->csc_mv[2]);
1204
1205 pipe->sspp->ops.setup_csc(pipe->sspp, csc_ptr);
1206
1207 }
1208
1209 /**
1210 * dpu_plane_flush - final plane operations before commit flush
1211 * @plane: Pointer to drm plane structure
1212 */
dpu_plane_flush(struct drm_plane * plane)1213 void dpu_plane_flush(struct drm_plane *plane)
1214 {
1215 struct dpu_plane *pdpu;
1216 struct dpu_plane_state *pstate;
1217
1218 if (!plane || !plane->state) {
1219 DPU_ERROR("invalid plane\n");
1220 return;
1221 }
1222
1223 pdpu = to_dpu_plane(plane);
1224 pstate = to_dpu_plane_state(plane->state);
1225
1226 /*
1227 * These updates have to be done immediately before the plane flush
1228 * timing, and may not be moved to the atomic_update/mode_set functions.
1229 */
1230 if (pdpu->is_error)
1231 /* force white frame with 100% alpha pipe output on error */
1232 _dpu_plane_color_fill(pdpu, 0xFFFFFF, 0xFF);
1233 else if (pdpu->color_fill & DPU_PLANE_COLOR_FILL_FLAG)
1234 /* force 100% alpha */
1235 _dpu_plane_color_fill(pdpu, pdpu->color_fill, 0xFF);
1236 else {
1237 dpu_plane_flush_csc(pdpu, &pstate->pipe);
1238 dpu_plane_flush_csc(pdpu, &pstate->r_pipe);
1239 }
1240
1241 /* flag h/w flush complete */
1242 if (plane->state)
1243 pstate->pending = false;
1244 }
1245
1246 /**
1247 * dpu_plane_set_error: enable/disable error condition
1248 * @plane: pointer to drm_plane structure
1249 * @error: error value to set
1250 */
dpu_plane_set_error(struct drm_plane * plane,bool error)1251 void dpu_plane_set_error(struct drm_plane *plane, bool error)
1252 {
1253 struct dpu_plane *pdpu;
1254
1255 if (!plane)
1256 return;
1257
1258 pdpu = to_dpu_plane(plane);
1259 pdpu->is_error = error;
1260 }
1261
dpu_plane_sspp_update_pipe(struct drm_plane * plane,struct dpu_sw_pipe * pipe,struct dpu_sw_pipe_cfg * pipe_cfg,const struct msm_format * fmt,int frame_rate,struct dpu_hw_fmt_layout * layout)1262 static void dpu_plane_sspp_update_pipe(struct drm_plane *plane,
1263 struct dpu_sw_pipe *pipe,
1264 struct dpu_sw_pipe_cfg *pipe_cfg,
1265 const struct msm_format *fmt,
1266 int frame_rate,
1267 struct dpu_hw_fmt_layout *layout)
1268 {
1269 uint32_t src_flags;
1270 struct dpu_plane *pdpu = to_dpu_plane(plane);
1271 struct drm_plane_state *state = plane->state;
1272 struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1273
1274 if (layout && pipe->sspp->ops.setup_sourceaddress) {
1275 trace_dpu_plane_set_scanout(pipe, layout);
1276 pipe->sspp->ops.setup_sourceaddress(pipe, layout);
1277 }
1278
1279 /* override for color fill */
1280 if (pdpu->color_fill & DPU_PLANE_COLOR_FILL_FLAG) {
1281 _dpu_plane_set_qos_ctrl(plane, pipe, false);
1282
1283 /* skip remaining processing on color fill */
1284 return;
1285 }
1286
1287 if (pipe->sspp->ops.setup_rects) {
1288 pipe->sspp->ops.setup_rects(pipe,
1289 pipe_cfg);
1290 }
1291
1292 _dpu_plane_setup_scaler(pipe, fmt, false, pipe_cfg);
1293
1294 if (pipe->sspp->ops.setup_multirect)
1295 pipe->sspp->ops.setup_multirect(
1296 pipe);
1297
1298 if (pipe->sspp->ops.setup_format) {
1299 unsigned int rotation = pipe_cfg->rotation;
1300
1301 src_flags = 0x0;
1302
1303 if (rotation & DRM_MODE_REFLECT_X)
1304 src_flags |= DPU_SSPP_FLIP_LR;
1305
1306 if (rotation & DRM_MODE_REFLECT_Y)
1307 src_flags |= DPU_SSPP_FLIP_UD;
1308
1309 if (rotation & DRM_MODE_ROTATE_90)
1310 src_flags |= DPU_SSPP_ROT_90;
1311
1312 /* update format */
1313 pipe->sspp->ops.setup_format(pipe, fmt, src_flags);
1314
1315 if (pipe->sspp->ops.setup_cdp) {
1316 const struct dpu_perf_cfg *perf = pdpu->catalog->perf;
1317
1318 pipe->sspp->ops.setup_cdp(pipe, fmt,
1319 perf->cdp_cfg[DPU_PERF_CDP_USAGE_RT].rd_enable);
1320 }
1321 }
1322
1323 _dpu_plane_set_qos_lut(plane, pipe, fmt, pipe_cfg);
1324
1325 if (pipe->sspp->idx != SSPP_CURSOR0 &&
1326 pipe->sspp->idx != SSPP_CURSOR1)
1327 _dpu_plane_set_ot_limit(plane, pipe, pipe_cfg, frame_rate);
1328
1329 if (pstate->needs_qos_remap)
1330 _dpu_plane_set_qos_remap(plane, pipe);
1331 }
1332
dpu_plane_sspp_atomic_update(struct drm_plane * plane,struct drm_plane_state * new_state)1333 static void dpu_plane_sspp_atomic_update(struct drm_plane *plane,
1334 struct drm_plane_state *new_state)
1335 {
1336 struct dpu_plane *pdpu = to_dpu_plane(plane);
1337 struct drm_plane_state *state = plane->state;
1338 struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1339 struct dpu_sw_pipe *pipe = &pstate->pipe;
1340 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
1341 struct drm_crtc *crtc = state->crtc;
1342 struct drm_framebuffer *fb = state->fb;
1343 bool is_rt_pipe;
1344 const struct msm_format *fmt =
1345 msm_framebuffer_format(fb);
1346 struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
1347 struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
1348
1349 pstate->pending = true;
1350
1351 is_rt_pipe = (dpu_crtc_get_client_type(crtc) != NRT_CLIENT);
1352 pstate->needs_qos_remap |= (is_rt_pipe != pdpu->is_rt_pipe);
1353 pdpu->is_rt_pipe = is_rt_pipe;
1354
1355 dpu_format_populate_addrs(pstate->aspace, new_state->fb, &pstate->layout);
1356
1357 DPU_DEBUG_PLANE(pdpu, "FB[%u] " DRM_RECT_FP_FMT "->crtc%u " DRM_RECT_FMT
1358 ", %p4cc ubwc %d\n", fb->base.id, DRM_RECT_FP_ARG(&state->src),
1359 crtc->base.id, DRM_RECT_ARG(&state->dst),
1360 &fmt->pixel_format, MSM_FORMAT_IS_UBWC(fmt));
1361
1362 dpu_plane_sspp_update_pipe(plane, pipe, pipe_cfg, fmt,
1363 drm_mode_vrefresh(&crtc->mode),
1364 &pstate->layout);
1365
1366 if (r_pipe->sspp) {
1367 dpu_plane_sspp_update_pipe(plane, r_pipe, r_pipe_cfg, fmt,
1368 drm_mode_vrefresh(&crtc->mode),
1369 &pstate->layout);
1370 }
1371
1372 if (pstate->needs_qos_remap)
1373 pstate->needs_qos_remap = false;
1374
1375 pstate->plane_fetch_bw = _dpu_plane_calc_bw(pdpu->catalog, fmt,
1376 &crtc->mode, pipe_cfg);
1377
1378 pstate->plane_clk = _dpu_plane_calc_clk(&crtc->mode, pipe_cfg);
1379
1380 if (r_pipe->sspp) {
1381 pstate->plane_fetch_bw += _dpu_plane_calc_bw(pdpu->catalog, fmt, &crtc->mode, r_pipe_cfg);
1382
1383 pstate->plane_clk = max(pstate->plane_clk, _dpu_plane_calc_clk(&crtc->mode, r_pipe_cfg));
1384 }
1385 }
1386
_dpu_plane_atomic_disable(struct drm_plane * plane)1387 static void _dpu_plane_atomic_disable(struct drm_plane *plane)
1388 {
1389 struct drm_plane_state *state = plane->state;
1390 struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1391 struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
1392
1393 trace_dpu_plane_disable(DRMID(plane), false,
1394 pstate->pipe.multirect_mode);
1395
1396 if (r_pipe->sspp) {
1397 r_pipe->multirect_index = DPU_SSPP_RECT_SOLO;
1398 r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
1399
1400 if (r_pipe->sspp->ops.setup_multirect)
1401 r_pipe->sspp->ops.setup_multirect(r_pipe);
1402 }
1403
1404 pstate->pending = true;
1405 }
1406
dpu_plane_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)1407 static void dpu_plane_atomic_update(struct drm_plane *plane,
1408 struct drm_atomic_state *state)
1409 {
1410 struct dpu_plane *pdpu = to_dpu_plane(plane);
1411 struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
1412 plane);
1413
1414 pdpu->is_error = false;
1415
1416 DPU_DEBUG_PLANE(pdpu, "\n");
1417
1418 if (!new_state->visible) {
1419 _dpu_plane_atomic_disable(plane);
1420 } else {
1421 dpu_plane_sspp_atomic_update(plane, new_state);
1422 }
1423 }
1424
dpu_plane_destroy_state(struct drm_plane * plane,struct drm_plane_state * state)1425 static void dpu_plane_destroy_state(struct drm_plane *plane,
1426 struct drm_plane_state *state)
1427 {
1428 __drm_atomic_helper_plane_destroy_state(state);
1429 kfree(to_dpu_plane_state(state));
1430 }
1431
1432 static struct drm_plane_state *
dpu_plane_duplicate_state(struct drm_plane * plane)1433 dpu_plane_duplicate_state(struct drm_plane *plane)
1434 {
1435 struct dpu_plane *pdpu;
1436 struct dpu_plane_state *pstate;
1437 struct dpu_plane_state *old_state;
1438
1439 if (!plane) {
1440 DPU_ERROR("invalid plane\n");
1441 return NULL;
1442 } else if (!plane->state) {
1443 DPU_ERROR("invalid plane state\n");
1444 return NULL;
1445 }
1446
1447 old_state = to_dpu_plane_state(plane->state);
1448 pdpu = to_dpu_plane(plane);
1449 pstate = kmemdup(old_state, sizeof(*old_state), GFP_KERNEL);
1450 if (!pstate) {
1451 DPU_ERROR_PLANE(pdpu, "failed to allocate state\n");
1452 return NULL;
1453 }
1454
1455 DPU_DEBUG_PLANE(pdpu, "\n");
1456
1457 pstate->pending = false;
1458
1459 __drm_atomic_helper_plane_duplicate_state(plane, &pstate->base);
1460
1461 return &pstate->base;
1462 }
1463
1464 static const char * const multirect_mode_name[] = {
1465 [DPU_SSPP_MULTIRECT_NONE] = "none",
1466 [DPU_SSPP_MULTIRECT_PARALLEL] = "parallel",
1467 [DPU_SSPP_MULTIRECT_TIME_MX] = "time_mx",
1468 };
1469
1470 static const char * const multirect_index_name[] = {
1471 [DPU_SSPP_RECT_SOLO] = "solo",
1472 [DPU_SSPP_RECT_0] = "rect_0",
1473 [DPU_SSPP_RECT_1] = "rect_1",
1474 };
1475
dpu_get_multirect_mode(enum dpu_sspp_multirect_mode mode)1476 static const char *dpu_get_multirect_mode(enum dpu_sspp_multirect_mode mode)
1477 {
1478 if (WARN_ON(mode >= ARRAY_SIZE(multirect_mode_name)))
1479 return "unknown";
1480
1481 return multirect_mode_name[mode];
1482 }
1483
dpu_get_multirect_index(enum dpu_sspp_multirect_index index)1484 static const char *dpu_get_multirect_index(enum dpu_sspp_multirect_index index)
1485 {
1486 if (WARN_ON(index >= ARRAY_SIZE(multirect_index_name)))
1487 return "unknown";
1488
1489 return multirect_index_name[index];
1490 }
1491
dpu_plane_atomic_print_state(struct drm_printer * p,const struct drm_plane_state * state)1492 static void dpu_plane_atomic_print_state(struct drm_printer *p,
1493 const struct drm_plane_state *state)
1494 {
1495 const struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1496 const struct dpu_sw_pipe *pipe = &pstate->pipe;
1497 const struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
1498 const struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
1499 const struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
1500
1501 drm_printf(p, "\tstage=%d\n", pstate->stage);
1502
1503 if (pipe->sspp) {
1504 drm_printf(p, "\tsspp[0]=%s\n", pipe->sspp->cap->name);
1505 drm_printf(p, "\tmultirect_mode[0]=%s\n",
1506 dpu_get_multirect_mode(pipe->multirect_mode));
1507 drm_printf(p, "\tmultirect_index[0]=%s\n",
1508 dpu_get_multirect_index(pipe->multirect_index));
1509 drm_printf(p, "\tsrc[0]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&pipe_cfg->src_rect));
1510 drm_printf(p, "\tdst[0]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&pipe_cfg->dst_rect));
1511 }
1512
1513 if (r_pipe->sspp) {
1514 drm_printf(p, "\tsspp[1]=%s\n", r_pipe->sspp->cap->name);
1515 drm_printf(p, "\tmultirect_mode[1]=%s\n",
1516 dpu_get_multirect_mode(r_pipe->multirect_mode));
1517 drm_printf(p, "\tmultirect_index[1]=%s\n",
1518 dpu_get_multirect_index(r_pipe->multirect_index));
1519 drm_printf(p, "\tsrc[1]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&r_pipe_cfg->src_rect));
1520 drm_printf(p, "\tdst[1]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&r_pipe_cfg->dst_rect));
1521 }
1522 }
1523
dpu_plane_reset(struct drm_plane * plane)1524 static void dpu_plane_reset(struct drm_plane *plane)
1525 {
1526 struct dpu_plane *pdpu;
1527 struct dpu_plane_state *pstate;
1528
1529 if (!plane) {
1530 DPU_ERROR("invalid plane\n");
1531 return;
1532 }
1533
1534 pdpu = to_dpu_plane(plane);
1535 DPU_DEBUG_PLANE(pdpu, "\n");
1536
1537 /* remove previous state, if present */
1538 if (plane->state) {
1539 dpu_plane_destroy_state(plane, plane->state);
1540 plane->state = NULL;
1541 }
1542
1543 pstate = kzalloc(sizeof(*pstate), GFP_KERNEL);
1544 if (!pstate) {
1545 DPU_ERROR_PLANE(pdpu, "failed to allocate state\n");
1546 return;
1547 }
1548
1549 __drm_atomic_helper_plane_reset(plane, &pstate->base);
1550 }
1551
1552 #ifdef CONFIG_DEBUG_FS
dpu_plane_danger_signal_ctrl(struct drm_plane * plane,bool enable)1553 void dpu_plane_danger_signal_ctrl(struct drm_plane *plane, bool enable)
1554 {
1555 struct dpu_plane *pdpu = to_dpu_plane(plane);
1556 struct dpu_plane_state *pstate = to_dpu_plane_state(plane->state);
1557 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
1558
1559 if (!pdpu->is_rt_pipe)
1560 return;
1561
1562 pm_runtime_get_sync(&dpu_kms->pdev->dev);
1563 _dpu_plane_set_qos_ctrl(plane, &pstate->pipe, enable);
1564 if (pstate->r_pipe.sspp)
1565 _dpu_plane_set_qos_ctrl(plane, &pstate->r_pipe, enable);
1566 pm_runtime_put_sync(&dpu_kms->pdev->dev);
1567 }
1568 #endif
1569
dpu_plane_format_mod_supported(struct drm_plane * plane,uint32_t format,uint64_t modifier)1570 static bool dpu_plane_format_mod_supported(struct drm_plane *plane,
1571 uint32_t format, uint64_t modifier)
1572 {
1573 struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
1574 bool has_no_ubwc = (dpu_kms->mdss->ubwc_enc_version == 0) &&
1575 (dpu_kms->mdss->ubwc_dec_version == 0);
1576
1577 if (modifier == DRM_FORMAT_MOD_LINEAR)
1578 return true;
1579
1580 if (modifier == DRM_FORMAT_MOD_QCOM_COMPRESSED && !has_no_ubwc)
1581 return dpu_find_format(format, qcom_compressed_supported_formats,
1582 ARRAY_SIZE(qcom_compressed_supported_formats));
1583
1584 return false;
1585 }
1586
1587 static const struct drm_plane_funcs dpu_plane_funcs = {
1588 .update_plane = drm_atomic_helper_update_plane,
1589 .disable_plane = drm_atomic_helper_disable_plane,
1590 .reset = dpu_plane_reset,
1591 .atomic_duplicate_state = dpu_plane_duplicate_state,
1592 .atomic_destroy_state = dpu_plane_destroy_state,
1593 .atomic_print_state = dpu_plane_atomic_print_state,
1594 .format_mod_supported = dpu_plane_format_mod_supported,
1595 };
1596
1597 static const struct drm_plane_helper_funcs dpu_plane_helper_funcs = {
1598 .prepare_fb = dpu_plane_prepare_fb,
1599 .cleanup_fb = dpu_plane_cleanup_fb,
1600 .atomic_check = dpu_plane_atomic_check,
1601 .atomic_update = dpu_plane_atomic_update,
1602 };
1603
1604 static const struct drm_plane_helper_funcs dpu_plane_virtual_helper_funcs = {
1605 .prepare_fb = dpu_plane_prepare_fb,
1606 .cleanup_fb = dpu_plane_cleanup_fb,
1607 .atomic_check = dpu_plane_virtual_atomic_check,
1608 .atomic_update = dpu_plane_atomic_update,
1609 };
1610
1611 /* initialize plane */
dpu_plane_init_common(struct drm_device * dev,enum drm_plane_type type,unsigned long possible_crtcs,bool inline_rotation,const uint32_t * format_list,uint32_t num_formats,enum dpu_sspp pipe)1612 static struct drm_plane *dpu_plane_init_common(struct drm_device *dev,
1613 enum drm_plane_type type,
1614 unsigned long possible_crtcs,
1615 bool inline_rotation,
1616 const uint32_t *format_list,
1617 uint32_t num_formats,
1618 enum dpu_sspp pipe)
1619 {
1620 struct drm_plane *plane = NULL;
1621 struct dpu_plane *pdpu;
1622 struct msm_drm_private *priv = dev->dev_private;
1623 struct dpu_kms *kms = to_dpu_kms(priv->kms);
1624 uint32_t supported_rotations;
1625 int ret;
1626
1627 pdpu = drmm_universal_plane_alloc(dev, struct dpu_plane, base,
1628 0xff, &dpu_plane_funcs,
1629 format_list, num_formats,
1630 supported_format_modifiers, type, NULL);
1631 if (IS_ERR(pdpu))
1632 return ERR_CAST(pdpu);
1633
1634 /* cache local stuff for later */
1635 plane = &pdpu->base;
1636 pdpu->pipe = pipe;
1637
1638 pdpu->catalog = kms->catalog;
1639
1640 ret = drm_plane_create_zpos_property(plane, 0, 0, DPU_ZPOS_MAX);
1641 if (ret)
1642 DPU_ERROR("failed to install zpos property, rc = %d\n", ret);
1643
1644 drm_plane_create_alpha_property(plane);
1645 drm_plane_create_blend_mode_property(plane,
1646 BIT(DRM_MODE_BLEND_PIXEL_NONE) |
1647 BIT(DRM_MODE_BLEND_PREMULTI) |
1648 BIT(DRM_MODE_BLEND_COVERAGE));
1649
1650 supported_rotations = DRM_MODE_REFLECT_MASK | DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
1651
1652 if (inline_rotation)
1653 supported_rotations |= DRM_MODE_ROTATE_MASK;
1654
1655 drm_plane_create_rotation_property(plane,
1656 DRM_MODE_ROTATE_0, supported_rotations);
1657
1658 drm_plane_enable_fb_damage_clips(plane);
1659
1660 DPU_DEBUG("%s created for pipe:%u id:%u\n", plane->name,
1661 pipe, plane->base.id);
1662 return plane;
1663 }
1664
1665 /**
1666 * dpu_plane_init - create new dpu plane for the given pipe
1667 * @dev: Pointer to DRM device
1668 * @pipe: dpu hardware pipe identifier
1669 * @type: Plane type - PRIMARY/OVERLAY/CURSOR
1670 * @possible_crtcs: bitmask of crtc that can be attached to the given pipe
1671 *
1672 * Initialize the plane.
1673 */
dpu_plane_init(struct drm_device * dev,uint32_t pipe,enum drm_plane_type type,unsigned long possible_crtcs)1674 struct drm_plane *dpu_plane_init(struct drm_device *dev,
1675 uint32_t pipe, enum drm_plane_type type,
1676 unsigned long possible_crtcs)
1677 {
1678 struct drm_plane *plane = NULL;
1679 struct msm_drm_private *priv = dev->dev_private;
1680 struct dpu_kms *kms = to_dpu_kms(priv->kms);
1681 struct dpu_hw_sspp *pipe_hw;
1682
1683 /* initialize underlying h/w driver */
1684 pipe_hw = dpu_rm_get_sspp(&kms->rm, pipe);
1685 if (!pipe_hw || !pipe_hw->cap || !pipe_hw->cap->sblk) {
1686 DPU_ERROR("[%u]SSPP is invalid\n", pipe);
1687 return ERR_PTR(-EINVAL);
1688 }
1689
1690
1691 plane = dpu_plane_init_common(dev, type, possible_crtcs,
1692 pipe_hw->cap->features & BIT(DPU_SSPP_INLINE_ROTATION),
1693 pipe_hw->cap->sblk->format_list,
1694 pipe_hw->cap->sblk->num_formats,
1695 pipe);
1696 if (IS_ERR(plane))
1697 return plane;
1698
1699 drm_plane_helper_add(plane, &dpu_plane_helper_funcs);
1700
1701 DPU_DEBUG("%s created for pipe:%u id:%u\n", plane->name,
1702 pipe, plane->base.id);
1703
1704 return plane;
1705 }
1706
1707 /**
1708 * dpu_plane_init_virtual - create new virtualized DPU plane
1709 * @dev: Pointer to DRM device
1710 * @type: Plane type - PRIMARY/OVERLAY/CURSOR
1711 * @possible_crtcs: bitmask of crtc that can be attached to the given pipe
1712 *
1713 * Initialize the virtual plane with no backing SSPP / pipe.
1714 */
dpu_plane_init_virtual(struct drm_device * dev,enum drm_plane_type type,unsigned long possible_crtcs)1715 struct drm_plane *dpu_plane_init_virtual(struct drm_device *dev,
1716 enum drm_plane_type type,
1717 unsigned long possible_crtcs)
1718 {
1719 struct drm_plane *plane = NULL;
1720 struct msm_drm_private *priv = dev->dev_private;
1721 struct dpu_kms *kms = to_dpu_kms(priv->kms);
1722 bool has_inline_rotation = false;
1723 const u32 *format_list = NULL;
1724 u32 num_formats = 0;
1725 int i;
1726
1727 /* Determine the largest configuration that we can implement */
1728 for (i = 0; i < kms->catalog->sspp_count; i++) {
1729 const struct dpu_sspp_cfg *cfg = &kms->catalog->sspp[i];
1730
1731 if (test_bit(DPU_SSPP_INLINE_ROTATION, &cfg->features))
1732 has_inline_rotation = true;
1733
1734 if (!format_list ||
1735 cfg->sblk->csc_blk.len) {
1736 format_list = cfg->sblk->format_list;
1737 num_formats = cfg->sblk->num_formats;
1738 }
1739 }
1740
1741 plane = dpu_plane_init_common(dev, type, possible_crtcs,
1742 has_inline_rotation,
1743 format_list,
1744 num_formats,
1745 SSPP_NONE);
1746 if (IS_ERR(plane))
1747 return plane;
1748
1749 drm_plane_helper_add(plane, &dpu_plane_virtual_helper_funcs);
1750
1751 DPU_DEBUG("%s created virtual id:%u\n", plane->name, plane->base.id);
1752
1753 return plane;
1754 }
1755