/aosp_15_r20/prebuilts/clang-tools/linux-x86/lib64/clang/19/include/ |
H A D | hvx_hexagon_protos.h | 63 #define Q6_V_vsplat_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_lvsplatw)(Rt) argument 129 #define Q6_Q_vsetq_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_WRAP… argument 151 #define Q6_vmem_QnRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nqpred_ai)(__BUILT… argument 162 #define Q6_vmem_QnRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_nqpred_ai)(_… argument 173 #define Q6_vmem_QRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_qpred_ai)(__B… argument 184 #define Q6_vmem_QRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_qpred_ai)(__BUILTIN… argument 536 #define Q6_V_valign_VVR(Vu,Vv,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_valignb)(Vu,Vv,Rt) argument 569 #define Q6_V_vand_QR(Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)(__BUILTIN_VECTOR_WR… argument 580 #define Q6_V_vandor_VQR(Vx,Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt_acc)(Vx,__BUIL… argument 591 #define Q6_Q_vand_VR(Vu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_W… argument [all …]
|
/aosp_15_r20/prebuilts/clang/host/linux-x86/clang-r530567/lib/clang/19/include/ |
D | hvx_hexagon_protos.h | 63 #define Q6_V_vsplat_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_lvsplatw)(Rt) argument 129 #define Q6_Q_vsetq_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_WRAP… argument 151 #define Q6_vmem_QnRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nqpred_ai)(__BUILT… argument 162 #define Q6_vmem_QnRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_nqpred_ai)(_… argument 173 #define Q6_vmem_QRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_qpred_ai)(__B… argument 184 #define Q6_vmem_QRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_qpred_ai)(__BUILTIN… argument 536 #define Q6_V_valign_VVR(Vu,Vv,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_valignb)(Vu,Vv,Rt) argument 569 #define Q6_V_vand_QR(Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)(__BUILTIN_VECTOR_WR… argument 580 #define Q6_V_vandor_VQR(Vx,Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt_acc)(Vx,__BUIL… argument 591 #define Q6_Q_vand_VR(Vu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_W… argument [all …]
|
/aosp_15_r20/prebuilts/clang/host/linux-x86/clang-r530567b/lib/clang/19/include/ |
D | hvx_hexagon_protos.h | 63 #define Q6_V_vsplat_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_lvsplatw)(Rt) argument 129 #define Q6_Q_vsetq_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_WRAP… argument 151 #define Q6_vmem_QnRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nqpred_ai)(__BUILT… argument 162 #define Q6_vmem_QnRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_nqpred_ai)(_… argument 173 #define Q6_vmem_QRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_qpred_ai)(__B… argument 184 #define Q6_vmem_QRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_qpred_ai)(__BUILTIN… argument 536 #define Q6_V_valign_VVR(Vu,Vv,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_valignb)(Vu,Vv,Rt) argument 569 #define Q6_V_vand_QR(Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)(__BUILTIN_VECTOR_WR… argument 580 #define Q6_V_vandor_VQR(Vx,Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt_acc)(Vx,__BUIL… argument 591 #define Q6_Q_vand_VR(Vu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_W… argument [all …]
|
/aosp_15_r20/prebuilts/clang/host/linux-x86/clang-r522817/lib/clang/18/include/ |
D | hvx_hexagon_protos.h | 63 #define Q6_V_vsplat_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_lvsplatw)(Rt) argument 129 #define Q6_Q_vsetq_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_WRAP… argument 151 #define Q6_vmem_QnRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nqpred_ai)(__BUILT… argument 162 #define Q6_vmem_QnRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_nqpred_ai)(_… argument 173 #define Q6_vmem_QRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_qpred_ai)(__B… argument 184 #define Q6_vmem_QRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_qpred_ai)(__BUILTIN… argument 536 #define Q6_V_valign_VVR(Vu,Vv,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_valignb)(Vu,Vv,Rt) argument 569 #define Q6_V_vand_QR(Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)(__BUILTIN_VECTOR_WR… argument 580 #define Q6_V_vandor_VQR(Vx,Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt_acc)(Vx,__BUIL… argument 591 #define Q6_Q_vand_VR(Vu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_W… argument [all …]
|
/aosp_15_r20/prebuilts/clang/host/linux-x86/clang-r536225/lib/clang/19/include/ |
D | hvx_hexagon_protos.h | 63 #define Q6_V_vsplat_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_lvsplatw)(Rt) argument 129 #define Q6_Q_vsetq_R(Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_WRAP… argument 151 #define Q6_vmem_QnRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nqpred_ai)(__BUILT… argument 162 #define Q6_vmem_QnRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_nqpred_ai)(_… argument 173 #define Q6_vmem_QRIV_nt(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_nt_qpred_ai)(__B… argument 184 #define Q6_vmem_QRIV(Qv,Rt,Vs) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vS32b_qpred_ai)(__BUILTIN… argument 536 #define Q6_V_valign_VVR(Vu,Vv,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_valignb)(Vu,Vv,Rt) argument 569 #define Q6_V_vand_QR(Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)(__BUILTIN_VECTOR_WR… argument 580 #define Q6_V_vandor_VQR(Vx,Qu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt_acc)(Vx,__BUIL… argument 591 #define Q6_Q_vand_VR(Vu,Rt) __BUILTIN_VECTOR_WRAP(__builtin_HEXAGON_V6_vandqrt)((__BUILTIN_VECTOR_W… argument [all …]
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/Disassembler/ |
H A D | MipsDisassembler.cpp | 676 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeAddiGroupBranch() local 704 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP35GroupBranchMMR6() local 749 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeDaddiGroupBranch() local 777 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP37GroupBranchMMR6() local 818 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP65GroupBranchMMR6() local 857 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP75GroupBranchMMR6() local 901 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezlGroupBranch() local 946 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzlGroupBranch() local 988 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzGroupBranch() local 1037 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezGroupBranch() local [all …]
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/Mips/Disassembler/ |
H A D | MipsDisassembler.cpp | 618 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeAddiGroupBranch() local 646 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP35GroupBranchMMR6() local 691 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeDaddiGroupBranch() local 719 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP37GroupBranchMMR6() local 760 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP65GroupBranchMMR6() local 799 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP75GroupBranchMMR6() local 843 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezlGroupBranch() local 888 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzlGroupBranch() local 930 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzGroupBranch() local 979 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezGroupBranch() local [all …]
|
/aosp_15_r20/external/swiftshader/third_party/subzero/src/ |
H A D | IceAssemblerMIPS32.cpp | 210 const IValueT Rt = encodeGPRegister(OpRt, "Rt", InsnName); in emitRsRt() local 221 const IValueT Rt = encodeGPRegister(OpRt, "Rt", InsnName); in emitRtRsImm16() local 236 const IValueT Rt = encodeGPRegister(OpRt, "Rt", InsnName); in emitRtRsImm16Rel() local 272 const IValueT Rt = encodeGPRegister(OpRt, "Rt", InsnName); in emitRdRtSa() local 286 const IValueT Rt = encodeGPRegister(OpRt, "Rt", InsnName); in emitRdRsRt() local 346 const IValueT Rt = encodeGPRegister(OpRt, "Rt", InsnName); in emitCOP1FmtRtFsFd() local 359 const IValueT Rt = encodeGPRegister(OpRt, "Rt", InsnName); in emitCOP1MovRtFs() local 668 const IValueT Rt = encodeGPRegister(OpRt, "Rt", "lui"); in lui() local 687 const IValueT Rt = encodeFPRegister(OpRt, "Ft", "ldc1"); in ldc1() local 749 const IValueT Rt = encodeFPRegister(OpRt, "Ft", "lwc1"); in lwc1() local [all …]
|
/aosp_15_r20/external/capstone/arch/ARM/ |
H A D | ARMDisassembler.c | 1526 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeAddrMode2IdxInstruction() local 1675 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeAddrMode3Instruction() local 3345 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeT2LoadShift() local 3426 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeT2LoadImm8() local 3509 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeT2LoadImm12() local 3588 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeT2LoadT() local 3627 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeT2LoadLabel() local 3785 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeT2LdStPre() local 4196 unsigned Rt = fieldFromInstruction_4(Insn, 12, 4); in DecodeDoubleRegLoad() local 4219 unsigned Rt = fieldFromInstruction_4(Insn, 0, 4); in DecodeDoubleRegStore() local [all …]
|
/aosp_15_r20/external/rust/android-crates-io/crates/tokio/src/runtime/tests/ |
D | task_combinations.rs | 202 struct Rt { in test_combination() struct 203 rt: crate::runtime::Runtime, in test_combination() 204 ls: Option<crate::task::LocalSet>, in test_combination() 206 impl Rt { in test_combination() impl
|
/aosp_15_r20/external/llvm/lib/Target/ARM/Disassembler/ |
H A D | ARMDisassembler.cpp | 1476 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeAddrMode2IdxInstruction() local 1624 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeAddrMode3Instruction() local 3360 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadShift() local 3443 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadImm8() local 3527 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadImm12() local 3607 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadT() local 3645 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadLabel() local 3801 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LdStPre() local 4231 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeDoubleRegLoad() local 4253 unsigned Rt = fieldFromInstruction(Insn, 0, 4); in DecodeDoubleRegStore() local [all …]
|
/aosp_15_r20/external/mesa3d/src/asahi/compiler/ |
H A D | agx_pack.c | 727 bool Rt, At = false, Ot; in agx_pack_instr() local 766 bool Rt, Ot; in agx_pack_instr() local 788 bool At, Ot, Rt; in agx_pack_instr() local 815 bool Rt = false, Ot; in agx_pack_instr() local 845 bool Rt, Ct, St, Cs; in agx_pack_instr() local 903 bool Ct, Dt, Rt, Cs; in agx_pack_instr() local 1084 bool Rt, Ot; in agx_pack_instr() local
|
/aosp_15_r20/external/llvm/lib/Target/Mips/Disassembler/ |
H A D | MipsDisassembler.cpp | 603 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeAddiGroupBranch() local 631 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP35GroupBranchMMR6() local 673 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeDaddiGroupBranch() local 701 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodePOP37GroupBranchMMR6() local 744 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezlGroupBranch() local 789 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzlGroupBranch() local 831 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzGroupBranch() local 880 InsnType Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezGroupBranch() local 1808 unsigned Rt = fieldFromInstruction(Insn, 16, 5); in DecodeSpecial3LlSc() local 2286 InsnType Rt = fieldFromInstruction(insn, 21, 5); in DecodeBgtzGroupBranchMMR6() local [all …]
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/ARM/Disassembler/ |
H A D | ARMDisassembler.cpp | 2045 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeAddrMode2IdxInstruction() local 2207 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeAddrMode3Instruction() local 4070 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadShift() local 4155 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadImm8() local 4240 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadImm12() local 4320 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadT() local 4359 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadLabel() local 4600 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LdStPre() local 5095 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeDoubleRegLoad() local 5118 unsigned Rt = fieldFromInstruction(Insn, 0, 4); in DecodeDoubleRegStore() local [all …]
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/Disassembler/ |
H A D | ARMDisassembler.cpp | 1828 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeAddrMode2IdxInstruction() local 1976 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeAddrMode3Instruction() local 3767 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadShift() local 3851 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadImm8() local 3935 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadImm12() local 4015 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadT() local 4053 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LoadLabel() local 4290 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeT2LdStPre() local 4751 unsigned Rt = fieldFromInstruction(Insn, 12, 4); in DecodeDoubleRegLoad() local 4774 unsigned Rt = fieldFromInstruction(Insn, 0, 4); in DecodeDoubleRegStore() local [all …]
|
/aosp_15_r20/external/llvm/lib/Target/Hexagon/ |
H A D | HexagonAsmPrinter.cpp | 330 MCOperand &Rt = Inst.getOperand(3); in HexagonProcessInstruction() local 341 MCOperand &Rt = Inst.getOperand(2); in HexagonProcessInstruction() local 353 MCOperand &Rt = Inst.getOperand(2); in HexagonProcessInstruction() local 554 MCOperand &Rt = Inst.getOperand(1); in HexagonProcessInstruction() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/ |
H A D | HexagonAsmPrinter.cpp | 374 MCOperand &Rt = Inst.getOperand(3); in HexagonProcessInstruction() local 385 MCOperand &Rt = Inst.getOperand(2); in HexagonProcessInstruction() local 397 MCOperand &Rt = Inst.getOperand(2); in HexagonProcessInstruction() local 594 MCOperand &Rt = Inst.getOperand(1); in HexagonProcessInstruction() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/Hexagon/ |
H A D | HexagonAsmPrinter.cpp | 376 MCOperand &Rt = Inst.getOperand(3); in HexagonProcessInstruction() local 387 MCOperand &Rt = Inst.getOperand(2); in HexagonProcessInstruction() local 399 MCOperand &Rt = Inst.getOperand(2); in HexagonProcessInstruction() local 596 MCOperand &Rt = Inst.getOperand(1); in HexagonProcessInstruction() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AArch64/Disassembler/ |
H A D | AArch64Disassembler.cpp | 1105 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeUnsignedLdStInstruction() local 1164 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeSignedLdStInstruction() local 1362 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeExclusiveLdStInstruction() local 1445 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodePairLdStInstruction() local 1579 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeAuthLoadInstruction() local 1874 uint64_t Rt = fieldFromInstruction(insn, 0, 5); in DecodeTestAndBranch() local 1930 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeSyspXzrInstruction() local 2058 uint64_t Rt = fieldFromInstruction(insn, 0, 5); in DecodePRFMRegInstruction() local
|
/aosp_15_r20/external/capstone/arch/Mips/ |
H A D | MipsDisassembler.c | 590 uint32_t Rt = fieldFromInstruction(insn, 16, 5); in DecodeAddiGroupBranch_4() local 626 uint32_t Rt = fieldFromInstruction(insn, 16, 5); in DecodeDaddiGroupBranch_4() local 663 uint32_t Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezlGroupBranch_4() local 705 uint32_t Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzlGroupBranch_4() local 743 uint32_t Rt = fieldFromInstruction(insn, 16, 5); in DecodeBgtzGroupBranch_4() local 789 uint32_t Rt = fieldFromInstruction(insn, 16, 5); in DecodeBlezGroupBranch_4() local 1328 unsigned Rt = fieldFromInstruction(Insn, 16, 5); in DecodeSpecial3LlSc() local
|
/aosp_15_r20/external/llvm/lib/Target/AArch64/Disassembler/ |
H A D | AArch64Disassembler.cpp | 838 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeUnsignedLdStInstruction() local 899 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeSignedLdStInstruction() local 1084 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeExclusiveLdStInstruction() local 1167 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodePairLdStInstruction() local 1536 uint64_t Rt = fieldFromInstruction(insn, 0, 5); in DecodeTestAndBranch() local
|
/aosp_15_r20/external/capstone/arch/AArch64/ |
H A D | AArch64Disassembler.c | 935 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeUnsignedLdStInstruction() local 999 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeSignedLdStInstruction() local 1185 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeExclusiveLdStInstruction() local 1261 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodePairLdStInstruction() local 1628 uint32_t Rt = fieldFromInstruction(insn, 0, 5); in DecodeTestAndBranch() local
|
/aosp_15_r20/external/llvm/lib/Target/ARM/ |
H A D | ARMBaseInstrInfo.cpp | 2820 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2827 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2857 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2869 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2892 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2907 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2933 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2943 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 2980 unsigned Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ |
H A D | ARMBaseInstrInfo.cpp | 3374 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3381 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3411 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3423 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3446 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3461 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3487 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3497 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local 3534 Register Rt = MI.getOperand(0).getReg(); in getNumMicroOpsSwiftLdSt() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/Disassembler/ |
H A D | AArch64Disassembler.cpp | 1031 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeUnsignedLdStInstruction() local 1092 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeSignedLdStInstruction() local 1290 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodeExclusiveLdStInstruction() local 1373 unsigned Rt = fieldFromInstruction(insn, 0, 5); in DecodePairLdStInstruction() local 1753 uint64_t Rt = fieldFromInstruction(insn, 0, 5); in DecodeTestAndBranch() local
|